blob: ef1280d83479011503d6f310aac20bc7a372a599 [file] [log] [blame]
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -05001#!/usr/bin/env bash
Fathi Boudra422bf772019-12-02 11:10:16 +02002#
Govindraj Rajadff55c92025-02-04 16:24:21 -06003# Copyright (c) 2019-2025, Arm Limited and Contributors. All rights reserved.
Fathi Boudra422bf772019-12-02 11:10:16 +02004#
5# SPDX-License-Identifier: BSD-3-Clause
6#
7
8#
9# This script builds the TF in different configs.
10# Rather than telling cov-build to build TF using a simple 'make all' command,
11# the goal here is to combine several build flags to analyse more of our source
12# code in a single 'build'. The Coverity Scan service does not have the notion
13# of separate types of build - there is just one linear sequence of builds in
14# the project history.
15#
16
Harrison Mutaiee958c12023-09-06 12:16:21 +010017set -E
Harrison Mutai3f483132024-05-09 09:48:58 +000018error() {
19 rc=$?;
20 error_count=$((error_count+1));
21 echo "ERROR: signal $rc at ${1} ${2} (error_count = $error_count)"
22}
23trap 'error "${BASH_SOURCE}" "${LINENO}"' ERR INT
Fathi Boudra422bf772019-12-02 11:10:16 +020024
25TF_SOURCES=$1
26if [ ! -d "$TF_SOURCES" ]; then
27 echo "ERROR: '$TF_SOURCES' does not exist or is not a directory"
28 echo "Usage: $(basename "$0") <trusted-firmware-directory>"
29 exit 1
30fi
31
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050032containing_dir="$(readlink -f "$(dirname "$0")/")"
33. $containing_dir/common-def.sh
34
Fathi Boudra422bf772019-12-02 11:10:16 +020035# Get mbed TLS library code to build Trusted Firmware with Trusted Board Boot
36# support. The version of mbed TLS to use here must be the same as when
37# building TF in the usual context.
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050038if [ ! -d "$MBED_TLS_DIR" ]; then
39 git clone -q --depth 1 -b "$MBED_TLS_SOURCES_TAG" "$MBED_TLS_URL_REPO" "$MBED_TLS_DIR"
Fathi Boudra422bf772019-12-02 11:10:16 +020040fi
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050041
David Vincze82db6932024-02-21 12:05:50 +010042if [ ! -d "$QCBOR_LIB_DIR" ]; then
43 git clone "$QCBOR_URL_REPO" "$QCBOR_LIB_DIR"
44 cd "$QCBOR_LIB_DIR"
45 git checkout v1.2
46fi
47
Fathi Boudra422bf772019-12-02 11:10:16 +020048cd "$TF_SOURCES"
49
50# Clean TF source dir to make sure we don't analyse temporary files.
51make distclean
52
53#
54# Build TF in different configurations to get as much coverage as possible
55#
56
Fathi Boudra422bf772019-12-02 11:10:16 +020057#
58# FVP platform
59# We'll use the following flags for all FVP builds.
60#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050061fvp_common_flags="$(common_flags) PLAT=fvp"
Fathi Boudra422bf772019-12-02 11:10:16 +020062
63# Try all possible SPDs.
Chris Kayab29d432023-08-10 13:06:18 +000064clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram \
65 SPD=tspd FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +020066clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd TSP_INIT_ASYNC=1 \
Sona Mathew40e5be92023-08-10 16:31:45 -050067 TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe48ed0bf2023-06-28 09:33:16 +010068clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed FVP_TRUSTED_SRAM_SIZE=384
Elizabeth Ho1a04df12023-07-27 16:06:24 +010069clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tlkd FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhee7528ff2023-07-01 10:20:05 +010070clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=pncd SPD_PNCD_NS_IRQ=126 \
71 SPD_PNCD_S_IRQ=15 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +020072
Zelalemc9531f82020-08-04 15:37:08 -050073# Dualroot chain of trust.
Harrison Mutai0dd5f532024-03-15 13:42:40 +000074clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd COT=dualroot \
75 FVP_TRUSTED_SRAM_SIZE=384
Zelalemc9531f82020-08-04 15:37:08 -050076
laurenw-armf48e9d22022-04-22 11:30:13 -050077# FEAT_RME with CCA chain of trust.
Manish V Badarkhe5304aaf2023-08-18 14:38:20 +010078clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} USE_ROMLIB=1 \
Manish V Badarkhed5e9c752023-11-07 17:57:36 +000079 ENABLE_RME=1 MEASURED_BOOT=1
laurenw-armf48e9d22022-04-22 11:30:13 -050080
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050081clean_build $fvp_common_flags SPD=trusty
82clean_build $fvp_common_flags SPD=trusty TRUSTY_SPD_WITH_GENERIC_SERVICES=1
Fathi Boudra422bf772019-12-02 11:10:16 +020083
Sona Mathewff9c2a72023-05-10 21:18:01 -050084# ERRATA ABI
85clean_build $fvp_common_flags ERRATA_ABI_SUPPORT=1
86
Fathi Boudra422bf772019-12-02 11:10:16 +020087# SDEI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050088clean_build $fvp_common_flags SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Fathi Boudra422bf772019-12-02 11:10:16 +020089
Zelalemc9531f82020-08-04 15:37:08 -050090# SDEI with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050091clean_build $fvp_common_flags SDEI_IN_FCONF=1 SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -050092
Zelalem4f3633e2021-06-18 11:53:47 -050093# PCI Service
94clean_build $fvp_common_flags SMC_PCI_SUPPORT=1
95
Zelalemc9531f82020-08-04 15:37:08 -050096# Secure interrupt descriptors with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050097clean_build $fvp_common_flags SEC_INT_DESC_IN_FCONF=1
Zelalemc9531f82020-08-04 15:37:08 -050098
Fathi Boudra422bf772019-12-02 11:10:16 +020099# Without coherent memory
Sona Mathewa06f62d2023-08-24 16:34:13 -0500100clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \
101 USE_COHERENT_MEM=0 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +0200102
103# Using PSCI extended State ID format rather than the original format
Sona Mathewa06f62d2023-08-24 16:34:13 -0500104clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \
105 PSCI_EXTENDED_STATE_ID=1 ARM_RECOM_STATE_ID_ENC=1 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +0200106
107# Alternative boot flows (This changes some of the platform initialisation code)
Elizabeth Ho4cdb2f42023-07-11 12:27:14 +0100108clean_build $fvp_common_flags EL3_PAYLOAD_BASE=0x80000000
Fathi Boudra422bf772019-12-02 11:10:16 +0200109clean_build $fvp_common_flags PRELOADED_BL33_BASE=0x80000000
110
111# Using the SP804 timer instead of the Generic Timer
112clean_build $fvp_common_flags FVP_USE_SP804_TIMER=1
113
114# Using the CCN driver and multi cluster topology
115clean_build $fvp_common_flags FVP_CLUSTER_COUNT=4
116
117# PMF
118clean_build $fvp_common_flags ENABLE_PMF=1
119
120# stack protector
121clean_build $fvp_common_flags ENABLE_STACK_PROTECTOR=strong
122
123# AArch32 build
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500124clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200125 ARCH=aarch32 AARCH32_SP=sp_min \
126 RESET_TO_SP_MIN=1 PRELOADED_BL33_BASE=0x80000000
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500127clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200128 ARCH=aarch32 AARCH32_SP=sp_min
129
130# Xlat tables lib version 1 (AArch64 and AArch32)
131clean_build $fvp_common_flags ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500132clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200133 ARCH=aarch32 AARCH32_SP=sp_min ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
134
Zelalemc9531f82020-08-04 15:37:08 -0500135# SPM support based on Management Mode Interface Specification
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000136clean_build $fvp_common_flags SPM_MM=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0
Fathi Boudra422bf772019-12-02 11:10:16 +0200137
Zelalemc9531f82020-08-04 15:37:08 -0500138# SPM support with TOS(optee) as SPM sitting at S-EL1
139clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0
140
Shruti Gupta8cc89b92022-08-09 12:23:46 +0100141# SPM support with SPM at EL3 and TSP at S-EL1
142clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 CTX_INCLUDE_EL2_REGS=0 EL3_EXCEPTION_HANDLING=0 \
143 SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1 \
144 ARM_SPMC_MANIFEST_DTS=plat/arm/board/fvp/fdts/fvp_tsp_sp_manifest.dts
145
Zelalemc9531f82020-08-04 15:37:08 -0500146# SPM support with Secure hafnium as SPM sitting at S-EL2
147# SP_LAYOUT_FILE is used only during FIP creation but build won't progress
148# if we have NULL value to it, so passing a dummy string.
149clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
Max Shvetsov44d2a702021-02-18 16:41:45 +0000150 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy
Fathi Boudra422bf772019-12-02 11:10:16 +0200151
J-Alves85ba07b2023-07-12 14:37:45 +0100152# SPM support with logical partitions in the SPMD.
153clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
154 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy ENABLE_SPMD_LP=1
155
Marc Bonnici502fdaa2022-01-10 12:38:23 +0000156# SPM support with SPM sitting at EL3
157clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1
158
Harrison Mutaib352c0e2023-08-11 18:27:57 +0100159# Firmware Handoff framework support
160clean_build $fvp_common_flags TRANSFER_LIST=1
161
Manish Pandeyd47c1cf2024-12-09 11:06:59 +0000162# HOB List support
163clean_build $fvp_common_flags HOB_LIST=1
164
Fathi Boudra422bf772019-12-02 11:10:16 +0200165#BL2 at EL3 support
Harrison Mutaic3c8cfc2023-09-05 12:03:03 +0100166clean_build $fvp_common_flags RESET_TO_BL2=1 FVP_TRUSTED_SRAM_SIZE=384
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500167clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Maksims Svecovs7a0da522023-03-06 16:28:27 +0000168 ARCH=aarch32 AARCH32_SP=sp_min RESET_TO_BL2=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200169
Zelalemc9531f82020-08-04 15:37:08 -0500170# RAS Extension Support
Manish Pandeyc1fa25b2023-02-16 17:35:36 +0000171clean_build $fvp_common_flags EL3_EXCEPTION_HANDLING=1 ENABLE_FEAT_RAS=1 \
Manish Pandeyf3816802023-10-11 17:13:58 +0100172 FAULT_INJECTION_SUPPORT=1 HANDLE_EA_EL3_FIRST_NS=1 \
Manish Pandey010e9b42023-04-24 15:49:27 +0100173 SDEI_SUPPORT=1 PLATFORM_TEST_RAS_FFH=1
Zelalemc9531f82020-08-04 15:37:08 -0500174
Manish Pandeyfd4c6b72023-04-24 10:29:52 +0100175# EA handled in EL3 first
176clean_build $fvp_common_flags HANDLE_EA_EL3_FIRST_NS=1 PLATFORM_TEST_EA_FFH=1
177
Zelalemc9531f82020-08-04 15:37:08 -0500178# Hardware Assisted Coherency(DynamIQ)
179clean_build $fvp_common_flags FVP_CLUSTER_COUNT=1 FVP_MAX_CPUS_PER_CLUSTER=8 \
180 HW_ASSISTED_COHERENCY=1 USE_COHERENT_MEM=0
181
182# Pointer Authentication Support
183clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 \
Sona Mathewa06f62d2023-08-24 16:34:13 -0500184 ARM_ARCH_MINOR=5 EL3_EXCEPTION_HANDLING=1 BRANCH_PROTECTION=1 SDEI_SUPPORT=1 SPD=tspd \
Sona Mathew08c17962023-08-28 09:36:17 -0500185 TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384
Zelalemc9531f82020-08-04 15:37:08 -0500186
187# Undefined Behaviour Sanitizer
188# Building with UBSAN SANITIZE_UB=on increases the executable size.
189# Hence it is only properly supported in bl31 with RESET_TO_BL31 enabled
190make $fvp_common_flags clean
Manish V Badarkhe4e79cab2023-09-07 10:07:58 +0100191make $fvp_common_flags SANITIZE_UB=on RESET_TO_BL31=1 FVP_TRUSTED_SRAM_SIZE=384 bl31
Zelalemc9531f82020-08-04 15:37:08 -0500192
193# debugfs feature
194clean_build $fvp_common_flags DEBUG=1 USE_DEBUGFS=1
195
196# MPAM feature
Arvind Ram Prakashbd4e43a2023-10-02 11:12:34 -0500197clean_build $fvp_common_flags ENABLE_FEAT_MPAM=1
Zelalemc9531f82020-08-04 15:37:08 -0500198
Arvind Ram Prakashd2e27e62024-06-17 14:28:12 -0500199# Debugv8p9 feature
200clean_build $fvp_common_flags ENABLE_FEAT_DEBUGV8P9=1
201
Arvind Ram Prakasha6b9b4c2024-06-17 13:49:31 -0500202# Feat_FGT2 (Fine-grained Traps 2) feature
203clean_build $fvp_common_flags ENABLE_FEAT_FGT2=1
204
Arvind Ram Prakash92c76212024-12-11 10:26:55 -0600205# Feat_FPMR (Floating Point Mode Register) feature
206clean_build $fvp_common_flags ENABLE_FEAT_FPMR=1
207
Jayanth Dodderi Chidanandfb69c8a2024-09-04 22:03:27 +0100208# FEAT_TCR2
209clean_build $fvp_common_flags ENABLE_FEAT_TCR2=1
210
Govindraj Raja87888b02024-09-13 11:48:44 -0500211# FEAT_THE, FEAT_SCTLR2
212clean_build $fvp_common_flags ENABLE_FEAT_THE=1 ENABLE_FEAT_SCTLR2=1
213
Zelalemc9531f82020-08-04 15:37:08 -0500214# Using GICv3.1 driver with extended PPI and SPI range
215clean_build $fvp_common_flags GIC_EXT_INTID=1
216
217# Using GICv4 features with extended PPI and SPI range
218clean_build $fvp_common_flags GIC_ENABLE_V4_EXTN=1 GIC_EXT_INTID=1
219
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100220# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500221clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1 USE_ROMLIB=1
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100222
Manish V Badarkhef43e3f52022-06-21 20:37:25 +0100223# DRTM
224clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} TPM_HASH_ALG=sha256 DRTM_SUPPORT=1 USE_ROMLIB=1
225
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100226# CoT descriptors in device tree
laurenw-arm23b77592024-06-07 15:54:30 -0500227# TBBR chain of trust
Manish V Badarkhe81102d12020-10-05 08:02:30 +0100228clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 USE_ROMLIB=1
laurenw-arm23b77592024-06-07 15:54:30 -0500229# Dualroot chain of trust
230clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=dualroot FVP_TRUSTED_SRAM_SIZE=384 SPD=tspd
231# CCA chain of trust
232clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=cca FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100233
Chris Kayf4789fe2023-06-12 15:52:28 +0100234# PSA FWU support
235clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_GPT_SUPPORT=1 PSA_FWU_SUPPORT=1 USE_ROMLIB=1 FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe107c8e32021-08-02 19:49:32 +0100236
Manish V Badarkhe92616ae2023-09-18 10:06:00 +0100237# PSA Crypto support
238clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} PSA_CRYPTO=1 FVP_TRUSTED_SRAM_SIZE=384
239
johpow01153c8b22021-11-03 14:38:36 -0500240# SME and HCX features
241clean_build $fvp_common_flags ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
242
Jayanth Dodderi Chidanand41edd012023-01-12 14:50:34 +0000243# SME2
244clean_build $fvp_common_flags ENABLE_SME2_FOR_NS=1 ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
245
Jayanth Dodderi Chidanand84da1962022-04-11 11:38:44 +0100246# Architectural Feature Detection mechanism
247clean_build $fvp_common_flags FEATURE_DETECTION=1
248
Manish Pandeye3561fd2023-01-05 10:46:25 +0000249# RNG trap feature
250clean_build $fvp_common_flags ENABLE_FEAT_RNG=1 ENABLE_FEAT_RNG_TRAP=1
251
Yi Choua765ae42023-05-26 15:51:02 +0800252# OPTEE_ALLOW_SMC_LOAD and CROS_WIDEVINE_SMC features
253clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed OPTEE_ALLOW_SMC_LOAD=1 CROS_WIDEVINE_SMC=1 PLAT_XLAT_TABLES_DYNAMIC=1 FVP_TRUSTED_SRAM_SIZE=384
Jeffrey Kardatzke09e18e22023-01-25 12:24:13 -0800254
Jayanth Dodderi Chidanand508936d2023-12-22 14:33:38 +0000255# Report Context_Memory
256clean_build $fvp_common_flags PLATFORM_REPORT_CTX_MEM_USE=1
257
Govindraj Rajaef67db82024-05-02 09:57:13 -0500258# Build newer CPU's with no model available yet.
259clean_build $fvp_common_flags CTX_INCLUDE_AARCH32_REGS=0 HW_ASSISTED_COHERENCY=1 \
260 USE_COHERENT_MEM=0 BUILD_CPUS_WITH_NO_FVP_MODEL=1 FVP_TRUSTED_SRAM_SIZE=384
261
Govindraj Rajadff55c92025-02-04 16:24:21 -0600262# Build all CPU's with all errata's with FVP platform.
263clean_build $fvp_common_flags CTX_INCLUDE_AARCH32_REGS=0 HW_ASSISTED_COHERENCY=1 \
264 USE_COHERENT_MEM=0 ENABLE_ERRATA_ALL=1 FVP_TRUSTED_SRAM_SIZE=384
265
Raghu Krishnamurthye27e25d2024-09-21 10:25:56 -0700266# Sign Realm tokens with EL3 signing service
267clean_build $fvp_common_flags ENABLE_RME=1 RMMD_ENABLE_EL3_TOKEN_SIGN=1
268
Fathi Boudra422bf772019-12-02 11:10:16 +0200269#
270# Juno platform
271# We'll use the following flags for all Juno builds.
272#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500273juno_common_flags="$(common_flags) PLAT=juno"
Fathi Boudra422bf772019-12-02 11:10:16 +0200274clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS}
Elizabeth Ho4cdb2f42023-07-11 12:27:14 +0100275clean_build $juno_common_flags EL3_PAYLOAD_BASE=0x80000000
Manish V Badarkhe05626442023-09-12 09:54:50 +0100276clean_build $juno_common_flags ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1
Harrison Mutaid8aff2a2024-05-08 10:40:21 +0000277# FIXME: temporarily disable debug builds for this configuration until BL2 size
278# issues are resolved.
Harrison Mutaic70ba542024-05-09 13:17:12 +0000279clean_build "$(common_flags release) PLAT=juno" ${ARM_TBB_OPTIONS} \
Harrison Mutaid8aff2a2024-05-08 10:40:21 +0000280 ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1 ETHOSN_NPU_TZMP1=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200281clean_build $juno_common_flags CSS_USE_SCMI_SDS_DRIVER=0
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500282
Jayanth Dodderi Chidanand055394a2022-10-19 09:20:20 +0100283# TRNG Service
284clean_build $juno_common_flags TRNG_SUPPORT=1
285
Fathi Boudra422bf772019-12-02 11:10:16 +0200286#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530287# Reference Design platform RD-V1
Zelalemc9531f82020-08-04 15:37:08 -0500288#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530289make $(common_flags) PLAT=rdv1 ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500290
291#
Aditya Angadi61c54762021-01-04 09:30:52 +0530292# Reference Design platform RD-V1-MC
Zelalemc9531f82020-08-04 15:37:08 -0500293#
Rohit Mathew17675f22024-02-14 22:41:37 +0000294make $(common_flags) PLAT=rdv1mc ${ARM_TBB_OPTIONS} NRD_CHIP_COUNT=4 all
Zelalemc9531f82020-08-04 15:37:08 -0500295
296#
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530297# Reference Design Platform RD-N2
298#
299make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} all
Manish Pandeyf3816802023-10-11 17:13:58 +0100300
Nishant Sharmabd7092e2023-10-11 09:17:13 +0100301# SPMC At EL3 Support
302make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} SPMC_AT_EL3=1 SPD=spmd \
303 SPMD_SPM_AT_SEL2=0 BL32=1 SPMC_AT_EL3_SEL0_SP=1 EL3_EXCEPTION_HANDLING=1 \
304 PLAT_RO_XLAT_TABLES=1 all
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530305
306#
Jerry Wang700472b2024-07-12 11:36:42 +0100307# Reference Design Platform RD-V3
Nuno Lopesd791e272024-04-25 14:46:49 +0100308#
Jerry Wang700472b2024-07-12 11:36:42 +0100309make $(common_flags) PLAT=rdv3 ${ARM_TBB_OPTIONS} COT=cca DEBUG=1 \
Nuno Lopesd791e272024-04-25 14:46:49 +0100310 ENABLE_RME=1 MEASURED_BOOT=1 PLAT_MHU_VERSION=3 RMM=/dev/null \
311 RME_GPT_BITLOCK_BLOCK=0 all
312
313#
Zelalemc9531f82020-08-04 15:37:08 -0500314# Neoverse N1 SDP platform
315#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500316make $(common_flags) PLAT=n1sdp ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500317
318#
319# FVP VE platform
320#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500321make $(common_flags) PLAT=fvp_ve AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500322 CROSS_COMPILE=arm-none-eabi- ARM_ARCH_MAJOR=7 \
323 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
324 FVP_HW_CONFIG_DTS=fdts/fvp-ve-Cortex-A5x1.dts all
325
326#
327# A5 DesignStart Platform
328#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500329make $(common_flags) PLAT=a5ds AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500330 ARM_ARCH_MAJOR=7 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
331 CROSS_COMPILE=arm-none-eabi- FVP_HW_CONFIG_DTS=fdts/a5ds.dts
332
333#
334# Corstone700 Platform
335#
336
337corstone700_common_flags="CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500338 $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500339 PLAT=corstone700 \
340 ARCH=aarch32 \
341 RESET_TO_SP_MIN=1 \
342 AARCH32_SP=sp_min \
343 ARM_LINUX_KERNEL_AS_BL33=0 \
344 ARM_PRELOADED_DTB_BASE=0x80400000 \
345 ENABLE_PIE=1 \
Zelalemc9531f82020-08-04 15:37:08 -0500346 ENABLE_STACK_PROTECTOR=all \
347 all"
348
349echo "Info: Building Corstone700 FVP ..."
350
351make TARGET_PLATFORM=fvp ${corstone700_common_flags}
352
353echo "Info: Building Corstone700 FPGA ..."
354
355make TARGET_PLATFORM=fpga ${corstone700_common_flags}
356
357#
358# Arm internal FPGA port
359#
Andre Przywara13361b62022-04-26 11:16:55 +0100360make PLAT=arm_fpga $(common_flags release) \
361 FPGA_PRELOADED_DTB_BASE=0x88000000 PRELOADED_BL33_BASE=0x82080000 all
Zelalemc9531f82020-08-04 15:37:08 -0500362
363#
Usama Arifcba711d2021-08-04 15:53:42 +0100364# Total Compute platforms
Zelalemc9531f82020-08-04 15:37:08 -0500365#
David Vincze5d87f6a2024-10-30 15:17:45 +0000366clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \
Joel Goddard571a93c2024-02-29 15:31:48 +0000367 PLAT_MHU_VERSION=3
David Vincze5d87f6a2024-10-30 15:17:45 +0000368clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \
David Vincze82db6932024-02-21 12:05:50 +0100369 DICE_PROTECTION_ENVIRONMENT=1 QCBOR_DIR=$(pwd)/qcbor
Quoc Khanh Le2acaceb2024-06-20 15:07:43 +0100370clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-rotpk
371clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-nv-counters
372clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=tfm-testsuite \
David Vincze5d87f6a2024-10-30 15:17:45 +0000373 MEASURED_BOOT=1 QCBOR_DIR=$(pwd)/qcbor TF_M_TESTS_PATH=$(pwd)/../tf-m-tests TF_M_EXTRAS_PATH=$(pwd)/../tf-m-extras
Leo Yan45d51632024-08-27 16:02:28 +0100374clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
Icen.Zeyadaaaae3e72024-12-18 12:39:34 +0000375 ENABLE_STACK_PROTECTOR=strong PLAT_MHU_VERSION=3
376clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
377 ENABLE_STACK_PROTECTOR=strong PLATFORM_TEST=rse-rotpk
378clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
379 ENABLE_STACK_PROTECTOR=strong PLATFORM_TEST=rse-nv-counters
380clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
381 ENABLE_STACK_PROTECTOR=strong PLATFORM_TEST=tfm-testsuite \
Manish V Badarkhe75ff2132025-02-03 11:13:40 +0000382 MEASURED_BOOT=1 QCBOR_DIR=$(pwd)/qcbor TF_M_TESTS_PATH=$(pwd)/../tf-m-tests TF_M_EXTRAS_PATH=$(pwd)/../tf-m-extras
Icen.Zeyadaaaae3e72024-12-18 12:39:34 +0000383clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
384 ENABLE_STACK_PROTECTOR=strong MEASURED_BOOT=1 \
Leo Yan1a9345f2024-10-03 11:00:16 +0100385 DICE_PROTECTION_ENVIRONMENT=1 QCBOR_DIR=$(pwd)/qcbor
Fathi Boudra422bf772019-12-02 11:10:16 +0200386
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530387#
388# Morello platform
389#
Chandni Cherukuricbd45962021-12-12 13:37:33 +0530390clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=fvp ${ARM_TBB_OPTIONS}
391clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=soc ${ARM_TBB_OPTIONS}
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530392
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100393#
Vishnu Banavath2cb72b32022-01-20 14:27:55 +0000394# corstone1000 Platform
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100395#
396
Ziad Elhanafy9352d0c2024-10-03 17:13:25 +0100397clean_build $(common_flags) \
398 PLAT=corstone1000 \
399 SPD=spmd \
400 TARGET_PLATFORM=fpga \
401 ENABLE_STACK_PROTECTOR=strong \
402 ENABLE_PIE=1 \
403 RESET_TO_BL2=1 \
404 SPMD_SPM_AT_SEL2=0 \
405 ${ARM_TBB_OPTIONS} \
406 CREATE_KEYS=1 \
407 COT=tbbr \
408 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
409 bl2 \
410 bl31
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100411
johpow01aac58582021-10-05 16:51:34 -0500412#
Divin Raj6aa589d2024-04-17 11:38:07 +0100413# RD-1 AE platform
414#
Ziad Elhanafy9352d0c2024-10-03 17:13:25 +0100415clean_build $(common_flags) \
416 PLAT=rd1ae \
417 ARCH=aarch64 \
418 ${ARM_TBB_OPTIONS} \
419 GENERATE_COT=1 \
420 COT=tbbr \
421 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
422 bl2 \
423 bl31 \
424 SPD=spmd \
425 SPMD_SPM_AT_SEL2=0
Divin Raj6aa589d2024-04-17 11:38:07 +0100426
Fathi Boudra422bf772019-12-02 11:10:16 +0200427# Partners' platforms.
428# Enable as many features as possible.
429# We don't need to clean between each build here because we only do one build
430# per platform so we don't hit the build flags dependency problem.
Fathi Boudra422bf772019-12-02 11:10:16 +0200431
Manish Pandey9c0ee742021-07-08 09:55:59 +0100432# Platforms from Mediatek
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500433make PLAT=mt8173 $(common_flags) all
434make PLAT=mt8183 $(common_flags) all
Rex-BC Chen946cace2021-11-17 10:15:42 +0800435make PLAT=mt8186 $(common_flags) COREBOOT=1 all
Bo-Chen Chen4d63afd2022-08-30 16:34:57 +0800436make PLAT=mt8188 $(common_flags) COREBOOT=1 all
Gavin Liu1de29a32025-03-27 15:01:10 +0800437make PLAT=mt8189 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500438make PLAT=mt8192 $(common_flags) COREBOOT=1 all
Manish Pandey9c0ee742021-07-08 09:55:59 +0100439make PLAT=mt8195 $(common_flags) COREBOOT=1 all
Gavin Liu55eaafd2024-10-18 16:34:06 +0800440make PLAT=mt8196 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500441
442# Platforms from Qualcomm
443make PLAT=sc7180 $(common_flags) COREBOOT=1 all
quic_assethif307a782024-12-10 17:32:18 +0530444make PLAT=qcs615 $(common_flags) COREBOOT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200445
Zelalemc9531f82020-08-04 15:37:08 -0500446make PLAT=rk3288 CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500447 $(common_flags) ARCH=aarch32 AARCH32_SP=sp_min all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600448make PLAT=rk3368 $(common_flags) COREBOOT=1 \
449 ENABLE_STACK_PROTECTOR=strong all
450make PLAT=rk3399 $(common_flags) COREBOOT=1 PLAT_RK_DP_HDCP=1 \
451 ENABLE_STACK_PROTECTOR=strong all
452make PLAT=rk3328 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
453 ENABLE_STACK_PROTECTOR=strong all
XiaoDong Huang117f2f42025-02-15 11:05:58 +0800454make PLAT=rk3576 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
455 ENABLE_STACK_PROTECTOR=strong all
XiaoDong Huang9c7c0af2023-07-05 14:26:39 +0800456make PLAT=rk3588 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
457 ENABLE_STACK_PROTECTOR=strong all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600458make PLAT=px30 $(common_flags) PLAT_RK_SECURE_DDR_MINILOADER=1 \
459 ENABLE_STACK_PROTECTOR=strong all
shengfei Xu50ca4de2023-04-09 06:36:50 +0000460make PLAT=rk3568 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
461 ENABLE_STACK_PROTECTOR=strong all
Fathi Boudra422bf772019-12-02 11:10:16 +0200462
463# Although we do several consecutive builds for the Tegra platform below, we
464# don't need to clean between each one because the Tegra makefiles specify
465# a different build directory per SoC.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500466make PLAT=tegra TARGET_SOC=t210 $(common_flags) all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500467make PLAT=tegra TARGET_SOC=t186 $(common_flags) all
468make PLAT=tegra TARGET_SOC=t194 $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200469
470# For the Xilinx platform, artificially increase the extents of BL31 memory
471# (using the platform-specific build options ZYNQMP_ATF_MEM_{BASE,SIZE}).
472# If we keep the default values, BL31 doesn't fit when it is built with all
473# these build flags.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500474make PLAT=zynqmp $(common_flags) \
Fathi Boudra422bf772019-12-02 11:10:16 +0200475 RESET_TO_BL31=1 SPD=tspd \
Zelalem4f3633e2021-06-18 11:53:47 -0500476 SDEI_SUPPORT=1 \
Fathi Boudra422bf772019-12-02 11:10:16 +0200477 ZYNQMP_ATF_MEM_BASE=0xFFFC0000 ZYNQMP_ATF_MEM_SIZE=0x00040000 \
478 all
479
Zelalemc9531f82020-08-04 15:37:08 -0500480# Build both for silicon (default) and virtual QEMU platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500481clean_build PLAT=versal $(common_flags)
482clean_build PLAT=versal $(common_flags) VERSAL_PLATFORM=versal_virt
Zelalemc9531f82020-08-04 15:37:08 -0500483
Michal Simek0f135242022-09-20 15:24:56 +0200484# Build Xilinx Versal NET platform
485clean_build PLAT=versal_net $(common_flags)
486
Jayanth Dodderi Chidanand0a2dd1e2022-10-27 11:17:37 +0100487# Build Xilinx Versal NET without Platform Management support
488clean_build PLAT=versal_net $(common_flags) TFA_NO_PM=1
489
Amit Nagalfb428442024-06-11 12:01:23 +0530490# Build Xilinx Versal Gen 2 platform
491clean_build PLAT=versal2 $(common_flags)
Harrison Mutai7ea23842025-04-08 09:23:58 +0000492clean_build PLAT=versal2 $(common_flags) TRANSFER_LIST=1
Amit Nagalfb428442024-06-11 12:01:23 +0530493
Zelalemc9531f82020-08-04 15:37:08 -0500494# Platforms from Allwinner
Andre Przywara3a78c102022-04-26 11:08:54 +0100495clean_build PLAT=sun50i_a64 $(common_flags release) all
496clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_NATIVE=0 all
497clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_SCPI=0 all
498clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_AMEND_DTB=1 all
Andre Przywaracf78a512021-09-03 14:59:38 +0100499clean_build PLAT=sun50i_h6 $(common_flags) all
500clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all
501clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all
502clean_build PLAT=sun50i_h616 $(common_flags) all
503clean_build PLAT=sun50i_r329 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500504
505# Platforms from i.MX
506make AARCH32_SP=optee ARCH=aarch32 ARM_ARCH_MAJOR=7 ARM_CORTEX_A7=yes \
507 CROSS_COMPILE=arm-none-eabi- PLAT=warp7 ${TBB_OPTIONS} \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500508 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500509make AARCH32_SP=optee ARCH=aarch32 CROSS_COMPILE=arm-none-eabi- PLAT=picopi \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500510 $(common_flags) all
Ying-Chun Liu (PaulLiu)f6528982021-11-17 17:20:00 +0800511make PLAT=imx8mm $(common_flags) NEED_BL2=yes MEASURED_BOOT=1 \
laurenw-arm8531e702022-06-09 15:32:37 -0500512 MBOOT_EL_HASH_ALG=sha256 ${TBB_OPTIONS} all
Madhukar Pappireddyc3ec06b2022-05-18 11:15:16 -0500513make PLAT=imx8mn $(common_flags) SDEI_SUPPORT=1 all
Ying-Chun Liu (PaulLiu)413e6102021-09-14 00:22:08 +0800514make PLAT=imx8mp $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500515
Jacky Baib6cecc82021-06-07 09:49:46 +0800516# Due to the limited OCRAM space that can be used for TF-A, build test
517# will report failure caused by too small RAM size, so comment out the
518# build test for imx8mq in CI. It can also resolve the following ticket:
Zelalemc9531f82020-08-04 15:37:08 -0500519# https://developer.trustedfirmware.org/T626
Jacky Baib6cecc82021-06-07 09:49:46 +0800520#make PLAT=imx8mq $(common_flags release) all
Zelalemc9531f82020-08-04 15:37:08 -0500521
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500522make PLAT=imx8qm $(common_flags) all
523make PLAT=imx8qx $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500524
Jacky Baif5e936c2023-12-27 11:11:09 +0800525make PLAT=imx8ulp $(common_flags) all
526
Jacky Bai87091a62023-06-21 16:25:12 +0800527make PLAT=imx93 $(common_flags) all
528
Olivier Deprezbac70192021-04-02 08:55:36 +0200529# Platforms for NXP Layerscape
Jiafei Pane48e56c2021-09-30 10:32:54 +0800530nxp_sb_flags="TRUSTED_BOARD_BOOT=1 CST_DIR=$(pwd) SPD=opteed"
531nxp_sb_fuse_flags="${nxp_sb_flags} FUSE_PROG=1"
532
533# Platform lx2
Olivier Deprezbac70192021-04-02 08:55:36 +0200534make PLAT=lx2160aqds $(common_flags) all
535make PLAT=lx2160ardb $(common_flags) all
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500536
537#CSF Based CoT:
Jiafei Pane48e56c2021-09-30 10:32:54 +0800538clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
539 $nxp_sb_fuse_flags DDR_PHY_BIN_PATH=$(pwd)
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500540
541#X509 Based CoT
Jiafei Pane48e56c2021-09-30 10:32:54 +0800542clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
543 $nxp_sb_flags GENERATE_COT=1 \
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500544 MBEDTLS_DIR=$(pwd)/mbedtls
545
546#BOOT_MODE=emmc and Stack protector
Jiafei Pane48e56c2021-09-30 10:32:54 +0800547clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=emmc \
548 $nxp_sb_fuse_flags ENABLE_STACK_PROTECTOR=strong
549
550# Platform ls1028ardb
551clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor
552clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc
553clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd
554
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800555# ls1028a Secure Boot
Jiafei Pane48e56c2021-09-30 10:32:54 +0800556clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor $nxp_sb_fuse_flags
557clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
558clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
Olivier Deprezbac70192021-04-02 08:55:36 +0200559
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800560# Platform ls1043ardb
561clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor
562clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand
563clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd
564
565# ls1043ardb Secure Boot
566clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
567clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
568clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
569
Jiafei Panbd0c22a2022-01-29 00:04:44 +0800570# ls1046ardb Secure Boot
571clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
572clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
573clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
574
575# ls1046afrwy Secure Boot
576clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
577clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
578
579# ls1046aqds Secure Boot
580clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
581clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
582clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
583clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
584
Jiafei Pan332cd792022-02-24 16:44:48 +0800585# ls1088ardb Secure Boot
586clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
587clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
588
589# ls1088aqds Secure Boot
590clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
591clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
592clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
593
Ghennadi Procopciuc731b0042024-02-01 09:22:26 +0200594# s32g274ardb2
595clean_build PLAT=s32g274ardb2 $(common_flags) all
596
Zelalemc9531f82020-08-04 15:37:08 -0500597# Platforms from Intel
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500598make PLAT=stratix10 $(common_flags) all
599make PLAT=agilex $(common_flags) all
Sieu Mun Tang9081bac2023-05-29 18:08:24 +0800600make PLAT=agilex5 $(common_flags) all
Sieu Mun Tang03b57362022-03-05 01:54:59 +0800601make PLAT=n5x $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500602
603# Platforms from Broadcom
Madhukar Pappireddy97ad2582021-11-15 10:29:23 -0600604clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t \
605 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 DRIVER_I2C_ENABLE=1
606clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t-ns3 \
607 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 USE_USB=yes
Zelalemc9531f82020-08-04 15:37:08 -0500608
609# Platforms from Marvell
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500610make PLAT=a3700 $(common_flags) SCP_BL2=/dev/null CM3_SYSTEM_RESET=1 \
Manish Pandey9ef33c52022-10-25 16:41:49 +0100611 A3720_DB_PM_WAKEUP_SRC=1 HANDLE_EA_EL3_FIRST_NS=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500612
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600613# Source files from mv-ddr-marvell repository are necessary
614# to build below four platforms
Saheer Babuebfc4a02025-02-10 10:43:51 +0000615wget ${DOWNLOAD_SERVER_URL}/tf-a/mv-ddr-marvell/mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
Manish Pandey7c1e7452021-11-05 12:54:15 +0000616tar -xzf mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600617mv mv-ddr-marvell drivers/marvell/mv_ddr
Zelalemc9531f82020-08-04 15:37:08 -0500618
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600619# These platforms from Marvell have dependency on GCC-6.2.1 toolchain
Pali Rohár8f890402021-07-19 13:48:05 +0200620make PLAT=a80x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200621 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200622make PLAT=a80x0_mcbin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200623 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200624make PLAT=a70x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200625 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200626make PLAT=a70x0_amc DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200627 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Robert Markodf3319e2021-10-20 11:01:12 +0200628make PLAT=a70x0_mochabin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
629 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200630make PLAT=a80x0_puzzle DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200631 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200632make PLAT=t9130 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200633 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500634make PLAT=t9130_cex7_eval DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
635 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500636
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600637# Removing the source files
638rm -rf drivers/marvell/mv_ddr 2> /dev/null
Zelalemc9531f82020-08-04 15:37:08 -0500639
640# Platforms from Meson
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500641make PLAT=gxbb $(common_flags) all
642make PLAT=gxl $(common_flags) all
643make PLAT=g12a $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500644
645# Platforms from Renesas
646# Renesas R-Car D3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500647clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500648 BL33=Makefile LIFEC_DBSC_PROTECT_ENABLE=0 LSI=D3 \
649 MBEDTLS_DIR=$(pwd)/mbedtls PMIC_ROHM_BD9571=0 \
650 RCAR_AVS_SETTING_ENABLE=0 SPD=none RCAR_LOSSY_ENABLE=0 \
651 RCAR_SA0_SIZE=0 RCAR_SYSTEM_SUSPEND=0 TRUSTED_BOARD_BOOT=1
652
653# Renesas R-Car H3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500654clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500655 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3 \
656 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
657 RCAR_DRAM_SPLIT=1 RCAR_GEN3_ULCB=1 SPD=opteed \
658 TRUSTED_BOARD_BOOT=1
659
660# Renesas R-Car H3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500661clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500662 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3N \
663 SPD=opteed TRUSTED_BOARD_BOOT=1
664
665# Renesas R-Car M3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500666clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500667 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3 \
668 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
669 RCAR_DRAM_SPLIT=2 RCAR_GEN3_ULCB=1 SPD=opteed \
670 TRUSTED_BOARD_BOOT=1
671
672# Renesas R-Car M3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500673clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500674 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3N \
675 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
676 RCAR_GEN3_ULCB=1 SPD=opteed TRUSTED_BOARD_BOOT=1
677
678# Renesas R-Car E3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500679clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500680 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=E3 \
681 RCAR_AVS_SETTING_ENABLE=0 RCAR_DRAM_DDR3L_MEMCONF=0 \
682 RCAR_SA0_SIZE=0 SPD=opteed TRUSTED_BOARD_BOOT=1
683
684# Renesas R-Car V3M Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500685clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500686 MBEDTLS_DIR=$(pwd)/mbedtls BL33=Makefile LSI=V3M MACHINE=eagle \
687 PMIC_ROHM_BD9571=0 RCAR_DRAM_SPLIT=0 RCAR_SYSTEM_SUSPEND=0 \
688 AVS_SETTING_ENABLE=0 SPD=none TRUSTED_BOARD_BOOT=1
689
Zelalemf4299672021-01-29 12:52:59 -0600690# Renesas HiHope RZ/G2M development kit
691clean_build PLAT=rzg $(common_flags) \
692 MBEDTLS_DIR=$(pwd)/mbedtls LSI=G2M \
693 RCAR_DRAM_SPLIT=2 RCAR_LOSSY_ENABLE=1 SPD=none
694
Zelalemc9531f82020-08-04 15:37:08 -0500695# Platforms from ST
Yann Gautier868044b2024-06-19 10:42:51 +0200696stm32mp1_common_flags="ARCH=aarch32 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100697 ARM_ARCH_MAJOR=7 \
698 CROSS_COMPILE=arm-none-eabi- \
699 ENABLE_STACK_PROTECTOR=strong \
700 PLAT=stm32mp1"
701
Yann Gautiera69cf792021-09-01 11:19:01 +0200702# STM32MP1 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200703clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200704 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100705 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200706
Yann Gautier15c45392023-08-21 11:03:33 +0200707# STM32MP1 SDMMC boot BL2 without AARCH32_SP
Yann Gautierb6821192024-06-19 10:45:56 +0200708clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautier15c45392023-08-21 11:03:33 +0200709 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
710 bl2
711
Yann Gautierbd871522024-01-05 15:13:58 +0100712# STM32MP1 SDMMC boot BL2 with OP-TEE & FWU
Yann Gautierb6821192024-06-19 10:45:56 +0200713clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautierbd871522024-01-05 15:13:58 +0100714 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
715 PSA_FWU_SUPPORT=1 AARCH32_SP=optee \
716 bl2
717
Yann Gautiera69cf792021-09-01 11:19:01 +0200718# STM32MP1 eMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200719clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_EMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200720 BUILD_PLAT=build/stm32mp1-emmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100721 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200722
723# STM32MP1 Raw NAND boot
Yann Gautierb6821192024-06-19 10:45:56 +0200724clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_RAW_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200725 BUILD_PLAT=build/stm32mp1-nand/debug \
Yann Gautierbd871522024-01-05 15:13:58 +0100726 PSA_FWU_SUPPORT=1 AARCH32_SP=optee \
727 bl2
Yann Gautiera69cf792021-09-01 11:19:01 +0200728
729# STM32MP1 SPI NAND boot
Yann Gautierb6821192024-06-19 10:45:56 +0200730clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SPI_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200731 BUILD_PLAT=build/stm32mp1-snand/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100732 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200733
734# STM32MP1 SPI NOR boot
Yann Gautierb6821192024-06-19 10:45:56 +0200735clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SPI_NOR=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200736 BUILD_PLAT=build/stm32mp1-snor/debug \
Govindraj Raja95f855c2023-03-01 13:11:42 +0000737 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200738
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100739# STM32MP1 UART boot
Yann Gautierb6821192024-06-19 10:45:56 +0200740clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_UART_PROGRAMMER=1 \
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100741 BUILD_PLAT=build/stm32mp1-uart/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100742 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100743
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200744# STM32MP1 USB boot
Yann Gautierb6821192024-06-19 10:45:56 +0200745clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_USB_PROGRAMMER=1 \
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200746 BUILD_PLAT=build/stm32mp1-usb/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100747 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200748
Lionel Debieve8f464c02022-10-13 09:25:45 +0200749# STM32MP1 TBBR
Yann Gautierb6821192024-06-19 10:45:56 +0200750clean_build $(common_flags release) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautier741e8492022-11-14 19:04:27 +0100751 BUILD_PLAT=build/stm32mp1-sdmmc-tbbr/debug \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200752 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100753 AARCH32_SP=sp_min bl2 bl32
Lionel Debieve8f464c02022-10-13 09:25:45 +0200754
Govindraj Raja95f855c2023-03-01 13:11:42 +0000755stm32mp13_common_flags="${stm32mp1_common_flags} \
756 AARCH32_SP=optee \
Yann Gautier937684e2024-06-20 11:41:19 +0200757 DTB_FILE_NAME=stm32mp135f-dk.dtb \
Yann Gautierbd871522024-01-05 15:13:58 +0100758 PSA_FWU_SUPPORT=1 \
Govindraj Raja95f855c2023-03-01 13:11:42 +0000759 STM32MP13=1"
760
Yann Gautier773c5502022-03-10 17:24:47 +0100761# STM32MP13 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200762clean_build $(common_flags) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100763 BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2
Yann Gautier773c5502022-03-10 17:24:47 +0100764
Yann Gautierbd871522024-01-05 15:13:58 +0100765# STM32MP13 SDMMC boot with FWU
Yann Gautierb6821192024-06-19 10:45:56 +0200766clean_build $(common_flags) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautierbd871522024-01-05 15:13:58 +0100767 PSA_FWU_SUPPORT=1 \
768 BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2
769
Lionel Debieve8f464c02022-10-13 09:25:45 +0200770# STM32MP13 TBBR
Yann Gautierb6821192024-06-19 10:45:56 +0200771clean_build $(common_flags release) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200772 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100773 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr/debug bl2
Lionel Debieve8f464c02022-10-13 09:25:45 +0200774
Yann Gautiera66e5012022-12-13 13:52:35 +0100775# STM32MP13 TBBR DECRYPTION AES GCM
Yann Gautierb6821192024-06-19 10:45:56 +0200776clean_build $(common_flags release) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera66e5012022-12-13 13:52:35 +0100777 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
778 DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL32=1 \
779 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr-dec/debug bl2
780
Yann Gautier868044b2024-06-19 10:42:51 +0200781stm32mp2_common_flags="ARCH=aarch64 \
Yann Gautiere9da1e22023-08-11 14:50:04 +0200782 CROSS_COMPILE=aarch64-none-elf- \
783 PLAT=stm32mp2"
784
785# STM32MP25 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200786clean_build $(common_flags) ${stm32mp2_common_flags} STM32MP_SDMMC=1 \
Yann Gautiere9da1e22023-08-11 14:50:04 +0200787 SPD=opteed STM32MP_DDR4_TYPE=1 \
788 BUILD_PLAT=build/stm32mp2-mp25-sdmmc/debug
789
Yann Gautier83dc8702024-03-19 15:07:26 +0100790# STM32MP25 USB boot
Yann Gautierb6821192024-06-19 10:45:56 +0200791clean_build $(common_flags) ${stm32mp2_common_flags} STM32MP_USB_PROGRAMMER=1 \
Yann Gautier83dc8702024-03-19 15:07:26 +0100792 SPD=opteed STM32MP_DDR4_TYPE=1 \
Yann Gautier63ee8832024-03-20 13:49:15 +0100793 BUILD_PLAT=build/stm32mp2-mp25-usb/debug
Yann Gautier83dc8702024-03-19 15:07:26 +0100794
Zelalemc9531f82020-08-04 15:37:08 -0500795# Platforms from TI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500796make PLAT=k3 $(common_flags) all
Hari Nagalladadd89f2022-08-30 12:10:00 -0500797make PLAT=k3 TARGET_BOARD=j784s4 $(common_flags) all
Dhruva Gole2a8f9f42025-04-04 20:26:41 +0530798make PLAT=k3 TARGET_BOARD=lite $(common_flags) all
799make PLAT=k3 TARGET_BOARD=generic $(common_flags) all
Dhruva Gole9096fcd2025-02-12 17:47:43 +0530800make PLAT=k3low TARGET_BOARD=am62lx $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500801
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500802clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS}
Zelalemc9531f82020-08-04 15:37:08 -0500803# Use GICV3 driver
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500804clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
Zelalemc9531f82020-08-04 15:37:08 -0500805 ENABLE_STACK_PROTECTOR=strong
Dongjiu Geng72819ee2023-06-16 18:48:57 +0800806# Use GICV3 driver with SDEI support
807clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
808 ENABLE_STACK_PROTECTOR=strong SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -0500809# Use encrypted FIP feature.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500810clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500811 BL32_RAM_LOCATION=tdram DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL31=1 \
812 ENCRYPT_BL32=1 FW_ENC_STATUS=0 SPD=opteed
Jens Wiklander1a9c2be2021-11-26 09:56:55 +0100813# QEMU with SPMD support
814clean_build PLAT=qemu $(common_flags) BL32=Makefile \
815 BL32_RAM_LOCATION=tdram ARM_BL31_IN_DRAM=1 \
816 SPD=spmd CTX_INCLUDE_EL2_REGS=0 SPMD_SPM_AT_SEL2=0 SPMC_OPTEE=1
Ruchika Gupta86e7f682022-04-12 10:25:46 +0530817# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500818clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1
Raymond Mao7681ba02023-08-10 14:05:44 -0700819# Transfer List
820clean_build PLAT=qemu $(common_flags) TRANSFER_LIST=1
Zelalemc9531f82020-08-04 15:37:08 -0500821
Jean-Philippe Bruckerb586eee2023-11-02 18:13:30 +0000822# FEAT_RME
823clean_build PLAT=qemu $(common_flags) ENABLE_RME=1 \
824 QEMU_USE_GIC_DRIVER=QEMU_GICV3
825
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500826clean_build PLAT=qemu_sbsa $(common_flags)
Fathi Boudra422bf772019-12-02 11:10:16 +0200827
Mathieu Poirierc35aeac2024-11-28 16:26:13 -0700828# QEMU SBSA with RME support
829clean_build PLAT=qemu_sbsa $(common_flags) ENABLE_RME=1 \
830 RMM=/dev/null RME_GPT_BITLOCK_BLOCK=1
831
Zelalemd86e8762020-08-21 18:24:28 -0500832# QEMU with SPM support
833clean_build PLAT=qemu_sbsa $(common_flags) BL32=Makefile SPM_MM=1 \
Paul Sokolovskycf9fe862023-01-02 16:22:21 +0300834 EL3_EXCEPTION_HANDLING=1 ENABLE_SME_FOR_NS=0 ENABLE_SVE_FOR_NS=0
Zelalemd86e8762020-08-21 18:24:28 -0500835
Fathi Boudra422bf772019-12-02 11:10:16 +0200836# For hikey enable PMF to include all files in the platform port
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500837make PLAT=hikey $(common_flags) ${TBB_OPTIONS} ENABLE_PMF=1 all
838make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} all
Lukas Haneld0752392022-10-13 11:13:19 +0200839make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} SPD=spmd SPMC_AT_EL3=1 \
840 SPMD_SPM_AT_SEL2=0 BL32=optee PLAT_SP_MANIFEST_DTS=foo NEED_FDT=no all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500841make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200842
Zelalemc9531f82020-08-04 15:37:08 -0500843# Platforms from Socionext
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500844clean_build PLAT=uniphier $(common_flags) ${TBB_OPTIONS} SPD=tspd
845clean_build PLAT=uniphier $(common_flags) FIP_GZIP=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200846
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500847clean_build PLAT=synquacer $(common_flags) SPM_MM=1 \
Jassi Brar86080922022-06-27 14:16:34 -0500848 RESET_TO_BL31=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 \
849 PRELOADED_BL33_BASE=0x0
Zelalemc9531f82020-08-04 15:37:08 -0500850
851# Support for SCP Message Interface protocol with platform specific drivers
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500852clean_build PLAT=synquacer $(common_flags) \
Jassi Brar86080922022-06-27 14:16:34 -0500853 RESET_TO_BL31=1 PRELOADED_BL33_BASE=0x0 SQ_USE_SCMI_DRIVER=1
Zelalemc9531f82020-08-04 15:37:08 -0500854
Jassi Brarb8c7ca02022-06-27 14:22:10 -0500855# Support for BL2 and TBBR
856clean_build PLAT=synquacer $(common_flags) \
857 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
858 SQ_USE_SCMI_DRIVER=1 SPD=opteed all
859
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500860make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200861
Zelalemc9531f82020-08-04 15:37:08 -0500862# Raspberry Pi Platforms
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500863make PLAT=rpi3 $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500864 ENABLE_STACK_PROTECTOR=strong PRELOADED_BL33_BASE=0xDEADBEEF all
Andre Przywarae917ec82021-09-03 15:01:30 +0100865clean_build PLAT=rpi4 $(common_flags) SMC_PCI_SUPPORT=1 all
Mario Bălănicăea4da5e2024-03-08 20:09:24 +0200866clean_build PLAT=rpi5 $(common_flags) SMC_PCI_SUPPORT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200867
Abhi Singh1b27b1e2024-10-04 16:06:49 -0500868# Raspberry Pi Measured Boot Discrete TPM
Manish V Badarkhebfb05ea2025-03-21 17:28:37 +0000869make PLAT=rpi3 $(common_flags) PRELOADED_BL33_BASE=0x200000 \
870 MEASURED_BOOT=1 DISCRETE_TPM=1 TPM_INTERFACE=FIFO_SPI \
871 MBOOT_TPM_HASH_ALG=sha256 MBEDTLS_DIR=$(pwd)/mbedtls all
Abhi Singh1b27b1e2024-10-04 16:06:49 -0500872
Zelalemc9531f82020-08-04 15:37:08 -0500873# A113D (AXG) platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500874clean_build PLAT=axg $(common_flags) SPD=opteed
875clean_build PLAT=axg $(common_flags) AML_USE_ATOS=1
Zelalemc9531f82020-08-04 15:37:08 -0500876
Stephan Gerhold141a7662021-12-07 20:42:14 +0100877# QTI MSM8916 platform
Stephan Gerhold3b3976f2023-04-17 16:27:11 +0200878clean_build PLAT=mdm9607 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
879 ARCH=aarch32 AARCH32_SP=sp_min
880clean_build PLAT=msm8909 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
881 ARCH=aarch32 AARCH32_SP=sp_min
Stephan Gerhold141a7662021-12-07 20:42:14 +0100882clean_build PLAT=msm8916 $(common_flags)
Manish V Badarkhec540e622023-06-28 17:56:40 +0100883clean_build PLAT=msm8916 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
884 ARCH=aarch32 AARCH32_SP=sp_min
Stephan Gerhold998f0d62023-04-17 16:22:52 +0200885clean_build PLAT=msm8916 $(common_flags) SPD=tspd
Stephan Gerhold3b3976f2023-04-17 16:27:11 +0200886clean_build PLAT=msm8939 $(common_flags)
887clean_build PLAT=msm8939 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
888 ARCH=aarch32 AARCH32_SP=sp_min
889clean_build PLAT=msm8939 $(common_flags) SPD=tspd
Stephan Gerhold141a7662021-12-07 20:42:14 +0100890
Chia-Wei Wang7dcb0d02023-06-09 09:52:52 +0800891# Platforms from Aspeed
892clean_build PLAT=ast2700 $(common_flags) SPD=opteed
893
rutigl@gmail.com86cfcf92023-03-21 10:10:11 +0200894# Nuvoton npcm845x platform
895make PLAT=npcm845x $(common_flags) all SPD=opteed
896
Harrison Mutaiee958c12023-09-06 12:16:21 +0100897if [[ "$rc" -gt 0 ]]; then
Harrison Mutai3f483132024-05-09 09:48:58 +0000898 echo "ERROR: tf-cov-make failed with $error_count failures"
Harrison Mutaiee958c12023-09-06 12:16:21 +0100899 exit $rc
900fi
901
Fathi Boudra422bf772019-12-02 11:10:16 +0200902cd ..