blob: 48c1569cc7b0f2d5b1845bd5f57ef3372fd60968 [file] [log] [blame]
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -05001#!/usr/bin/env bash
Fathi Boudra422bf772019-12-02 11:10:16 +02002#
Govindraj Raja95f855c2023-03-01 13:11:42 +00003# Copyright (c) 2019-2023, Arm Limited. All rights reserved.
Fathi Boudra422bf772019-12-02 11:10:16 +02004#
5# SPDX-License-Identifier: BSD-3-Clause
6#
7
8#
9# This script builds the TF in different configs.
10# Rather than telling cov-build to build TF using a simple 'make all' command,
11# the goal here is to combine several build flags to analyse more of our source
12# code in a single 'build'. The Coverity Scan service does not have the notion
13# of separate types of build - there is just one linear sequence of builds in
14# the project history.
15#
16
17# Bail out as soon as an error is encountered.
18set -e
19
20TF_SOURCES=$1
21if [ ! -d "$TF_SOURCES" ]; then
22 echo "ERROR: '$TF_SOURCES' does not exist or is not a directory"
23 echo "Usage: $(basename "$0") <trusted-firmware-directory>"
24 exit 1
25fi
26
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050027containing_dir="$(readlink -f "$(dirname "$0")/")"
28. $containing_dir/common-def.sh
29
Fathi Boudra422bf772019-12-02 11:10:16 +020030# Get mbed TLS library code to build Trusted Firmware with Trusted Board Boot
31# support. The version of mbed TLS to use here must be the same as when
32# building TF in the usual context.
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050033if [ ! -d "$MBED_TLS_DIR" ]; then
34 git clone -q --depth 1 -b "$MBED_TLS_SOURCES_TAG" "$MBED_TLS_URL_REPO" "$MBED_TLS_DIR"
Fathi Boudra422bf772019-12-02 11:10:16 +020035fi
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050036
Fathi Boudra422bf772019-12-02 11:10:16 +020037cd "$TF_SOURCES"
38
39# Clean TF source dir to make sure we don't analyse temporary files.
40make distclean
41
42#
43# Build TF in different configurations to get as much coverage as possible
44#
45
Fathi Boudra422bf772019-12-02 11:10:16 +020046#
47# FVP platform
48# We'll use the following flags for all FVP builds.
49#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050050fvp_common_flags="$(common_flags) PLAT=fvp"
Fathi Boudra422bf772019-12-02 11:10:16 +020051
52# Try all possible SPDs.
53clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd
54clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd TSP_INIT_ASYNC=1 \
55 TSP_NS_INTR_ASYNC_PREEMPT=1
56clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed
57clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tlkd
Florian Lugou70a76c02022-03-25 09:51:42 +010058clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=pncd SPD_PNCD_NS_IRQ=126 SPD_PNCD_S_IRQ=15
Fathi Boudra422bf772019-12-02 11:10:16 +020059
Zelalemc9531f82020-08-04 15:37:08 -050060# Dualroot chain of trust.
61clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd COT=dualroot
62
laurenw-armf48e9d22022-04-22 11:30:13 -050063# FEAT_RME with CCA chain of trust.
Sandrine Bailleuxe30bd0c2022-08-31 14:49:17 +020064#
65# Note that we override PLAT_RSS_NOT_SUPPORTED build flag (which defaults to 1
66# on the Base AEM FVP) just to analyse the RSS communication driver code through
67# Coverity. In reality, RSS is not supported on FVP right now (or on any other
68# upstream platform, for that matter) so the resulting firmware would not be
69# functional.
70clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd USE_ROMLIB=1 \
71 ENABLE_RME=1 MEASURED_BOOT=1 PLAT_RSS_NOT_SUPPORTED=0
laurenw-armf48e9d22022-04-22 11:30:13 -050072
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050073clean_build $fvp_common_flags SPD=trusty
74clean_build $fvp_common_flags SPD=trusty TRUSTY_SPD_WITH_GENERIC_SERVICES=1
Fathi Boudra422bf772019-12-02 11:10:16 +020075
76# SDEI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050077clean_build $fvp_common_flags SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Fathi Boudra422bf772019-12-02 11:10:16 +020078
Zelalemc9531f82020-08-04 15:37:08 -050079# SDEI with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050080clean_build $fvp_common_flags SDEI_IN_FCONF=1 SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -050081
Zelalem4f3633e2021-06-18 11:53:47 -050082# PCI Service
83clean_build $fvp_common_flags SMC_PCI_SUPPORT=1
84
Zelalemc9531f82020-08-04 15:37:08 -050085# Secure interrupt descriptors with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050086clean_build $fvp_common_flags SEC_INT_DESC_IN_FCONF=1
Zelalemc9531f82020-08-04 15:37:08 -050087
Fathi Boudra422bf772019-12-02 11:10:16 +020088# Without coherent memory
89clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd USE_COHERENT_MEM=0
90
91# Using PSCI extended State ID format rather than the original format
92clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd PSCI_EXTENDED_STATE_ID=1 \
93 ARM_RECOM_STATE_ID_ENC=1
94
95# Alternative boot flows (This changes some of the platform initialisation code)
96clean_build $fvp_common_flags EL3_PAYLOAD=0x80000000
97clean_build $fvp_common_flags PRELOADED_BL33_BASE=0x80000000
98
99# Using the SP804 timer instead of the Generic Timer
100clean_build $fvp_common_flags FVP_USE_SP804_TIMER=1
101
102# Using the CCN driver and multi cluster topology
103clean_build $fvp_common_flags FVP_CLUSTER_COUNT=4
104
105# PMF
106clean_build $fvp_common_flags ENABLE_PMF=1
107
108# stack protector
109clean_build $fvp_common_flags ENABLE_STACK_PROTECTOR=strong
110
111# AArch32 build
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500112clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200113 ARCH=aarch32 AARCH32_SP=sp_min \
114 RESET_TO_SP_MIN=1 PRELOADED_BL33_BASE=0x80000000
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500115clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200116 ARCH=aarch32 AARCH32_SP=sp_min
117
118# Xlat tables lib version 1 (AArch64 and AArch32)
119clean_build $fvp_common_flags ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500120clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200121 ARCH=aarch32 AARCH32_SP=sp_min ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
122
Zelalemc9531f82020-08-04 15:37:08 -0500123# SPM support based on Management Mode Interface Specification
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000124clean_build $fvp_common_flags SPM_MM=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0
Fathi Boudra422bf772019-12-02 11:10:16 +0200125
Zelalemc9531f82020-08-04 15:37:08 -0500126# SPM support with TOS(optee) as SPM sitting at S-EL1
127clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0
128
Shruti Gupta8cc89b92022-08-09 12:23:46 +0100129# SPM support with SPM at EL3 and TSP at S-EL1
130clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 CTX_INCLUDE_EL2_REGS=0 EL3_EXCEPTION_HANDLING=0 \
131 SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1 \
132 ARM_SPMC_MANIFEST_DTS=plat/arm/board/fvp/fdts/fvp_tsp_sp_manifest.dts
133
Zelalemc9531f82020-08-04 15:37:08 -0500134# SPM support with Secure hafnium as SPM sitting at S-EL2
135# SP_LAYOUT_FILE is used only during FIP creation but build won't progress
136# if we have NULL value to it, so passing a dummy string.
137clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
Max Shvetsov44d2a702021-02-18 16:41:45 +0000138 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy
Fathi Boudra422bf772019-12-02 11:10:16 +0200139
Marc Bonnici502fdaa2022-01-10 12:38:23 +0000140# SPM support with SPM sitting at EL3
141clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1
142
Fathi Boudra422bf772019-12-02 11:10:16 +0200143#BL2 at EL3 support
144clean_build $fvp_common_flags BL2_AT_EL3=1
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500145clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200146 ARCH=aarch32 AARCH32_SP=sp_min BL2_AT_EL3=1
147
Zelalemc9531f82020-08-04 15:37:08 -0500148# RAS Extension Support
149clean_build $fvp_common_flags EL3_EXCEPTION_HANDLING=1 \
Manish Pandey9ef33c52022-10-25 16:41:49 +0100150 FAULT_INJECTION_SUPPORT=1 HANDLE_EA_EL3_FIRST_NS=1 RAS_EXTENSION=1 \
Zelalemc9531f82020-08-04 15:37:08 -0500151 SDEI_SUPPORT=1
152
153# Hardware Assisted Coherency(DynamIQ)
154clean_build $fvp_common_flags FVP_CLUSTER_COUNT=1 FVP_MAX_CPUS_PER_CLUSTER=8 \
155 HW_ASSISTED_COHERENCY=1 USE_COHERENT_MEM=0
156
157# Pointer Authentication Support
158clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 \
159 ARM_ARCH_MINOR=5 EL3_EXCEPTION_HANDLING=1 BRANCH_PROTECTION=1 SDEI_SUPPORT=1 SPD=tspd TSP_NS_INTR_ASYNC_PREEMPT=1
160
161# Undefined Behaviour Sanitizer
162# Building with UBSAN SANITIZE_UB=on increases the executable size.
163# Hence it is only properly supported in bl31 with RESET_TO_BL31 enabled
164make $fvp_common_flags clean
165make $fvp_common_flags SANITIZE_UB=on RESET_TO_BL31=1 bl31
166
167# debugfs feature
168clean_build $fvp_common_flags DEBUG=1 USE_DEBUGFS=1
169
170# MPAM feature
171clean_build $fvp_common_flags ENABLE_MPAM_FOR_LOWER_ELS=1
172
173# Using GICv3.1 driver with extended PPI and SPI range
174clean_build $fvp_common_flags GIC_EXT_INTID=1
175
176# Using GICv4 features with extended PPI and SPI range
177clean_build $fvp_common_flags GIC_ENABLE_V4_EXTN=1 GIC_EXT_INTID=1
178
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100179# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500180clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1 USE_ROMLIB=1
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100181
Manish V Badarkhef43e3f52022-06-21 20:37:25 +0100182# DRTM
183clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} TPM_HASH_ALG=sha256 DRTM_SUPPORT=1 USE_ROMLIB=1
184
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100185# CoT descriptors in device tree
Manish V Badarkhe81102d12020-10-05 08:02:30 +0100186clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 USE_ROMLIB=1
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100187
Manish V Badarkhe107c8e32021-08-02 19:49:32 +0100188# PSA FWU support
189clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_GPT_SUPPORT=1 PSA_FWU_SUPPORT=1 USE_ROMLIB=1
190
johpow01153c8b22021-11-03 14:38:36 -0500191# SME and HCX features
192clean_build $fvp_common_flags ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
193
Jayanth Dodderi Chidanand84da1962022-04-11 11:38:44 +0100194# Architectural Feature Detection mechanism
195clean_build $fvp_common_flags FEATURE_DETECTION=1
196
Manish Pandeye3561fd2023-01-05 10:46:25 +0000197# RNG trap feature
198clean_build $fvp_common_flags ENABLE_FEAT_RNG=1 ENABLE_FEAT_RNG_TRAP=1
199
Jeffrey Kardatzke09e18e22023-01-25 12:24:13 -0800200# OPTEE_ALLOW_SMC_LOAD feature
201clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed OPTEE_ALLOW_SMC_LOAD=1 PLAT_XLAT_TABLES_DYNAMIC=1
202
Fathi Boudra422bf772019-12-02 11:10:16 +0200203#
204# Juno platform
205# We'll use the following flags for all Juno builds.
206#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500207juno_common_flags="$(common_flags) PLAT=juno"
Fathi Boudra422bf772019-12-02 11:10:16 +0200208clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS}
209clean_build $juno_common_flags EL3_PAYLOAD=0x80000000
Madhukar Pappireddydcb31f62021-05-06 11:36:36 -0500210clean_build $juno_common_flags ENABLE_STACK_PROTECTOR=strong ARM_ETHOSN_NPU_DRIVER=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200211clean_build $juno_common_flags CSS_USE_SCMI_SDS_DRIVER=0
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500212
Leonardo Sandoval5163b562020-11-20 17:17:59 -0600213clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS} ARM_CRYPTOCELL_INTEG=1 CCSBROM_LIB_PATH=${CRYPTOCELL_LIB_PATH} KEY_SIZE=2048
Fathi Boudra422bf772019-12-02 11:10:16 +0200214
Jayanth Dodderi Chidanand055394a2022-10-19 09:20:20 +0100215# TRNG Service
216clean_build $juno_common_flags TRNG_SUPPORT=1
217
Fathi Boudra422bf772019-12-02 11:10:16 +0200218#
Fathi Boudra422bf772019-12-02 11:10:16 +0200219# System Guidance for Infrastructure platform RD-E1Edge
220#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500221make $(common_flags) PLAT=rde1edge ${ARM_TBB_OPTIONS} CSS_SGI_CHIP_COUNT=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500222
223#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530224# Reference Design platform RD-V1
Zelalemc9531f82020-08-04 15:37:08 -0500225#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530226make $(common_flags) PLAT=rdv1 ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500227
228#
Aditya Angadi61c54762021-01-04 09:30:52 +0530229# Reference Design platform RD-V1-MC
Zelalemc9531f82020-08-04 15:37:08 -0500230#
Aditya Angadi61c54762021-01-04 09:30:52 +0530231make $(common_flags) PLAT=rdv1mc ${ARM_TBB_OPTIONS} CSS_SGI_CHIP_COUNT=4 all
Zelalemc9531f82020-08-04 15:37:08 -0500232
233#
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530234# Reference Design Platform RD-N2
235#
236make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} all
237
238#
Zelalemc9531f82020-08-04 15:37:08 -0500239# Neoverse N1 SDP platform
240#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500241make $(common_flags) PLAT=n1sdp ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500242
243#
244# FVP VE platform
245#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500246make $(common_flags) PLAT=fvp_ve AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500247 CROSS_COMPILE=arm-none-eabi- ARM_ARCH_MAJOR=7 \
248 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
249 FVP_HW_CONFIG_DTS=fdts/fvp-ve-Cortex-A5x1.dts all
250
251#
252# A5 DesignStart Platform
253#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500254make $(common_flags) PLAT=a5ds AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500255 ARM_ARCH_MAJOR=7 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
256 CROSS_COMPILE=arm-none-eabi- FVP_HW_CONFIG_DTS=fdts/a5ds.dts
257
258#
259# Corstone700 Platform
260#
261
262corstone700_common_flags="CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500263 $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500264 PLAT=corstone700 \
265 ARCH=aarch32 \
266 RESET_TO_SP_MIN=1 \
267 AARCH32_SP=sp_min \
268 ARM_LINUX_KERNEL_AS_BL33=0 \
269 ARM_PRELOADED_DTB_BASE=0x80400000 \
270 ENABLE_PIE=1 \
Zelalemc9531f82020-08-04 15:37:08 -0500271 ENABLE_STACK_PROTECTOR=all \
272 all"
273
274echo "Info: Building Corstone700 FVP ..."
275
276make TARGET_PLATFORM=fvp ${corstone700_common_flags}
277
278echo "Info: Building Corstone700 FPGA ..."
279
280make TARGET_PLATFORM=fpga ${corstone700_common_flags}
281
282#
283# Arm internal FPGA port
284#
Andre Przywara13361b62022-04-26 11:16:55 +0100285make PLAT=arm_fpga $(common_flags release) \
286 FPGA_PRELOADED_DTB_BASE=0x88000000 PRELOADED_BL33_BASE=0x82080000 all
Zelalemc9531f82020-08-04 15:37:08 -0500287
288#
Usama Arifcba711d2021-08-04 15:53:42 +0100289# Total Compute platforms
Zelalemc9531f82020-08-04 15:37:08 -0500290#
Usama Arifcba711d2021-08-04 15:53:42 +0100291make $(common_flags) PLAT=tc TARGET_PLATFORM=0 ${ARM_TBB_OPTIONS} all
292make $(common_flags) PLAT=tc TARGET_PLATFORM=1 ${ARM_TBB_OPTIONS} all
Tamas Banaf5a6632022-09-21 16:02:39 +0200293make $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200294
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530295#
296# Morello platform
297#
Chandni Cherukuricbd45962021-12-12 13:37:33 +0530298clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=fvp ${ARM_TBB_OPTIONS}
299clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=soc ${ARM_TBB_OPTIONS}
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530300
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100301#
Vishnu Banavath2cb72b32022-01-20 14:27:55 +0000302# corstone1000 Platform
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100303#
304
305make $(common_flags) \
Vishnu Banavath2cb72b32022-01-20 14:27:55 +0000306 PLAT=corstone1000 \
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100307 SPD=spmd \
308 TARGET_PLATFORM=fpga \
309 ENABLE_STACK_PROTECTOR=strong \
310 ENABLE_PIE=1 \
311 BL2_AT_EL3=1 \
312 SPMD_SPM_AT_SEL2=0 \
313 ${ARM_TBB_OPTIONS} \
314 CREATE_KEYS=1 \
315 COT=tbbr \
316 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
317 bl2 \
318 bl31
319
johpow01aac58582021-10-05 16:51:34 -0500320#
321# FVP-R platform
322#
323clean_build $(common_flags) PLAT=fvp_r ${ARM_TBB_OPTIONS} ENABLE_STACK_PROTECTOR=all
324
Fathi Boudra422bf772019-12-02 11:10:16 +0200325# Partners' platforms.
326# Enable as many features as possible.
327# We don't need to clean between each build here because we only do one build
328# per platform so we don't hit the build flags dependency problem.
Fathi Boudra422bf772019-12-02 11:10:16 +0200329
Manish Pandey9c0ee742021-07-08 09:55:59 +0100330# Platforms from Mediatek
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500331make PLAT=mt8173 $(common_flags) all
332make PLAT=mt8183 $(common_flags) all
Rex-BC Chen946cace2021-11-17 10:15:42 +0800333make PLAT=mt8186 $(common_flags) COREBOOT=1 all
Bo-Chen Chen4d63afd2022-08-30 16:34:57 +0800334make PLAT=mt8188 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500335make PLAT=mt8192 $(common_flags) COREBOOT=1 all
Manish Pandey9c0ee742021-07-08 09:55:59 +0100336make PLAT=mt8195 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500337
338# Platforms from Qualcomm
339make PLAT=sc7180 $(common_flags) COREBOOT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200340
Zelalemc9531f82020-08-04 15:37:08 -0500341make PLAT=rk3288 CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500342 $(common_flags) ARCH=aarch32 AARCH32_SP=sp_min all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600343make PLAT=rk3368 $(common_flags) COREBOOT=1 \
344 ENABLE_STACK_PROTECTOR=strong all
345make PLAT=rk3399 $(common_flags) COREBOOT=1 PLAT_RK_DP_HDCP=1 \
346 ENABLE_STACK_PROTECTOR=strong all
347make PLAT=rk3328 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
348 ENABLE_STACK_PROTECTOR=strong all
349make PLAT=px30 $(common_flags) PLAT_RK_SECURE_DDR_MINILOADER=1 \
350 ENABLE_STACK_PROTECTOR=strong all
Fathi Boudra422bf772019-12-02 11:10:16 +0200351
352# Although we do several consecutive builds for the Tegra platform below, we
353# don't need to clean between each one because the Tegra makefiles specify
354# a different build directory per SoC.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500355make PLAT=tegra TARGET_SOC=t210 $(common_flags) all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500356make PLAT=tegra TARGET_SOC=t186 $(common_flags) all
357make PLAT=tegra TARGET_SOC=t194 $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200358
359# For the Xilinx platform, artificially increase the extents of BL31 memory
360# (using the platform-specific build options ZYNQMP_ATF_MEM_{BASE,SIZE}).
361# If we keep the default values, BL31 doesn't fit when it is built with all
362# these build flags.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500363make PLAT=zynqmp $(common_flags) \
Fathi Boudra422bf772019-12-02 11:10:16 +0200364 RESET_TO_BL31=1 SPD=tspd \
Zelalem4f3633e2021-06-18 11:53:47 -0500365 SDEI_SUPPORT=1 \
Fathi Boudra422bf772019-12-02 11:10:16 +0200366 ZYNQMP_ATF_MEM_BASE=0xFFFC0000 ZYNQMP_ATF_MEM_SIZE=0x00040000 \
367 all
368
Zelalemc9531f82020-08-04 15:37:08 -0500369# Build both for silicon (default) and virtual QEMU platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500370clean_build PLAT=versal $(common_flags)
371clean_build PLAT=versal $(common_flags) VERSAL_PLATFORM=versal_virt
Zelalemc9531f82020-08-04 15:37:08 -0500372
Michal Simek0f135242022-09-20 15:24:56 +0200373# Build Xilinx Versal NET platform
374clean_build PLAT=versal_net $(common_flags)
375
Jayanth Dodderi Chidanand0a2dd1e2022-10-27 11:17:37 +0100376# Build Xilinx Versal NET without Platform Management support
377clean_build PLAT=versal_net $(common_flags) TFA_NO_PM=1
378
Zelalemc9531f82020-08-04 15:37:08 -0500379# Platforms from Allwinner
Andre Przywara3a78c102022-04-26 11:08:54 +0100380clean_build PLAT=sun50i_a64 $(common_flags release) all
381clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_NATIVE=0 all
382clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_SCPI=0 all
383clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_AMEND_DTB=1 all
Andre Przywaracf78a512021-09-03 14:59:38 +0100384clean_build PLAT=sun50i_h6 $(common_flags) all
385clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all
386clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all
387clean_build PLAT=sun50i_h616 $(common_flags) all
388clean_build PLAT=sun50i_r329 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500389
390# Platforms from i.MX
391make AARCH32_SP=optee ARCH=aarch32 ARM_ARCH_MAJOR=7 ARM_CORTEX_A7=yes \
392 CROSS_COMPILE=arm-none-eabi- PLAT=warp7 ${TBB_OPTIONS} \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500393 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500394make AARCH32_SP=optee ARCH=aarch32 CROSS_COMPILE=arm-none-eabi- PLAT=picopi \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500395 $(common_flags) all
Ying-Chun Liu (PaulLiu)f6528982021-11-17 17:20:00 +0800396make PLAT=imx8mm $(common_flags) NEED_BL2=yes MEASURED_BOOT=1 \
laurenw-arm8531e702022-06-09 15:32:37 -0500397 MBOOT_EL_HASH_ALG=sha256 ${TBB_OPTIONS} all
Madhukar Pappireddyc3ec06b2022-05-18 11:15:16 -0500398make PLAT=imx8mn $(common_flags) SDEI_SUPPORT=1 all
Ying-Chun Liu (PaulLiu)413e6102021-09-14 00:22:08 +0800399make PLAT=imx8mp $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500400
Jacky Baib6cecc82021-06-07 09:49:46 +0800401# Due to the limited OCRAM space that can be used for TF-A, build test
402# will report failure caused by too small RAM size, so comment out the
403# build test for imx8mq in CI. It can also resolve the following ticket:
Zelalemc9531f82020-08-04 15:37:08 -0500404# https://developer.trustedfirmware.org/T626
Jacky Baib6cecc82021-06-07 09:49:46 +0800405#make PLAT=imx8mq $(common_flags release) all
Zelalemc9531f82020-08-04 15:37:08 -0500406
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500407make PLAT=imx8qm $(common_flags) all
408make PLAT=imx8qx $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500409
Olivier Deprezbac70192021-04-02 08:55:36 +0200410# Platforms for NXP Layerscape
Jiafei Pane48e56c2021-09-30 10:32:54 +0800411nxp_sb_flags="TRUSTED_BOARD_BOOT=1 CST_DIR=$(pwd) SPD=opteed"
412nxp_sb_fuse_flags="${nxp_sb_flags} FUSE_PROG=1"
413
414# Platform lx2
Olivier Deprezbac70192021-04-02 08:55:36 +0200415make PLAT=lx2160aqds $(common_flags) all
416make PLAT=lx2160ardb $(common_flags) all
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500417
418#CSF Based CoT:
Jiafei Pane48e56c2021-09-30 10:32:54 +0800419clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
420 $nxp_sb_fuse_flags DDR_PHY_BIN_PATH=$(pwd)
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500421
422#X509 Based CoT
Jiafei Pane48e56c2021-09-30 10:32:54 +0800423clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
424 $nxp_sb_flags GENERATE_COT=1 \
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500425 MBEDTLS_DIR=$(pwd)/mbedtls
426
427#BOOT_MODE=emmc and Stack protector
Jiafei Pane48e56c2021-09-30 10:32:54 +0800428clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=emmc \
429 $nxp_sb_fuse_flags ENABLE_STACK_PROTECTOR=strong
430
431# Platform ls1028ardb
432clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor
433clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc
434clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd
435
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800436# ls1028a Secure Boot
Jiafei Pane48e56c2021-09-30 10:32:54 +0800437clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor $nxp_sb_fuse_flags
438clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
439clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
Olivier Deprezbac70192021-04-02 08:55:36 +0200440
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800441# Platform ls1043ardb
442clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor
443clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand
444clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd
445
446# ls1043ardb Secure Boot
447clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
448clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
449clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
450
Jiafei Panbd0c22a2022-01-29 00:04:44 +0800451# ls1046ardb Secure Boot
452clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
453clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
454clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
455
456# ls1046afrwy Secure Boot
457clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
458clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
459
460# ls1046aqds Secure Boot
461clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
462clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
463clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
464clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
465
Jiafei Pan332cd792022-02-24 16:44:48 +0800466# ls1088ardb Secure Boot
467clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
468clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
469
470# ls1088aqds Secure Boot
471clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
472clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
473clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
474
Zelalemc9531f82020-08-04 15:37:08 -0500475# Platforms from Intel
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500476make PLAT=stratix10 $(common_flags) all
477make PLAT=agilex $(common_flags) all
Sieu Mun Tang03b57362022-03-05 01:54:59 +0800478make PLAT=n5x $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500479
480# Platforms from Broadcom
Madhukar Pappireddy97ad2582021-11-15 10:29:23 -0600481clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t \
482 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 DRIVER_I2C_ENABLE=1
483clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t-ns3 \
484 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 USE_USB=yes
Zelalemc9531f82020-08-04 15:37:08 -0500485
486# Platforms from Marvell
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500487make PLAT=a3700 $(common_flags) SCP_BL2=/dev/null CM3_SYSTEM_RESET=1 \
Manish Pandey9ef33c52022-10-25 16:41:49 +0100488 A3720_DB_PM_WAKEUP_SRC=1 HANDLE_EA_EL3_FIRST_NS=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500489
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600490# Source files from mv-ddr-marvell repository are necessary
491# to build below four platforms
Manish Pandey7c1e7452021-11-05 12:54:15 +0000492wget https://downloads.trustedfirmware.org/tf-a/mv-ddr-marvell/mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
493tar -xzf mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600494mv mv-ddr-marvell drivers/marvell/mv_ddr
Zelalemc9531f82020-08-04 15:37:08 -0500495
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600496# These platforms from Marvell have dependency on GCC-6.2.1 toolchain
Pali Rohár8f890402021-07-19 13:48:05 +0200497make PLAT=a80x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200498 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200499make PLAT=a80x0_mcbin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200500 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200501make PLAT=a70x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200502 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200503make PLAT=a70x0_amc DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200504 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Robert Markodf3319e2021-10-20 11:01:12 +0200505make PLAT=a70x0_mochabin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
506 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200507make PLAT=a80x0_puzzle DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200508 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200509make PLAT=t9130 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200510 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500511make PLAT=t9130_cex7_eval DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
512 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500513
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600514# Removing the source files
515rm -rf drivers/marvell/mv_ddr 2> /dev/null
Zelalemc9531f82020-08-04 15:37:08 -0500516
517# Platforms from Meson
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500518make PLAT=gxbb $(common_flags) all
519make PLAT=gxl $(common_flags) all
520make PLAT=g12a $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500521
522# Platforms from Renesas
523# Renesas R-Car D3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500524clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500525 BL33=Makefile LIFEC_DBSC_PROTECT_ENABLE=0 LSI=D3 \
526 MBEDTLS_DIR=$(pwd)/mbedtls PMIC_ROHM_BD9571=0 \
527 RCAR_AVS_SETTING_ENABLE=0 SPD=none RCAR_LOSSY_ENABLE=0 \
528 RCAR_SA0_SIZE=0 RCAR_SYSTEM_SUSPEND=0 TRUSTED_BOARD_BOOT=1
529
530# Renesas R-Car H3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500531clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500532 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3 \
533 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
534 RCAR_DRAM_SPLIT=1 RCAR_GEN3_ULCB=1 SPD=opteed \
535 TRUSTED_BOARD_BOOT=1
536
537# Renesas R-Car H3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500538clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500539 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3N \
540 SPD=opteed TRUSTED_BOARD_BOOT=1
541
542# Renesas R-Car M3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500543clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500544 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3 \
545 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
546 RCAR_DRAM_SPLIT=2 RCAR_GEN3_ULCB=1 SPD=opteed \
547 TRUSTED_BOARD_BOOT=1
548
549# Renesas R-Car M3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500550clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500551 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3N \
552 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
553 RCAR_GEN3_ULCB=1 SPD=opteed TRUSTED_BOARD_BOOT=1
554
555# Renesas R-Car E3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500556clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500557 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=E3 \
558 RCAR_AVS_SETTING_ENABLE=0 RCAR_DRAM_DDR3L_MEMCONF=0 \
559 RCAR_SA0_SIZE=0 SPD=opteed TRUSTED_BOARD_BOOT=1
560
561# Renesas R-Car V3M Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500562clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500563 MBEDTLS_DIR=$(pwd)/mbedtls BL33=Makefile LSI=V3M MACHINE=eagle \
564 PMIC_ROHM_BD9571=0 RCAR_DRAM_SPLIT=0 RCAR_SYSTEM_SUSPEND=0 \
565 AVS_SETTING_ENABLE=0 SPD=none TRUSTED_BOARD_BOOT=1
566
Zelalemf4299672021-01-29 12:52:59 -0600567# Renesas HiHope RZ/G2M development kit
568clean_build PLAT=rzg $(common_flags) \
569 MBEDTLS_DIR=$(pwd)/mbedtls LSI=G2M \
570 RCAR_DRAM_SPLIT=2 RCAR_LOSSY_ENABLE=1 SPD=none
571
Zelalemc9531f82020-08-04 15:37:08 -0500572# Platforms from ST
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100573stm32mp1_common_flags="$(common_flags) \
574 ARCH=aarch32 \
575 ARM_ARCH_MAJOR=7 \
576 CROSS_COMPILE=arm-none-eabi- \
577 ENABLE_STACK_PROTECTOR=strong \
578 PLAT=stm32mp1"
579
Yann Gautiera69cf792021-09-01 11:19:01 +0200580# STM32MP1 SDMMC boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000581make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200582 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100583 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200584
585# STM32MP1 eMMC boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000586make ${stm32mp1_common_flags} STM32MP_EMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200587 BUILD_PLAT=build/stm32mp1-emmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100588 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200589
590# STM32MP1 Raw NAND boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000591make ${stm32mp1_common_flags} STM32MP_RAW_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200592 BUILD_PLAT=build/stm32mp1-nand/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100593 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200594
595# STM32MP1 SPI NAND boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000596make ${stm32mp1_common_flags} STM32MP_SPI_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200597 BUILD_PLAT=build/stm32mp1-snand/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100598 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200599
600# STM32MP1 SPI NOR boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000601make ${stm32mp1_common_flags} STM32MP_SPI_NOR=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200602 BUILD_PLAT=build/stm32mp1-snor/debug \
Govindraj Raja95f855c2023-03-01 13:11:42 +0000603 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200604
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100605# STM32MP1 UART boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000606make ${stm32mp1_common_flags} STM32MP_UART_PROGRAMMER=1 \
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100607 BUILD_PLAT=build/stm32mp1-uart/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100608 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100609
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200610# STM32MP1 USB boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000611make ${stm32mp1_common_flags} STM32MP_USB_PROGRAMMER=1 \
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200612 BUILD_PLAT=build/stm32mp1-usb/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100613 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200614
Lionel Debieve8f464c02022-10-13 09:25:45 +0200615# STM32MP1 TBBR
Govindraj Raja95f855c2023-03-01 13:11:42 +0000616make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautier741e8492022-11-14 19:04:27 +0100617 BUILD_PLAT=build/stm32mp1-sdmmc-tbbr/debug \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200618 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100619 AARCH32_SP=sp_min bl2 bl32
Lionel Debieve8f464c02022-10-13 09:25:45 +0200620
Govindraj Raja95f855c2023-03-01 13:11:42 +0000621stm32mp13_common_flags="${stm32mp1_common_flags} \
622 AARCH32_SP=optee \
623 STM32MP13=1"
624
Yann Gautier773c5502022-03-10 17:24:47 +0100625# STM32MP13 SDMMC boot
Govindraj Raja95f855c2023-03-01 13:11:42 +0000626make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100627 BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2
Yann Gautier773c5502022-03-10 17:24:47 +0100628
Lionel Debieve8f464c02022-10-13 09:25:45 +0200629# STM32MP13 TBBR
Govindraj Raja95f855c2023-03-01 13:11:42 +0000630make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200631 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100632 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr/debug bl2
Lionel Debieve8f464c02022-10-13 09:25:45 +0200633
Yann Gautiera66e5012022-12-13 13:52:35 +0100634# STM32MP13 TBBR DECRYPTION AES GCM
Govindraj Raja95f855c2023-03-01 13:11:42 +0000635make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera66e5012022-12-13 13:52:35 +0100636 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
637 DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL32=1 \
638 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr-dec/debug bl2
639
Zelalemc9531f82020-08-04 15:37:08 -0500640# Platforms from TI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500641make PLAT=k3 $(common_flags) all
Hari Nagalladadd89f2022-08-30 12:10:00 -0500642make PLAT=k3 TARGET_BOARD=j784s4 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500643
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500644clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS}
Zelalemc9531f82020-08-04 15:37:08 -0500645# Use GICV3 driver
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500646clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
Zelalemc9531f82020-08-04 15:37:08 -0500647 ENABLE_STACK_PROTECTOR=strong
648# Use encrypted FIP feature.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500649clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500650 BL32_RAM_LOCATION=tdram DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL31=1 \
651 ENCRYPT_BL32=1 FW_ENC_STATUS=0 SPD=opteed
Jens Wiklander1a9c2be2021-11-26 09:56:55 +0100652# QEMU with SPMD support
653clean_build PLAT=qemu $(common_flags) BL32=Makefile \
654 BL32_RAM_LOCATION=tdram ARM_BL31_IN_DRAM=1 \
655 SPD=spmd CTX_INCLUDE_EL2_REGS=0 SPMD_SPM_AT_SEL2=0 SPMC_OPTEE=1
Ruchika Gupta86e7f682022-04-12 10:25:46 +0530656# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500657clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1
Zelalemc9531f82020-08-04 15:37:08 -0500658
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500659clean_build PLAT=qemu_sbsa $(common_flags)
Fathi Boudra422bf772019-12-02 11:10:16 +0200660
Zelalemd86e8762020-08-21 18:24:28 -0500661# QEMU with SPM support
662clean_build PLAT=qemu_sbsa $(common_flags) BL32=Makefile SPM_MM=1 \
Paul Sokolovskycf9fe862023-01-02 16:22:21 +0300663 EL3_EXCEPTION_HANDLING=1 ENABLE_SME_FOR_NS=0 ENABLE_SVE_FOR_NS=0
Zelalemd86e8762020-08-21 18:24:28 -0500664
Fathi Boudra422bf772019-12-02 11:10:16 +0200665# For hikey enable PMF to include all files in the platform port
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500666make PLAT=hikey $(common_flags) ${TBB_OPTIONS} ENABLE_PMF=1 all
667make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} all
Lukas Haneld0752392022-10-13 11:13:19 +0200668make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} SPD=spmd SPMC_AT_EL3=1 \
669 SPMD_SPM_AT_SEL2=0 BL32=optee PLAT_SP_MANIFEST_DTS=foo NEED_FDT=no all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500670make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200671
Zelalemc9531f82020-08-04 15:37:08 -0500672# Platforms from Socionext
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500673clean_build PLAT=uniphier $(common_flags) ${TBB_OPTIONS} SPD=tspd
674clean_build PLAT=uniphier $(common_flags) FIP_GZIP=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200675
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500676clean_build PLAT=synquacer $(common_flags) SPM_MM=1 \
Jassi Brar86080922022-06-27 14:16:34 -0500677 RESET_TO_BL31=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 \
678 PRELOADED_BL33_BASE=0x0
Zelalemc9531f82020-08-04 15:37:08 -0500679
680# Support for SCP Message Interface protocol with platform specific drivers
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500681clean_build PLAT=synquacer $(common_flags) \
Jassi Brar86080922022-06-27 14:16:34 -0500682 RESET_TO_BL31=1 PRELOADED_BL33_BASE=0x0 SQ_USE_SCMI_DRIVER=1
Zelalemc9531f82020-08-04 15:37:08 -0500683
Jassi Brarb8c7ca02022-06-27 14:22:10 -0500684# Support for BL2 and TBBR
685clean_build PLAT=synquacer $(common_flags) \
686 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
687 SQ_USE_SCMI_DRIVER=1 SPD=opteed all
688
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500689make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200690
Zelalemc9531f82020-08-04 15:37:08 -0500691# Raspberry Pi Platforms
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500692make PLAT=rpi3 $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500693 ENABLE_STACK_PROTECTOR=strong PRELOADED_BL33_BASE=0xDEADBEEF all
Andre Przywarae917ec82021-09-03 15:01:30 +0100694clean_build PLAT=rpi4 $(common_flags) SMC_PCI_SUPPORT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200695
Zelalemc9531f82020-08-04 15:37:08 -0500696# A113D (AXG) platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500697clean_build PLAT=axg $(common_flags) SPD=opteed
698clean_build PLAT=axg $(common_flags) AML_USE_ATOS=1
Zelalemc9531f82020-08-04 15:37:08 -0500699
Stephan Gerhold141a7662021-12-07 20:42:14 +0100700# QTI MSM8916 platform
701clean_build PLAT=msm8916 $(common_flags)
702
Fathi Boudra422bf772019-12-02 11:10:16 +0200703cd ..