Leonardo Sandoval | c4dfbb0 | 2020-08-17 10:21:44 -0500 | [diff] [blame] | 1 | #!/usr/bin/env bash |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 2 | # |
Rohit Mathew | 17675f2 | 2024-02-14 22:41:37 +0000 | [diff] [blame] | 3 | # Copyright (c) 2019-2024, Arm Limited and Contributors. All rights reserved. |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 4 | # |
| 5 | # SPDX-License-Identifier: BSD-3-Clause |
| 6 | # |
| 7 | |
| 8 | # |
| 9 | # This script builds the TF in different configs. |
| 10 | # Rather than telling cov-build to build TF using a simple 'make all' command, |
| 11 | # the goal here is to combine several build flags to analyse more of our source |
| 12 | # code in a single 'build'. The Coverity Scan service does not have the notion |
| 13 | # of separate types of build - there is just one linear sequence of builds in |
| 14 | # the project history. |
| 15 | # |
| 16 | |
Harrison Mutai | ee958c1 | 2023-09-06 12:16:21 +0100 | [diff] [blame] | 17 | set -E |
Harrison Mutai | 3f48313 | 2024-05-09 09:48:58 +0000 | [diff] [blame] | 18 | error() { |
| 19 | rc=$?; |
| 20 | error_count=$((error_count+1)); |
| 21 | echo "ERROR: signal $rc at ${1} ${2} (error_count = $error_count)" |
| 22 | } |
| 23 | trap 'error "${BASH_SOURCE}" "${LINENO}"' ERR INT |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 24 | |
| 25 | TF_SOURCES=$1 |
| 26 | if [ ! -d "$TF_SOURCES" ]; then |
| 27 | echo "ERROR: '$TF_SOURCES' does not exist or is not a directory" |
| 28 | echo "Usage: $(basename "$0") <trusted-firmware-directory>" |
| 29 | exit 1 |
| 30 | fi |
| 31 | |
Leonardo Sandoval | c4dfbb0 | 2020-08-17 10:21:44 -0500 | [diff] [blame] | 32 | containing_dir="$(readlink -f "$(dirname "$0")/")" |
| 33 | . $containing_dir/common-def.sh |
| 34 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 35 | # Get mbed TLS library code to build Trusted Firmware with Trusted Board Boot |
| 36 | # support. The version of mbed TLS to use here must be the same as when |
| 37 | # building TF in the usual context. |
Leonardo Sandoval | c4dfbb0 | 2020-08-17 10:21:44 -0500 | [diff] [blame] | 38 | if [ ! -d "$MBED_TLS_DIR" ]; then |
| 39 | git clone -q --depth 1 -b "$MBED_TLS_SOURCES_TAG" "$MBED_TLS_URL_REPO" "$MBED_TLS_DIR" |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 40 | fi |
Leonardo Sandoval | c4dfbb0 | 2020-08-17 10:21:44 -0500 | [diff] [blame] | 41 | |
David Vincze | 82db693 | 2024-02-21 12:05:50 +0100 | [diff] [blame] | 42 | if [ ! -d "$QCBOR_LIB_DIR" ]; then |
| 43 | git clone "$QCBOR_URL_REPO" "$QCBOR_LIB_DIR" |
| 44 | cd "$QCBOR_LIB_DIR" |
| 45 | git checkout v1.2 |
| 46 | fi |
| 47 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 48 | cd "$TF_SOURCES" |
| 49 | |
| 50 | # Clean TF source dir to make sure we don't analyse temporary files. |
| 51 | make distclean |
| 52 | |
| 53 | # |
| 54 | # Build TF in different configurations to get as much coverage as possible |
| 55 | # |
| 56 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 57 | # |
| 58 | # FVP platform |
| 59 | # We'll use the following flags for all FVP builds. |
| 60 | # |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 61 | fvp_common_flags="$(common_flags) PLAT=fvp" |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 62 | |
| 63 | # Try all possible SPDs. |
Chris Kay | ab29d43 | 2023-08-10 13:06:18 +0000 | [diff] [blame] | 64 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram \ |
| 65 | SPD=tspd FVP_TRUSTED_SRAM_SIZE=384 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 66 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd TSP_INIT_ASYNC=1 \ |
Sona Mathew | 40e5be9 | 2023-08-10 16:31:45 -0500 | [diff] [blame] | 67 | TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384 |
Manish V Badarkhe | 48ed0bf | 2023-06-28 09:33:16 +0100 | [diff] [blame] | 68 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed FVP_TRUSTED_SRAM_SIZE=384 |
Elizabeth Ho | 1a04df1 | 2023-07-27 16:06:24 +0100 | [diff] [blame] | 69 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tlkd FVP_TRUSTED_SRAM_SIZE=384 |
Manish V Badarkhe | e7528ff | 2023-07-01 10:20:05 +0100 | [diff] [blame] | 70 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=pncd SPD_PNCD_NS_IRQ=126 \ |
| 71 | SPD_PNCD_S_IRQ=15 FVP_TRUSTED_SRAM_SIZE=384 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 72 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 73 | # Dualroot chain of trust. |
Harrison Mutai | 0dd5f53 | 2024-03-15 13:42:40 +0000 | [diff] [blame] | 74 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd COT=dualroot \ |
| 75 | FVP_TRUSTED_SRAM_SIZE=384 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 76 | |
laurenw-arm | f48e9d2 | 2022-04-22 11:30:13 -0500 | [diff] [blame] | 77 | # FEAT_RME with CCA chain of trust. |
Manish V Badarkhe | 5304aaf | 2023-08-18 14:38:20 +0100 | [diff] [blame] | 78 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} USE_ROMLIB=1 \ |
Manish V Badarkhe | d5e9c75 | 2023-11-07 17:57:36 +0000 | [diff] [blame] | 79 | ENABLE_RME=1 MEASURED_BOOT=1 |
laurenw-arm | f48e9d2 | 2022-04-22 11:30:13 -0500 | [diff] [blame] | 80 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 81 | clean_build $fvp_common_flags SPD=trusty |
| 82 | clean_build $fvp_common_flags SPD=trusty TRUSTY_SPD_WITH_GENERIC_SERVICES=1 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 83 | |
Sona Mathew | ff9c2a7 | 2023-05-10 21:18:01 -0500 | [diff] [blame] | 84 | # ERRATA ABI |
| 85 | clean_build $fvp_common_flags ERRATA_ABI_SUPPORT=1 |
| 86 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 87 | # SDEI |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 88 | clean_build $fvp_common_flags SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 89 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 90 | # SDEI with fconf |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 91 | clean_build $fvp_common_flags SDEI_IN_FCONF=1 SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 92 | |
Zelalem | 4f3633e | 2021-06-18 11:53:47 -0500 | [diff] [blame] | 93 | # PCI Service |
| 94 | clean_build $fvp_common_flags SMC_PCI_SUPPORT=1 |
| 95 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 96 | # Secure interrupt descriptors with fconf |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 97 | clean_build $fvp_common_flags SEC_INT_DESC_IN_FCONF=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 98 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 99 | # Without coherent memory |
Sona Mathew | a06f62d | 2023-08-24 16:34:13 -0500 | [diff] [blame] | 100 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \ |
| 101 | USE_COHERENT_MEM=0 FVP_TRUSTED_SRAM_SIZE=384 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 102 | |
| 103 | # Using PSCI extended State ID format rather than the original format |
Sona Mathew | a06f62d | 2023-08-24 16:34:13 -0500 | [diff] [blame] | 104 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \ |
| 105 | PSCI_EXTENDED_STATE_ID=1 ARM_RECOM_STATE_ID_ENC=1 FVP_TRUSTED_SRAM_SIZE=384 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 106 | |
| 107 | # Alternative boot flows (This changes some of the platform initialisation code) |
Elizabeth Ho | 4cdb2f4 | 2023-07-11 12:27:14 +0100 | [diff] [blame] | 108 | clean_build $fvp_common_flags EL3_PAYLOAD_BASE=0x80000000 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 109 | clean_build $fvp_common_flags PRELOADED_BL33_BASE=0x80000000 |
| 110 | |
| 111 | # Using the SP804 timer instead of the Generic Timer |
| 112 | clean_build $fvp_common_flags FVP_USE_SP804_TIMER=1 |
| 113 | |
| 114 | # Using the CCN driver and multi cluster topology |
| 115 | clean_build $fvp_common_flags FVP_CLUSTER_COUNT=4 |
| 116 | |
| 117 | # PMF |
| 118 | clean_build $fvp_common_flags ENABLE_PMF=1 |
| 119 | |
| 120 | # stack protector |
| 121 | clean_build $fvp_common_flags ENABLE_STACK_PROTECTOR=strong |
| 122 | |
| 123 | # AArch32 build |
Leonardo Sandoval | 1c24ae5 | 2020-07-08 11:47:23 -0500 | [diff] [blame] | 124 | clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \ |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 125 | ARCH=aarch32 AARCH32_SP=sp_min \ |
| 126 | RESET_TO_SP_MIN=1 PRELOADED_BL33_BASE=0x80000000 |
Leonardo Sandoval | 1c24ae5 | 2020-07-08 11:47:23 -0500 | [diff] [blame] | 127 | clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \ |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 128 | ARCH=aarch32 AARCH32_SP=sp_min |
| 129 | |
| 130 | # Xlat tables lib version 1 (AArch64 and AArch32) |
| 131 | clean_build $fvp_common_flags ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0 |
Leonardo Sandoval | 1c24ae5 | 2020-07-08 11:47:23 -0500 | [diff] [blame] | 132 | clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \ |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 133 | ARCH=aarch32 AARCH32_SP=sp_min ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0 |
| 134 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 135 | # SPM support based on Management Mode Interface Specification |
Manish Pandey | aa9a03b | 2021-11-17 10:03:17 +0000 | [diff] [blame] | 136 | clean_build $fvp_common_flags SPM_MM=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 137 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 138 | # SPM support with TOS(optee) as SPM sitting at S-EL1 |
| 139 | clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0 |
| 140 | |
Shruti Gupta | 8cc89b9 | 2022-08-09 12:23:46 +0100 | [diff] [blame] | 141 | # SPM support with SPM at EL3 and TSP at S-EL1 |
| 142 | clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 CTX_INCLUDE_EL2_REGS=0 EL3_EXCEPTION_HANDLING=0 \ |
| 143 | SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1 \ |
| 144 | ARM_SPMC_MANIFEST_DTS=plat/arm/board/fvp/fdts/fvp_tsp_sp_manifest.dts |
| 145 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 146 | # SPM support with Secure hafnium as SPM sitting at S-EL2 |
| 147 | # SP_LAYOUT_FILE is used only during FIP creation but build won't progress |
| 148 | # if we have NULL value to it, so passing a dummy string. |
| 149 | clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \ |
Max Shvetsov | 44d2a70 | 2021-02-18 16:41:45 +0000 | [diff] [blame] | 150 | CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 151 | |
J-Alves | 85ba07b | 2023-07-12 14:37:45 +0100 | [diff] [blame] | 152 | # SPM support with logical partitions in the SPMD. |
| 153 | clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \ |
| 154 | CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy ENABLE_SPMD_LP=1 |
| 155 | |
Marc Bonnici | 502fdaa | 2022-01-10 12:38:23 +0000 | [diff] [blame] | 156 | # SPM support with SPM sitting at EL3 |
| 157 | clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1 |
| 158 | |
Harrison Mutai | b352c0e | 2023-08-11 18:27:57 +0100 | [diff] [blame] | 159 | # Firmware Handoff framework support |
| 160 | clean_build $fvp_common_flags TRANSFER_LIST=1 |
| 161 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 162 | #BL2 at EL3 support |
Harrison Mutai | c3c8cfc | 2023-09-05 12:03:03 +0100 | [diff] [blame] | 163 | clean_build $fvp_common_flags RESET_TO_BL2=1 FVP_TRUSTED_SRAM_SIZE=384 |
Leonardo Sandoval | 1c24ae5 | 2020-07-08 11:47:23 -0500 | [diff] [blame] | 164 | clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \ |
Maksims Svecovs | 7a0da52 | 2023-03-06 16:28:27 +0000 | [diff] [blame] | 165 | ARCH=aarch32 AARCH32_SP=sp_min RESET_TO_BL2=1 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 166 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 167 | # RAS Extension Support |
Manish Pandey | c1fa25b | 2023-02-16 17:35:36 +0000 | [diff] [blame] | 168 | clean_build $fvp_common_flags EL3_EXCEPTION_HANDLING=1 ENABLE_FEAT_RAS=1 \ |
Manish Pandey | f381680 | 2023-10-11 17:13:58 +0100 | [diff] [blame] | 169 | FAULT_INJECTION_SUPPORT=1 HANDLE_EA_EL3_FIRST_NS=1 \ |
Manish Pandey | 010e9b4 | 2023-04-24 15:49:27 +0100 | [diff] [blame] | 170 | SDEI_SUPPORT=1 PLATFORM_TEST_RAS_FFH=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 171 | |
Manish Pandey | fd4c6b7 | 2023-04-24 10:29:52 +0100 | [diff] [blame] | 172 | # EA handled in EL3 first |
| 173 | clean_build $fvp_common_flags HANDLE_EA_EL3_FIRST_NS=1 PLATFORM_TEST_EA_FFH=1 |
| 174 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 175 | # Hardware Assisted Coherency(DynamIQ) |
| 176 | clean_build $fvp_common_flags FVP_CLUSTER_COUNT=1 FVP_MAX_CPUS_PER_CLUSTER=8 \ |
| 177 | HW_ASSISTED_COHERENCY=1 USE_COHERENT_MEM=0 |
| 178 | |
| 179 | # Pointer Authentication Support |
| 180 | clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 \ |
Sona Mathew | a06f62d | 2023-08-24 16:34:13 -0500 | [diff] [blame] | 181 | ARM_ARCH_MINOR=5 EL3_EXCEPTION_HANDLING=1 BRANCH_PROTECTION=1 SDEI_SUPPORT=1 SPD=tspd \ |
Sona Mathew | 08c1796 | 2023-08-28 09:36:17 -0500 | [diff] [blame] | 182 | TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 183 | |
| 184 | # Undefined Behaviour Sanitizer |
| 185 | # Building with UBSAN SANITIZE_UB=on increases the executable size. |
| 186 | # Hence it is only properly supported in bl31 with RESET_TO_BL31 enabled |
| 187 | make $fvp_common_flags clean |
Manish V Badarkhe | 4e79cab | 2023-09-07 10:07:58 +0100 | [diff] [blame] | 188 | make $fvp_common_flags SANITIZE_UB=on RESET_TO_BL31=1 FVP_TRUSTED_SRAM_SIZE=384 bl31 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 189 | |
| 190 | # debugfs feature |
| 191 | clean_build $fvp_common_flags DEBUG=1 USE_DEBUGFS=1 |
| 192 | |
| 193 | # MPAM feature |
Arvind Ram Prakash | bd4e43a | 2023-10-02 11:12:34 -0500 | [diff] [blame] | 194 | clean_build $fvp_common_flags ENABLE_FEAT_MPAM=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 195 | |
| 196 | # Using GICv3.1 driver with extended PPI and SPI range |
| 197 | clean_build $fvp_common_flags GIC_EXT_INTID=1 |
| 198 | |
| 199 | # Using GICv4 features with extended PPI and SPI range |
| 200 | clean_build $fvp_common_flags GIC_ENABLE_V4_EXTN=1 GIC_EXT_INTID=1 |
| 201 | |
Alexei Fedorov | 20fdf50 | 2020-07-27 17:36:38 +0100 | [diff] [blame] | 202 | # Measured Boot |
laurenw-arm | 8531e70 | 2022-06-09 15:32:37 -0500 | [diff] [blame] | 203 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1 USE_ROMLIB=1 |
Alexei Fedorov | 20fdf50 | 2020-07-27 17:36:38 +0100 | [diff] [blame] | 204 | |
Manish V Badarkhe | f43e3f5 | 2022-06-21 20:37:25 +0100 | [diff] [blame] | 205 | # DRTM |
| 206 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} TPM_HASH_ALG=sha256 DRTM_SUPPORT=1 USE_ROMLIB=1 |
| 207 | |
Manish V Badarkhe | 447e31a | 2020-09-03 07:57:17 +0100 | [diff] [blame] | 208 | # CoT descriptors in device tree |
laurenw-arm | 23b7759 | 2024-06-07 15:54:30 -0500 | [diff] [blame] | 209 | # TBBR chain of trust |
Manish V Badarkhe | 81102d1 | 2020-10-05 08:02:30 +0100 | [diff] [blame] | 210 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 USE_ROMLIB=1 |
laurenw-arm | 23b7759 | 2024-06-07 15:54:30 -0500 | [diff] [blame] | 211 | # Dualroot chain of trust |
| 212 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=dualroot FVP_TRUSTED_SRAM_SIZE=384 SPD=tspd |
| 213 | # CCA chain of trust |
| 214 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=cca FVP_TRUSTED_SRAM_SIZE=384 |
Manish V Badarkhe | 447e31a | 2020-09-03 07:57:17 +0100 | [diff] [blame] | 215 | |
Chris Kay | f4789fe | 2023-06-12 15:52:28 +0100 | [diff] [blame] | 216 | # PSA FWU support |
| 217 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_GPT_SUPPORT=1 PSA_FWU_SUPPORT=1 USE_ROMLIB=1 FVP_TRUSTED_SRAM_SIZE=384 |
Manish V Badarkhe | 107c8e3 | 2021-08-02 19:49:32 +0100 | [diff] [blame] | 218 | |
Manish V Badarkhe | 92616ae | 2023-09-18 10:06:00 +0100 | [diff] [blame] | 219 | # PSA Crypto support |
| 220 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} PSA_CRYPTO=1 FVP_TRUSTED_SRAM_SIZE=384 |
| 221 | |
johpow01 | 153c8b2 | 2021-11-03 14:38:36 -0500 | [diff] [blame] | 222 | # SME and HCX features |
| 223 | clean_build $fvp_common_flags ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1 |
| 224 | |
Jayanth Dodderi Chidanand | 41edd01 | 2023-01-12 14:50:34 +0000 | [diff] [blame] | 225 | # SME2 |
| 226 | clean_build $fvp_common_flags ENABLE_SME2_FOR_NS=1 ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1 |
| 227 | |
Jayanth Dodderi Chidanand | 84da196 | 2022-04-11 11:38:44 +0100 | [diff] [blame] | 228 | # Architectural Feature Detection mechanism |
| 229 | clean_build $fvp_common_flags FEATURE_DETECTION=1 |
| 230 | |
Manish Pandey | e3561fd | 2023-01-05 10:46:25 +0000 | [diff] [blame] | 231 | # RNG trap feature |
| 232 | clean_build $fvp_common_flags ENABLE_FEAT_RNG=1 ENABLE_FEAT_RNG_TRAP=1 |
| 233 | |
Yi Chou | a765ae4 | 2023-05-26 15:51:02 +0800 | [diff] [blame] | 234 | # OPTEE_ALLOW_SMC_LOAD and CROS_WIDEVINE_SMC features |
| 235 | clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed OPTEE_ALLOW_SMC_LOAD=1 CROS_WIDEVINE_SMC=1 PLAT_XLAT_TABLES_DYNAMIC=1 FVP_TRUSTED_SRAM_SIZE=384 |
Jeffrey Kardatzke | 09e18e2 | 2023-01-25 12:24:13 -0800 | [diff] [blame] | 236 | |
Jayanth Dodderi Chidanand | 508936d | 2023-12-22 14:33:38 +0000 | [diff] [blame] | 237 | # Report Context_Memory |
| 238 | clean_build $fvp_common_flags PLATFORM_REPORT_CTX_MEM_USE=1 |
| 239 | |
Govindraj Raja | ef67db8 | 2024-05-02 09:57:13 -0500 | [diff] [blame] | 240 | # Build newer CPU's with no model available yet. |
| 241 | clean_build $fvp_common_flags CTX_INCLUDE_AARCH32_REGS=0 HW_ASSISTED_COHERENCY=1 \ |
| 242 | USE_COHERENT_MEM=0 BUILD_CPUS_WITH_NO_FVP_MODEL=1 FVP_TRUSTED_SRAM_SIZE=384 |
| 243 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 244 | # |
| 245 | # Juno platform |
| 246 | # We'll use the following flags for all Juno builds. |
| 247 | # |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 248 | juno_common_flags="$(common_flags) PLAT=juno" |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 249 | clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS} |
Elizabeth Ho | 4cdb2f4 | 2023-07-11 12:27:14 +0100 | [diff] [blame] | 250 | clean_build $juno_common_flags EL3_PAYLOAD_BASE=0x80000000 |
Manish V Badarkhe | 0562644 | 2023-09-12 09:54:50 +0100 | [diff] [blame] | 251 | clean_build $juno_common_flags ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1 |
Harrison Mutai | d8aff2a | 2024-05-08 10:40:21 +0000 | [diff] [blame] | 252 | # FIXME: temporarily disable debug builds for this configuration until BL2 size |
| 253 | # issues are resolved. |
Harrison Mutai | c70ba54 | 2024-05-09 13:17:12 +0000 | [diff] [blame] | 254 | clean_build "$(common_flags release) PLAT=juno" ${ARM_TBB_OPTIONS} \ |
Harrison Mutai | d8aff2a | 2024-05-08 10:40:21 +0000 | [diff] [blame] | 255 | ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1 ETHOSN_NPU_TZMP1=1 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 256 | clean_build $juno_common_flags CSS_USE_SCMI_SDS_DRIVER=0 |
Leonardo Sandoval | eb1d3ce | 2020-08-06 16:04:29 -0500 | [diff] [blame] | 257 | |
Jayanth Dodderi Chidanand | 055394a | 2022-10-19 09:20:20 +0100 | [diff] [blame] | 258 | # TRNG Service |
| 259 | clean_build $juno_common_flags TRNG_SUPPORT=1 |
| 260 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 261 | # |
Aditya Angadi | 634d61f | 2021-01-04 09:30:20 +0530 | [diff] [blame] | 262 | # Reference Design platform RD-V1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 263 | # |
Aditya Angadi | 634d61f | 2021-01-04 09:30:20 +0530 | [diff] [blame] | 264 | make $(common_flags) PLAT=rdv1 ${ARM_TBB_OPTIONS} all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 265 | |
| 266 | # |
Aditya Angadi | 61c5476 | 2021-01-04 09:30:52 +0530 | [diff] [blame] | 267 | # Reference Design platform RD-V1-MC |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 268 | # |
Rohit Mathew | 17675f2 | 2024-02-14 22:41:37 +0000 | [diff] [blame] | 269 | make $(common_flags) PLAT=rdv1mc ${ARM_TBB_OPTIONS} NRD_CHIP_COUNT=4 all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 270 | |
| 271 | # |
Vijayenthiran Subramaniam | a66de33 | 2020-11-23 14:20:14 +0530 | [diff] [blame] | 272 | # Reference Design Platform RD-N2 |
| 273 | # |
| 274 | make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} all |
Omkar Anand Kulkarni | f6e268e | 2023-06-21 20:32:22 +0530 | [diff] [blame] | 275 | # RAS Extension Support |
| 276 | make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} ENABLE_FEAT_RAS=1 \ |
Manish Pandey | f381680 | 2023-10-11 17:13:58 +0100 | [diff] [blame] | 277 | HANDLE_EA_EL3_FIRST_NS=1 SDEI_SUPPORT=1 SPM_MM=1 all |
| 278 | |
Nishant Sharma | bd7092e | 2023-10-11 09:17:13 +0100 | [diff] [blame] | 279 | # SPMC At EL3 Support |
| 280 | make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} SPMC_AT_EL3=1 SPD=spmd \ |
| 281 | SPMD_SPM_AT_SEL2=0 BL32=1 SPMC_AT_EL3_SEL0_SP=1 EL3_EXCEPTION_HANDLING=1 \ |
| 282 | PLAT_RO_XLAT_TABLES=1 all |
Vijayenthiran Subramaniam | a66de33 | 2020-11-23 14:20:14 +0530 | [diff] [blame] | 283 | |
| 284 | # |
Nuno Lopes | d791e27 | 2024-04-25 14:46:49 +0100 | [diff] [blame] | 285 | # Reference Design Platform RD-Fremont |
| 286 | # |
| 287 | make $(common_flags) PLAT=rdfremont ${ARM_TBB_OPTIONS} COT=cca DEBUG=1 \ |
| 288 | ENABLE_RME=1 MEASURED_BOOT=1 PLAT_MHU_VERSION=3 RMM=/dev/null \ |
| 289 | RME_GPT_BITLOCK_BLOCK=0 all |
| 290 | |
| 291 | # |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 292 | # Neoverse N1 SDP platform |
| 293 | # |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 294 | make $(common_flags) PLAT=n1sdp ${ARM_TBB_OPTIONS} all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 295 | |
| 296 | # |
| 297 | # FVP VE platform |
| 298 | # |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 299 | make $(common_flags) PLAT=fvp_ve AARCH32_SP=sp_min ARCH=aarch32 \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 300 | CROSS_COMPILE=arm-none-eabi- ARM_ARCH_MAJOR=7 \ |
| 301 | ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \ |
| 302 | FVP_HW_CONFIG_DTS=fdts/fvp-ve-Cortex-A5x1.dts all |
| 303 | |
| 304 | # |
| 305 | # A5 DesignStart Platform |
| 306 | # |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 307 | make $(common_flags) PLAT=a5ds AARCH32_SP=sp_min ARCH=aarch32 \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 308 | ARM_ARCH_MAJOR=7 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \ |
| 309 | CROSS_COMPILE=arm-none-eabi- FVP_HW_CONFIG_DTS=fdts/a5ds.dts |
| 310 | |
| 311 | # |
| 312 | # Corstone700 Platform |
| 313 | # |
| 314 | |
| 315 | corstone700_common_flags="CROSS_COMPILE=arm-none-eabi- \ |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 316 | $(common_flags) \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 317 | PLAT=corstone700 \ |
| 318 | ARCH=aarch32 \ |
| 319 | RESET_TO_SP_MIN=1 \ |
| 320 | AARCH32_SP=sp_min \ |
| 321 | ARM_LINUX_KERNEL_AS_BL33=0 \ |
| 322 | ARM_PRELOADED_DTB_BASE=0x80400000 \ |
| 323 | ENABLE_PIE=1 \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 324 | ENABLE_STACK_PROTECTOR=all \ |
| 325 | all" |
| 326 | |
| 327 | echo "Info: Building Corstone700 FVP ..." |
| 328 | |
| 329 | make TARGET_PLATFORM=fvp ${corstone700_common_flags} |
| 330 | |
| 331 | echo "Info: Building Corstone700 FPGA ..." |
| 332 | |
| 333 | make TARGET_PLATFORM=fpga ${corstone700_common_flags} |
| 334 | |
| 335 | # |
| 336 | # Arm internal FPGA port |
| 337 | # |
Andre Przywara | 13361b6 | 2022-04-26 11:16:55 +0100 | [diff] [blame] | 338 | make PLAT=arm_fpga $(common_flags release) \ |
| 339 | FPGA_PRELOADED_DTB_BASE=0x88000000 PRELOADED_BL33_BASE=0x82080000 all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 340 | |
| 341 | # |
Usama Arif | cba711d | 2021-08-04 15:53:42 +0100 | [diff] [blame] | 342 | # Total Compute platforms |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 343 | # |
Joel Goddard | 571a93c | 2024-02-29 15:31:48 +0000 | [diff] [blame] | 344 | clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \ |
| 345 | PLAT_MHU_VERSION=3 |
David Vincze | 82db693 | 2024-02-21 12:05:50 +0100 | [diff] [blame] | 346 | clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \ |
| 347 | DICE_PROTECTION_ENVIRONMENT=1 QCBOR_DIR=$(pwd)/qcbor |
David Vincze | d8ed562 | 2024-02-23 17:00:12 +0100 | [diff] [blame] | 348 | clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-rotpk |
| 349 | clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-nv-counters |
Manish V Badarkhe | 58a88f0 | 2023-11-06 21:42:11 +0000 | [diff] [blame] | 350 | clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} PLATFORM_TEST=tfm-testsuite \ |
Manish V Badarkhe | 8f3a3fa | 2024-03-13 11:37:46 +0000 | [diff] [blame] | 351 | MEASURED_BOOT=1 TF_M_TESTS_PATH=$(pwd)/../tf-m-tests TF_M_EXTRAS_PATH=$(pwd)/../tf-m-extras |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 352 | |
Chandni Cherukuri | fb803e1 | 2020-10-01 17:49:08 +0530 | [diff] [blame] | 353 | # |
| 354 | # Morello platform |
| 355 | # |
Chandni Cherukuri | cbd4596 | 2021-12-12 13:37:33 +0530 | [diff] [blame] | 356 | clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=fvp ${ARM_TBB_OPTIONS} |
| 357 | clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=soc ${ARM_TBB_OPTIONS} |
Chandni Cherukuri | fb803e1 | 2020-10-01 17:49:08 +0530 | [diff] [blame] | 358 | |
Abdellatif El Khlifi | c16fe91 | 2021-08-03 12:35:16 +0100 | [diff] [blame] | 359 | # |
Vishnu Banavath | 2cb72b3 | 2022-01-20 14:27:55 +0000 | [diff] [blame] | 360 | # corstone1000 Platform |
Abdellatif El Khlifi | c16fe91 | 2021-08-03 12:35:16 +0100 | [diff] [blame] | 361 | # |
| 362 | |
| 363 | make $(common_flags) \ |
Vishnu Banavath | 2cb72b3 | 2022-01-20 14:27:55 +0000 | [diff] [blame] | 364 | PLAT=corstone1000 \ |
Abdellatif El Khlifi | c16fe91 | 2021-08-03 12:35:16 +0100 | [diff] [blame] | 365 | SPD=spmd \ |
| 366 | TARGET_PLATFORM=fpga \ |
| 367 | ENABLE_STACK_PROTECTOR=strong \ |
| 368 | ENABLE_PIE=1 \ |
Maksims Svecovs | 7a0da52 | 2023-03-06 16:28:27 +0000 | [diff] [blame] | 369 | RESET_TO_BL2=1 \ |
Abdellatif El Khlifi | c16fe91 | 2021-08-03 12:35:16 +0100 | [diff] [blame] | 370 | SPMD_SPM_AT_SEL2=0 \ |
| 371 | ${ARM_TBB_OPTIONS} \ |
| 372 | CREATE_KEYS=1 \ |
| 373 | COT=tbbr \ |
| 374 | ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \ |
| 375 | bl2 \ |
| 376 | bl31 |
| 377 | |
johpow01 | aac5858 | 2021-10-05 16:51:34 -0500 | [diff] [blame] | 378 | # |
| 379 | # FVP-R platform |
| 380 | # |
| 381 | clean_build $(common_flags) PLAT=fvp_r ${ARM_TBB_OPTIONS} ENABLE_STACK_PROTECTOR=all |
| 382 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 383 | # Partners' platforms. |
| 384 | # Enable as many features as possible. |
| 385 | # We don't need to clean between each build here because we only do one build |
| 386 | # per platform so we don't hit the build flags dependency problem. |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 387 | |
Manish Pandey | 9c0ee74 | 2021-07-08 09:55:59 +0100 | [diff] [blame] | 388 | # Platforms from Mediatek |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 389 | make PLAT=mt8173 $(common_flags) all |
| 390 | make PLAT=mt8183 $(common_flags) all |
Rex-BC Chen | 946cace | 2021-11-17 10:15:42 +0800 | [diff] [blame] | 391 | make PLAT=mt8186 $(common_flags) COREBOOT=1 all |
Bo-Chen Chen | 4d63afd | 2022-08-30 16:34:57 +0800 | [diff] [blame] | 392 | make PLAT=mt8188 $(common_flags) COREBOOT=1 all |
Zelalem | d86e876 | 2020-08-21 18:24:28 -0500 | [diff] [blame] | 393 | make PLAT=mt8192 $(common_flags) COREBOOT=1 all |
Manish Pandey | 9c0ee74 | 2021-07-08 09:55:59 +0100 | [diff] [blame] | 394 | make PLAT=mt8195 $(common_flags) COREBOOT=1 all |
Zelalem | d86e876 | 2020-08-21 18:24:28 -0500 | [diff] [blame] | 395 | |
| 396 | # Platforms from Qualcomm |
| 397 | make PLAT=sc7180 $(common_flags) COREBOOT=1 all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 398 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 399 | make PLAT=rk3288 CROSS_COMPILE=arm-none-eabi- \ |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 400 | $(common_flags) ARCH=aarch32 AARCH32_SP=sp_min all |
Madhukar Pappireddy | d491ad0 | 2020-12-03 10:37:05 -0600 | [diff] [blame] | 401 | make PLAT=rk3368 $(common_flags) COREBOOT=1 \ |
| 402 | ENABLE_STACK_PROTECTOR=strong all |
| 403 | make PLAT=rk3399 $(common_flags) COREBOOT=1 PLAT_RK_DP_HDCP=1 \ |
| 404 | ENABLE_STACK_PROTECTOR=strong all |
| 405 | make PLAT=rk3328 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \ |
| 406 | ENABLE_STACK_PROTECTOR=strong all |
| 407 | make PLAT=px30 $(common_flags) PLAT_RK_SECURE_DDR_MINILOADER=1 \ |
| 408 | ENABLE_STACK_PROTECTOR=strong all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 409 | |
| 410 | # Although we do several consecutive builds for the Tegra platform below, we |
| 411 | # don't need to clean between each one because the Tegra makefiles specify |
| 412 | # a different build directory per SoC. |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 413 | make PLAT=tegra TARGET_SOC=t210 $(common_flags) all |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 414 | make PLAT=tegra TARGET_SOC=t186 $(common_flags) all |
| 415 | make PLAT=tegra TARGET_SOC=t194 $(common_flags) all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 416 | |
| 417 | # For the Xilinx platform, artificially increase the extents of BL31 memory |
| 418 | # (using the platform-specific build options ZYNQMP_ATF_MEM_{BASE,SIZE}). |
| 419 | # If we keep the default values, BL31 doesn't fit when it is built with all |
| 420 | # these build flags. |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 421 | make PLAT=zynqmp $(common_flags) \ |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 422 | RESET_TO_BL31=1 SPD=tspd \ |
Zelalem | 4f3633e | 2021-06-18 11:53:47 -0500 | [diff] [blame] | 423 | SDEI_SUPPORT=1 \ |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 424 | ZYNQMP_ATF_MEM_BASE=0xFFFC0000 ZYNQMP_ATF_MEM_SIZE=0x00040000 \ |
| 425 | all |
| 426 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 427 | # Build both for silicon (default) and virtual QEMU platform. |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 428 | clean_build PLAT=versal $(common_flags) |
| 429 | clean_build PLAT=versal $(common_flags) VERSAL_PLATFORM=versal_virt |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 430 | |
Michal Simek | 0f13524 | 2022-09-20 15:24:56 +0200 | [diff] [blame] | 431 | # Build Xilinx Versal NET platform |
| 432 | clean_build PLAT=versal_net $(common_flags) |
| 433 | |
Jayanth Dodderi Chidanand | 0a2dd1e | 2022-10-27 11:17:37 +0100 | [diff] [blame] | 434 | # Build Xilinx Versal NET without Platform Management support |
| 435 | clean_build PLAT=versal_net $(common_flags) TFA_NO_PM=1 |
| 436 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 437 | # Platforms from Allwinner |
Andre Przywara | 3a78c10 | 2022-04-26 11:08:54 +0100 | [diff] [blame] | 438 | clean_build PLAT=sun50i_a64 $(common_flags release) all |
| 439 | clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_NATIVE=0 all |
| 440 | clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_SCPI=0 all |
| 441 | clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_AMEND_DTB=1 all |
Andre Przywara | cf78a51 | 2021-09-03 14:59:38 +0100 | [diff] [blame] | 442 | clean_build PLAT=sun50i_h6 $(common_flags) all |
| 443 | clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all |
| 444 | clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all |
| 445 | clean_build PLAT=sun50i_h616 $(common_flags) all |
| 446 | clean_build PLAT=sun50i_r329 $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 447 | |
| 448 | # Platforms from i.MX |
| 449 | make AARCH32_SP=optee ARCH=aarch32 ARM_ARCH_MAJOR=7 ARM_CORTEX_A7=yes \ |
| 450 | CROSS_COMPILE=arm-none-eabi- PLAT=warp7 ${TBB_OPTIONS} \ |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 451 | $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 452 | make AARCH32_SP=optee ARCH=aarch32 CROSS_COMPILE=arm-none-eabi- PLAT=picopi \ |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 453 | $(common_flags) all |
Ying-Chun Liu (PaulLiu) | f652898 | 2021-11-17 17:20:00 +0800 | [diff] [blame] | 454 | make PLAT=imx8mm $(common_flags) NEED_BL2=yes MEASURED_BOOT=1 \ |
laurenw-arm | 8531e70 | 2022-06-09 15:32:37 -0500 | [diff] [blame] | 455 | MBOOT_EL_HASH_ALG=sha256 ${TBB_OPTIONS} all |
Madhukar Pappireddy | c3ec06b | 2022-05-18 11:15:16 -0500 | [diff] [blame] | 456 | make PLAT=imx8mn $(common_flags) SDEI_SUPPORT=1 all |
Ying-Chun Liu (PaulLiu) | 413e610 | 2021-09-14 00:22:08 +0800 | [diff] [blame] | 457 | make PLAT=imx8mp $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 458 | |
Jacky Bai | b6cecc8 | 2021-06-07 09:49:46 +0800 | [diff] [blame] | 459 | # Due to the limited OCRAM space that can be used for TF-A, build test |
| 460 | # will report failure caused by too small RAM size, so comment out the |
| 461 | # build test for imx8mq in CI. It can also resolve the following ticket: |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 462 | # https://developer.trustedfirmware.org/T626 |
Jacky Bai | b6cecc8 | 2021-06-07 09:49:46 +0800 | [diff] [blame] | 463 | #make PLAT=imx8mq $(common_flags release) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 464 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 465 | make PLAT=imx8qm $(common_flags) all |
| 466 | make PLAT=imx8qx $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 467 | |
Jacky Bai | f5e936c | 2023-12-27 11:11:09 +0800 | [diff] [blame] | 468 | make PLAT=imx8ulp $(common_flags) all |
| 469 | |
Jacky Bai | 87091a6 | 2023-06-21 16:25:12 +0800 | [diff] [blame] | 470 | make PLAT=imx93 $(common_flags) all |
| 471 | |
Olivier Deprez | bac7019 | 2021-04-02 08:55:36 +0200 | [diff] [blame] | 472 | # Platforms for NXP Layerscape |
Jiafei Pan | e48e56c | 2021-09-30 10:32:54 +0800 | [diff] [blame] | 473 | nxp_sb_flags="TRUSTED_BOARD_BOOT=1 CST_DIR=$(pwd) SPD=opteed" |
| 474 | nxp_sb_fuse_flags="${nxp_sb_flags} FUSE_PROG=1" |
| 475 | |
| 476 | # Platform lx2 |
Olivier Deprez | bac7019 | 2021-04-02 08:55:36 +0200 | [diff] [blame] | 477 | make PLAT=lx2160aqds $(common_flags) all |
| 478 | make PLAT=lx2160ardb $(common_flags) all |
Madhukar Pappireddy | f93a4d4 | 2021-06-01 17:44:51 -0500 | [diff] [blame] | 479 | |
| 480 | #CSF Based CoT: |
Jiafei Pan | e48e56c | 2021-09-30 10:32:54 +0800 | [diff] [blame] | 481 | clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \ |
| 482 | $nxp_sb_fuse_flags DDR_PHY_BIN_PATH=$(pwd) |
Madhukar Pappireddy | f93a4d4 | 2021-06-01 17:44:51 -0500 | [diff] [blame] | 483 | |
| 484 | #X509 Based CoT |
Jiafei Pan | e48e56c | 2021-09-30 10:32:54 +0800 | [diff] [blame] | 485 | clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \ |
| 486 | $nxp_sb_flags GENERATE_COT=1 \ |
Madhukar Pappireddy | f93a4d4 | 2021-06-01 17:44:51 -0500 | [diff] [blame] | 487 | MBEDTLS_DIR=$(pwd)/mbedtls |
| 488 | |
| 489 | #BOOT_MODE=emmc and Stack protector |
Jiafei Pan | e48e56c | 2021-09-30 10:32:54 +0800 | [diff] [blame] | 490 | clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=emmc \ |
| 491 | $nxp_sb_fuse_flags ENABLE_STACK_PROTECTOR=strong |
| 492 | |
| 493 | # Platform ls1028ardb |
| 494 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor |
| 495 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc |
| 496 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd |
| 497 | |
Jiafei Pan | 5aa8fc7 | 2021-11-17 22:12:12 +0800 | [diff] [blame] | 498 | # ls1028a Secure Boot |
Jiafei Pan | e48e56c | 2021-09-30 10:32:54 +0800 | [diff] [blame] | 499 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor $nxp_sb_fuse_flags |
| 500 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags |
| 501 | clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
Olivier Deprez | bac7019 | 2021-04-02 08:55:36 +0200 | [diff] [blame] | 502 | |
Jiafei Pan | 5aa8fc7 | 2021-11-17 22:12:12 +0800 | [diff] [blame] | 503 | # Platform ls1043ardb |
| 504 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor |
| 505 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand |
| 506 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd |
| 507 | |
| 508 | # ls1043ardb Secure Boot |
| 509 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags |
| 510 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags |
| 511 | clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 512 | |
Jiafei Pan | bd0c22a | 2022-01-29 00:04:44 +0800 | [diff] [blame] | 513 | # ls1046ardb Secure Boot |
| 514 | clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags |
| 515 | clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 516 | clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags |
| 517 | |
| 518 | # ls1046afrwy Secure Boot |
| 519 | clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags |
| 520 | clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 521 | |
| 522 | # ls1046aqds Secure Boot |
| 523 | clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags |
| 524 | clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 525 | clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags |
| 526 | clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags |
| 527 | |
Jiafei Pan | 332cd79 | 2022-02-24 16:44:48 +0800 | [diff] [blame] | 528 | # ls1088ardb Secure Boot |
| 529 | clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags |
| 530 | clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 531 | |
| 532 | # ls1088aqds Secure Boot |
| 533 | clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags |
| 534 | clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags |
| 535 | clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags |
| 536 | |
Ghennadi Procopciuc | 731b004 | 2024-02-01 09:22:26 +0200 | [diff] [blame] | 537 | # s32g274ardb2 |
| 538 | clean_build PLAT=s32g274ardb2 $(common_flags) all |
| 539 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 540 | # Platforms from Intel |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 541 | make PLAT=stratix10 $(common_flags) all |
| 542 | make PLAT=agilex $(common_flags) all |
Sieu Mun Tang | 9081bac | 2023-05-29 18:08:24 +0800 | [diff] [blame] | 543 | make PLAT=agilex5 $(common_flags) all |
Sieu Mun Tang | 03b5736 | 2022-03-05 01:54:59 +0800 | [diff] [blame] | 544 | make PLAT=n5x $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 545 | |
| 546 | # Platforms from Broadcom |
Madhukar Pappireddy | 97ad258 | 2021-11-15 10:29:23 -0600 | [diff] [blame] | 547 | clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t \ |
| 548 | INCLUDE_EMMC_DRIVER_ERASE_CODE=1 DRIVER_I2C_ENABLE=1 |
| 549 | clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t-ns3 \ |
| 550 | INCLUDE_EMMC_DRIVER_ERASE_CODE=1 USE_USB=yes |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 551 | |
| 552 | # Platforms from Marvell |
Madhukar Pappireddy | 4fce99e | 2021-09-15 14:33:35 -0500 | [diff] [blame] | 553 | make PLAT=a3700 $(common_flags) SCP_BL2=/dev/null CM3_SYSTEM_RESET=1 \ |
Manish Pandey | 9ef33c5 | 2022-10-25 16:41:49 +0100 | [diff] [blame] | 554 | A3720_DB_PM_WAKEUP_SRC=1 HANDLE_EA_EL3_FIRST_NS=1 all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 555 | |
Leonardo Sandoval | c044377 | 2020-11-12 11:22:48 -0600 | [diff] [blame] | 556 | # Source files from mv-ddr-marvell repository are necessary |
| 557 | # to build below four platforms |
Manish Pandey | 7c1e745 | 2021-11-05 12:54:15 +0000 | [diff] [blame] | 558 | wget https://downloads.trustedfirmware.org/tf-a/mv-ddr-marvell/mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null |
| 559 | tar -xzf mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null |
Leonardo Sandoval | c044377 | 2020-11-12 11:22:48 -0600 | [diff] [blame] | 560 | mv mv-ddr-marvell drivers/marvell/mv_ddr |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 561 | |
Leonardo Sandoval | c044377 | 2020-11-12 11:22:48 -0600 | [diff] [blame] | 562 | # These platforms from Marvell have dependency on GCC-6.2.1 toolchain |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 563 | make PLAT=a80x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 564 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 565 | make PLAT=a80x0_mcbin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 566 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 567 | make PLAT=a70x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 568 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 569 | make PLAT=a70x0_amc DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 570 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Robert Marko | df3319e | 2021-10-20 11:01:12 +0200 | [diff] [blame] | 571 | make PLAT=a70x0_mochabin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
| 572 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 573 | make PLAT=a80x0_puzzle DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 574 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Pali Rohár | 8f89040 | 2021-07-19 13:48:05 +0200 | [diff] [blame] | 575 | make PLAT=t9130 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
Pali Rohár | c344a62 | 2021-07-15 22:01:04 +0200 | [diff] [blame] | 576 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Madhukar Pappireddy | 4fce99e | 2021-09-15 14:33:35 -0500 | [diff] [blame] | 577 | make PLAT=t9130_cex7_eval DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \ |
| 578 | CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash |
Leonardo Sandoval | eb1d3ce | 2020-08-06 16:04:29 -0500 | [diff] [blame] | 579 | |
Leonardo Sandoval | c044377 | 2020-11-12 11:22:48 -0600 | [diff] [blame] | 580 | # Removing the source files |
| 581 | rm -rf drivers/marvell/mv_ddr 2> /dev/null |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 582 | |
| 583 | # Platforms from Meson |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 584 | make PLAT=gxbb $(common_flags) all |
| 585 | make PLAT=gxl $(common_flags) all |
| 586 | make PLAT=g12a $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 587 | |
| 588 | # Platforms from Renesas |
| 589 | # Renesas R-Car D3 Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 590 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 591 | BL33=Makefile LIFEC_DBSC_PROTECT_ENABLE=0 LSI=D3 \ |
| 592 | MBEDTLS_DIR=$(pwd)/mbedtls PMIC_ROHM_BD9571=0 \ |
| 593 | RCAR_AVS_SETTING_ENABLE=0 SPD=none RCAR_LOSSY_ENABLE=0 \ |
| 594 | RCAR_SA0_SIZE=0 RCAR_SYSTEM_SUSPEND=0 TRUSTED_BOARD_BOOT=1 |
| 595 | |
| 596 | # Renesas R-Car H3 Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 597 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 598 | BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3 \ |
| 599 | MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \ |
| 600 | RCAR_DRAM_SPLIT=1 RCAR_GEN3_ULCB=1 SPD=opteed \ |
| 601 | TRUSTED_BOARD_BOOT=1 |
| 602 | |
| 603 | # Renesas R-Car H3N Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 604 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 605 | BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3N \ |
| 606 | SPD=opteed TRUSTED_BOARD_BOOT=1 |
| 607 | |
| 608 | # Renesas R-Car M3 Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 609 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 610 | BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3 \ |
| 611 | MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \ |
| 612 | RCAR_DRAM_SPLIT=2 RCAR_GEN3_ULCB=1 SPD=opteed \ |
| 613 | TRUSTED_BOARD_BOOT=1 |
| 614 | |
| 615 | # Renesas R-Car M3N Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 616 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 617 | BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3N \ |
| 618 | MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \ |
| 619 | RCAR_GEN3_ULCB=1 SPD=opteed TRUSTED_BOARD_BOOT=1 |
| 620 | |
| 621 | # Renesas R-Car E3 Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 622 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 623 | BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=E3 \ |
| 624 | RCAR_AVS_SETTING_ENABLE=0 RCAR_DRAM_DDR3L_MEMCONF=0 \ |
| 625 | RCAR_SA0_SIZE=0 SPD=opteed TRUSTED_BOARD_BOOT=1 |
| 626 | |
| 627 | # Renesas R-Car V3M Automotive SoC |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 628 | clean_build PLAT=rcar $(common_flags) BL32=Makefile \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 629 | MBEDTLS_DIR=$(pwd)/mbedtls BL33=Makefile LSI=V3M MACHINE=eagle \ |
| 630 | PMIC_ROHM_BD9571=0 RCAR_DRAM_SPLIT=0 RCAR_SYSTEM_SUSPEND=0 \ |
| 631 | AVS_SETTING_ENABLE=0 SPD=none TRUSTED_BOARD_BOOT=1 |
| 632 | |
Zelalem | f429967 | 2021-01-29 12:52:59 -0600 | [diff] [blame] | 633 | # Renesas HiHope RZ/G2M development kit |
| 634 | clean_build PLAT=rzg $(common_flags) \ |
| 635 | MBEDTLS_DIR=$(pwd)/mbedtls LSI=G2M \ |
| 636 | RCAR_DRAM_SPLIT=2 RCAR_LOSSY_ENABLE=1 SPD=none |
| 637 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 638 | # Platforms from ST |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 639 | stm32mp1_common_flags="$(common_flags) \ |
| 640 | ARCH=aarch32 \ |
| 641 | ARM_ARCH_MAJOR=7 \ |
| 642 | CROSS_COMPILE=arm-none-eabi- \ |
| 643 | ENABLE_STACK_PROTECTOR=strong \ |
| 644 | PLAT=stm32mp1" |
| 645 | |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 646 | # STM32MP1 SDMMC boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 647 | make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \ |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 648 | BUILD_PLAT=build/stm32mp1-sdmmc/debug \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 649 | AARCH32_SP=sp_min bl2 bl32 |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 650 | |
Yann Gautier | 15c4539 | 2023-08-21 11:03:33 +0200 | [diff] [blame] | 651 | # STM32MP1 SDMMC boot BL2 without AARCH32_SP |
| 652 | make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \ |
| 653 | BUILD_PLAT=build/stm32mp1-sdmmc/debug \ |
| 654 | bl2 |
| 655 | |
Yann Gautier | bd87152 | 2024-01-05 15:13:58 +0100 | [diff] [blame^] | 656 | # STM32MP1 SDMMC boot BL2 with OP-TEE & FWU |
| 657 | make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \ |
| 658 | BUILD_PLAT=build/stm32mp1-sdmmc/debug \ |
| 659 | PSA_FWU_SUPPORT=1 AARCH32_SP=optee \ |
| 660 | bl2 |
| 661 | |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 662 | # STM32MP1 eMMC boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 663 | make ${stm32mp1_common_flags} STM32MP_EMMC=1 \ |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 664 | BUILD_PLAT=build/stm32mp1-emmc/debug \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 665 | AARCH32_SP=sp_min bl2 bl32 |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 666 | |
| 667 | # STM32MP1 Raw NAND boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 668 | make ${stm32mp1_common_flags} STM32MP_RAW_NAND=1 \ |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 669 | BUILD_PLAT=build/stm32mp1-nand/debug \ |
Yann Gautier | bd87152 | 2024-01-05 15:13:58 +0100 | [diff] [blame^] | 670 | PSA_FWU_SUPPORT=1 AARCH32_SP=optee \ |
| 671 | bl2 |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 672 | |
| 673 | # STM32MP1 SPI NAND boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 674 | make ${stm32mp1_common_flags} STM32MP_SPI_NAND=1 \ |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 675 | BUILD_PLAT=build/stm32mp1-snand/debug \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 676 | AARCH32_SP=sp_min bl2 bl32 |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 677 | |
| 678 | # STM32MP1 SPI NOR boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 679 | make ${stm32mp1_common_flags} STM32MP_SPI_NOR=1 \ |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 680 | BUILD_PLAT=build/stm32mp1-snor/debug \ |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 681 | AARCH32_SP=sp_min bl2 bl32 |
Yann Gautier | a69cf79 | 2021-09-01 11:19:01 +0200 | [diff] [blame] | 682 | |
Patrick Delaunay | d2017a4 | 2021-11-02 14:57:50 +0100 | [diff] [blame] | 683 | # STM32MP1 UART boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 684 | make ${stm32mp1_common_flags} STM32MP_UART_PROGRAMMER=1 \ |
Patrick Delaunay | d2017a4 | 2021-11-02 14:57:50 +0100 | [diff] [blame] | 685 | BUILD_PLAT=build/stm32mp1-uart/debug \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 686 | AARCH32_SP=sp_min bl2 bl32 |
Patrick Delaunay | d2017a4 | 2021-11-02 14:57:50 +0100 | [diff] [blame] | 687 | |
Patrick Delaunay | 7d65acf | 2021-09-10 15:58:26 +0200 | [diff] [blame] | 688 | # STM32MP1 USB boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 689 | make ${stm32mp1_common_flags} STM32MP_USB_PROGRAMMER=1 \ |
Patrick Delaunay | 7d65acf | 2021-09-10 15:58:26 +0200 | [diff] [blame] | 690 | BUILD_PLAT=build/stm32mp1-usb/debug \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 691 | AARCH32_SP=sp_min bl2 bl32 |
Patrick Delaunay | 7d65acf | 2021-09-10 15:58:26 +0200 | [diff] [blame] | 692 | |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 693 | # STM32MP1 TBBR |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 694 | make ${stm32mp1_common_flags} STM32MP_SDMMC=1 \ |
Yann Gautier | 741e849 | 2022-11-14 19:04:27 +0100 | [diff] [blame] | 695 | BUILD_PLAT=build/stm32mp1-sdmmc-tbbr/debug \ |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 696 | MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 697 | AARCH32_SP=sp_min bl2 bl32 |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 698 | |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 699 | stm32mp13_common_flags="${stm32mp1_common_flags} \ |
| 700 | AARCH32_SP=optee \ |
Yann Gautier | bd87152 | 2024-01-05 15:13:58 +0100 | [diff] [blame^] | 701 | PSA_FWU_SUPPORT=1 \ |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 702 | STM32MP13=1" |
| 703 | |
Yann Gautier | 773c550 | 2022-03-10 17:24:47 +0100 | [diff] [blame] | 704 | # STM32MP13 SDMMC boot |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 705 | make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 706 | BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2 |
Yann Gautier | 773c550 | 2022-03-10 17:24:47 +0100 | [diff] [blame] | 707 | |
Yann Gautier | bd87152 | 2024-01-05 15:13:58 +0100 | [diff] [blame^] | 708 | # STM32MP13 SDMMC boot with FWU |
| 709 | make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \ |
| 710 | PSA_FWU_SUPPORT=1 \ |
| 711 | BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2 |
| 712 | |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 713 | # STM32MP13 TBBR |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 714 | make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \ |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 715 | MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \ |
Yann Gautier | dfd8aa8 | 2022-11-02 14:34:26 +0100 | [diff] [blame] | 716 | BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr/debug bl2 |
Lionel Debieve | 8f464c0 | 2022-10-13 09:25:45 +0200 | [diff] [blame] | 717 | |
Yann Gautier | a66e501 | 2022-12-13 13:52:35 +0100 | [diff] [blame] | 718 | # STM32MP13 TBBR DECRYPTION AES GCM |
Govindraj Raja | 95f855c | 2023-03-01 13:11:42 +0000 | [diff] [blame] | 719 | make ${stm32mp13_common_flags} STM32MP_SDMMC=1 \ |
Yann Gautier | a66e501 | 2022-12-13 13:52:35 +0100 | [diff] [blame] | 720 | MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \ |
| 721 | DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL32=1 \ |
| 722 | BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr-dec/debug bl2 |
| 723 | |
Yann Gautier | e9da1e2 | 2023-08-11 14:50:04 +0200 | [diff] [blame] | 724 | stm32mp2_common_flags="$(common_flags) \ |
| 725 | ARCH=aarch64 \ |
| 726 | CROSS_COMPILE=aarch64-none-elf- \ |
| 727 | PLAT=stm32mp2" |
| 728 | |
| 729 | # STM32MP25 SDMMC boot |
| 730 | make ${stm32mp2_common_flags} STM32MP_SDMMC=1 \ |
| 731 | SPD=opteed STM32MP_DDR4_TYPE=1 \ |
| 732 | BUILD_PLAT=build/stm32mp2-mp25-sdmmc/debug |
| 733 | |
Yann Gautier | 83dc870 | 2024-03-19 15:07:26 +0100 | [diff] [blame] | 734 | # STM32MP25 USB boot |
| 735 | make ${stm32mp2_common_flags} STM32MP_USB_PROGRAMMER=1 \ |
| 736 | SPD=opteed STM32MP_DDR4_TYPE=1 \ |
Yann Gautier | 63ee883 | 2024-03-20 13:49:15 +0100 | [diff] [blame] | 737 | BUILD_PLAT=build/stm32mp2-mp25-usb/debug |
Yann Gautier | 83dc870 | 2024-03-19 15:07:26 +0100 | [diff] [blame] | 738 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 739 | # Platforms from TI |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 740 | make PLAT=k3 $(common_flags) all |
Hari Nagalla | dadd89f | 2022-08-30 12:10:00 -0500 | [diff] [blame] | 741 | make PLAT=k3 TARGET_BOARD=j784s4 $(common_flags) all |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 742 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 743 | clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 744 | # Use GICV3 driver |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 745 | clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 746 | ENABLE_STACK_PROTECTOR=strong |
Dongjiu Geng | 72819ee | 2023-06-16 18:48:57 +0800 | [diff] [blame] | 747 | # Use GICV3 driver with SDEI support |
| 748 | clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \ |
| 749 | ENABLE_STACK_PROTECTOR=strong SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 750 | # Use encrypted FIP feature. |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 751 | clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 752 | BL32_RAM_LOCATION=tdram DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL31=1 \ |
| 753 | ENCRYPT_BL32=1 FW_ENC_STATUS=0 SPD=opteed |
Jens Wiklander | 1a9c2be | 2021-11-26 09:56:55 +0100 | [diff] [blame] | 754 | # QEMU with SPMD support |
| 755 | clean_build PLAT=qemu $(common_flags) BL32=Makefile \ |
| 756 | BL32_RAM_LOCATION=tdram ARM_BL31_IN_DRAM=1 \ |
| 757 | SPD=spmd CTX_INCLUDE_EL2_REGS=0 SPMD_SPM_AT_SEL2=0 SPMC_OPTEE=1 |
Ruchika Gupta | 86e7f68 | 2022-04-12 10:25:46 +0530 | [diff] [blame] | 758 | # Measured Boot |
laurenw-arm | 8531e70 | 2022-06-09 15:32:37 -0500 | [diff] [blame] | 759 | clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1 |
Raymond Mao | 7681ba0 | 2023-08-10 14:05:44 -0700 | [diff] [blame] | 760 | # Transfer List |
| 761 | clean_build PLAT=qemu $(common_flags) TRANSFER_LIST=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 762 | |
Jean-Philippe Brucker | b586eee | 2023-11-02 18:13:30 +0000 | [diff] [blame] | 763 | # FEAT_RME |
| 764 | clean_build PLAT=qemu $(common_flags) ENABLE_RME=1 \ |
| 765 | QEMU_USE_GIC_DRIVER=QEMU_GICV3 |
| 766 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 767 | clean_build PLAT=qemu_sbsa $(common_flags) |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 768 | |
Zelalem | d86e876 | 2020-08-21 18:24:28 -0500 | [diff] [blame] | 769 | # QEMU with SPM support |
| 770 | clean_build PLAT=qemu_sbsa $(common_flags) BL32=Makefile SPM_MM=1 \ |
Paul Sokolovsky | cf9fe86 | 2023-01-02 16:22:21 +0300 | [diff] [blame] | 771 | EL3_EXCEPTION_HANDLING=1 ENABLE_SME_FOR_NS=0 ENABLE_SVE_FOR_NS=0 |
Zelalem | d86e876 | 2020-08-21 18:24:28 -0500 | [diff] [blame] | 772 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 773 | # For hikey enable PMF to include all files in the platform port |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 774 | make PLAT=hikey $(common_flags) ${TBB_OPTIONS} ENABLE_PMF=1 all |
| 775 | make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} all |
Lukas Hanel | d075239 | 2022-10-13 11:13:19 +0200 | [diff] [blame] | 776 | make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} SPD=spmd SPMC_AT_EL3=1 \ |
| 777 | SPMD_SPM_AT_SEL2=0 BL32=optee PLAT_SP_MANIFEST_DTS=foo NEED_FDT=no all |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 778 | make PLAT=poplar $(common_flags) all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 779 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 780 | # Platforms from Socionext |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 781 | clean_build PLAT=uniphier $(common_flags) ${TBB_OPTIONS} SPD=tspd |
| 782 | clean_build PLAT=uniphier $(common_flags) FIP_GZIP=1 |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 783 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 784 | clean_build PLAT=synquacer $(common_flags) SPM_MM=1 \ |
Jassi Brar | 8608092 | 2022-06-27 14:16:34 -0500 | [diff] [blame] | 785 | RESET_TO_BL31=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 \ |
| 786 | PRELOADED_BL33_BASE=0x0 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 787 | |
| 788 | # Support for SCP Message Interface protocol with platform specific drivers |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 789 | clean_build PLAT=synquacer $(common_flags) \ |
Jassi Brar | 8608092 | 2022-06-27 14:16:34 -0500 | [diff] [blame] | 790 | RESET_TO_BL31=1 PRELOADED_BL33_BASE=0x0 SQ_USE_SCMI_DRIVER=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 791 | |
Jassi Brar | b8c7ca0 | 2022-06-27 14:22:10 -0500 | [diff] [blame] | 792 | # Support for BL2 and TBBR |
| 793 | clean_build PLAT=synquacer $(common_flags) \ |
| 794 | MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \ |
| 795 | SQ_USE_SCMI_DRIVER=1 SPD=opteed all |
| 796 | |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 797 | make PLAT=poplar $(common_flags) all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 798 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 799 | # Raspberry Pi Platforms |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 800 | make PLAT=rpi3 $(common_flags) ${TBB_OPTIONS} \ |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 801 | ENABLE_STACK_PROTECTOR=strong PRELOADED_BL33_BASE=0xDEADBEEF all |
Andre Przywara | e917ec8 | 2021-09-03 15:01:30 +0100 | [diff] [blame] | 802 | clean_build PLAT=rpi4 $(common_flags) SMC_PCI_SUPPORT=1 all |
Mario Bălănică | ea4da5e | 2024-03-08 20:09:24 +0200 | [diff] [blame] | 803 | clean_build PLAT=rpi5 $(common_flags) SMC_PCI_SUPPORT=1 all |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 804 | |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 805 | # A113D (AXG) platform. |
Leonardo Sandoval | 97e2ef0 | 2020-08-06 13:29:08 -0500 | [diff] [blame] | 806 | clean_build PLAT=axg $(common_flags) SPD=opteed |
| 807 | clean_build PLAT=axg $(common_flags) AML_USE_ATOS=1 |
Zelalem | c9531f8 | 2020-08-04 15:37:08 -0500 | [diff] [blame] | 808 | |
Stephan Gerhold | 141a766 | 2021-12-07 20:42:14 +0100 | [diff] [blame] | 809 | # QTI MSM8916 platform |
Stephan Gerhold | 3b3976f | 2023-04-17 16:27:11 +0200 | [diff] [blame] | 810 | clean_build PLAT=mdm9607 CROSS_COMPILE=arm-none-eabi- $(common_flags) \ |
| 811 | ARCH=aarch32 AARCH32_SP=sp_min |
| 812 | clean_build PLAT=msm8909 CROSS_COMPILE=arm-none-eabi- $(common_flags) \ |
| 813 | ARCH=aarch32 AARCH32_SP=sp_min |
Stephan Gerhold | 141a766 | 2021-12-07 20:42:14 +0100 | [diff] [blame] | 814 | clean_build PLAT=msm8916 $(common_flags) |
Manish V Badarkhe | c540e62 | 2023-06-28 17:56:40 +0100 | [diff] [blame] | 815 | clean_build PLAT=msm8916 CROSS_COMPILE=arm-none-eabi- $(common_flags) \ |
| 816 | ARCH=aarch32 AARCH32_SP=sp_min |
Stephan Gerhold | 998f0d6 | 2023-04-17 16:22:52 +0200 | [diff] [blame] | 817 | clean_build PLAT=msm8916 $(common_flags) SPD=tspd |
Stephan Gerhold | 3b3976f | 2023-04-17 16:27:11 +0200 | [diff] [blame] | 818 | clean_build PLAT=msm8939 $(common_flags) |
| 819 | clean_build PLAT=msm8939 CROSS_COMPILE=arm-none-eabi- $(common_flags) \ |
| 820 | ARCH=aarch32 AARCH32_SP=sp_min |
| 821 | clean_build PLAT=msm8939 $(common_flags) SPD=tspd |
Stephan Gerhold | 141a766 | 2021-12-07 20:42:14 +0100 | [diff] [blame] | 822 | |
Chia-Wei Wang | 7dcb0d0 | 2023-06-09 09:52:52 +0800 | [diff] [blame] | 823 | # Platforms from Aspeed |
| 824 | clean_build PLAT=ast2700 $(common_flags) SPD=opteed |
| 825 | |
rutigl@gmail.com | 86cfcf9 | 2023-03-21 10:10:11 +0200 | [diff] [blame] | 826 | # Nuvoton npcm845x platform |
| 827 | make PLAT=npcm845x $(common_flags) all SPD=opteed |
| 828 | |
Harrison Mutai | ee958c1 | 2023-09-06 12:16:21 +0100 | [diff] [blame] | 829 | if [[ "$rc" -gt 0 ]]; then |
Harrison Mutai | 3f48313 | 2024-05-09 09:48:58 +0000 | [diff] [blame] | 830 | echo "ERROR: tf-cov-make failed with $error_count failures" |
Harrison Mutai | ee958c1 | 2023-09-06 12:16:21 +0100 | [diff] [blame] | 831 | exit $rc |
| 832 | fi |
| 833 | |
Fathi Boudra | 422bf77 | 2019-12-02 11:10:16 +0200 | [diff] [blame] | 834 | cd .. |