blob: 3422ff7b82653023363dfed5bf67edf90d9cd53f [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010014#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010024#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/vm.h"
26
Andrew Scullf35a5c92018-08-07 18:09:46 +010027#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010028
Fuad Tabbac76466d2019-09-06 10:42:12 +010029#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000030#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010032#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010033#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010034#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000035#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010036#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010037
Fuad Tabbac76466d2019-09-06 10:42:12 +010038/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020039 * Hypervisor Fault Address Register Non-Secure.
40 */
41#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
42
43/**
44 * Hypervisor Fault Address Register Faulting IPA.
45 */
46#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
47
48/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010049 * Gets the value to increment for the next PC.
50 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
51 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000052#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010053
Fuad Tabbac76466d2019-09-06 10:42:12 +010054/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010055 * The Client ID field within X7 for an SMC64 call.
56 */
57#define CLIENT_ID_MASK UINT64_C(0xffff)
58
Daniel Boulbyefa381f2022-01-18 14:49:40 +000059/*
60 * Target function IDs for framework messages from the SPMD.
61 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020062#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000063#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
64#define SPMD_FWK_MSG_PSCI UINT8_C(0)
65#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
66#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
67
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010068/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010069 * Returns a reference to the currently executing vCPU.
70 */
Andrew Scullc960c032018-10-24 15:13:35 +010071static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000072{
Daniel Boulby3f784262021-09-27 13:02:54 +010073 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000074 return (struct vcpu *)read_msr(tpidr_el2);
75}
76
Andrew Walbran1f8d4872018-12-20 11:21:32 +000077/**
78 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
79 * informs the arch-independent sections that registers have been saved.
80 */
81void complete_saving_state(struct vcpu *vcpu)
82{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080083 if (has_vhe_support()) {
84 vcpu->regs.peripherals.cntv_cval_el0 =
85 read_msr(MSR_CNTV_CVAL_EL02);
86 vcpu->regs.peripherals.cntv_ctl_el0 =
87 read_msr(MSR_CNTV_CTL_EL02);
88 } else {
89 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
90 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
91 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000092
93 api_regs_state_saved(vcpu);
94
95 /*
96 * If switching away from the primary, copy the current EL0 virtual
97 * timer registers to the corresponding EL2 physical timer registers.
98 * This is used to emulate the virtual timer for the primary in case it
99 * should fire while the secondary is running.
100 */
101 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
102 /*
103 * Clear timer control register before copying compare value, to
104 * avoid a spurious timer interrupt. This could be a problem if
105 * the interrupt is configured as edge-triggered, as it would
106 * then be latched in.
107 */
108 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800109
110 if (has_vhe_support()) {
111 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
112 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
113 } else {
114 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
115 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
116 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000117 }
118}
119
120/**
121 * Restores the state of per-vCPU peripherals, such as the virtual timer.
122 */
123void begin_restoring_state(struct vcpu *vcpu)
124{
125 /*
126 * Clear timer control register before restoring compare value, to avoid
127 * a spurious timer interrupt. This could be a problem if the interrupt
128 * is configured as edge-triggered, as it would then be latched in.
129 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800130 if (has_vhe_support()) {
131 write_msr(MSR_CNTV_CTL_EL02, 0);
132 write_msr(MSR_CNTV_CVAL_EL02,
133 vcpu->regs.peripherals.cntv_cval_el0);
134 write_msr(MSR_CNTV_CTL_EL02,
135 vcpu->regs.peripherals.cntv_ctl_el0);
136 } else {
137 write_msr(cntv_ctl_el0, 0);
138 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
139 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
140 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000141
142 /*
143 * If we are switching (back) to the primary, disable the EL2 physical
144 * timer which was being used to emulate the EL0 virtual timer, as the
145 * virtual timer is now running for the primary again.
146 */
147 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
148 write_msr(cnthp_ctl_el2, 0);
149 write_msr(cnthp_cval_el2, 0);
150 }
151}
152
Andrew Walbran1f32e722019-06-07 17:57:26 +0100153/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
155 * current VMID.
156 */
157static void invalidate_vm_tlb(void)
158{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100159 /*
160 * Ensure that the last VTTBR write has taken effect so we invalidate
161 * the right set of TLB entries.
162 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100163 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100164
Andrew Walbran1f32e722019-06-07 17:57:26 +0100165 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100166
167 /*
168 * Ensure that no instructions are fetched for the VM until after the
169 * TLB invalidation has taken effect.
170 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100171 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100172
173 /*
174 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000175 * TLB invalidation has taken effect. Non-shareable is enough because
176 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100177 */
David Brazdil851948e2019-08-09 12:02:12 +0100178 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100179}
180
181/**
182 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
183 * the same VM which was run on the current pCPU.
184 *
185 * This is necessary because VMs may (contrary to the architecture
186 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
187 * workaround:
188 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
189 */
190void maybe_invalidate_tlb(struct vcpu *vcpu)
191{
192 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100193 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100194
195 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
196 new_vcpu_index) {
197 /*
198 * The vCPU has changed since the last time this VM was run on
199 * this pCPU, so we need to invalidate the TLB.
200 */
201 invalidate_vm_tlb();
202
203 /* Record the fact that this vCPU is now running on this CPU. */
204 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
205 new_vcpu_index;
206 }
207}
208
David Brazdil768f69c2019-12-19 15:46:12 +0000209noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100210{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000211 (void)elr;
212 (void)spsr;
213
Fuad Tabbad1d67982020-01-08 11:28:29 +0000214 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100215}
216
David Brazdil768f69c2019-12-19 15:46:12 +0000217noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000219 (void)elr;
220 (void)spsr;
221
Fuad Tabbad1d67982020-01-08 11:28:29 +0000222 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000223}
224
David Brazdil768f69c2019-12-19 15:46:12 +0000225noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226{
227 (void)elr;
228 (void)spsr;
229
Fuad Tabbad1d67982020-01-08 11:28:29 +0000230 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000231}
232
David Brazdil768f69c2019-12-19 15:46:12 +0000233noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000234{
235 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000236 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000237
238 (void)spsr;
239
Fuad Tabbac76466d2019-09-06 10:42:12 +0100240 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000241 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100242 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000243 dlog_error(
244 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
245 "far=%#x\n",
246 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100247 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 dlog_error(
249 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
250 "far=invalid\n",
251 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100252 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100253
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000254 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100255
256 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000257 dlog_error(
258 "Unknown current sync exception pc=%#x, esr=%#x, "
259 "ec=%#x\n",
260 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100261 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100262 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000263
Andrew Sculla9c172d2019-04-03 14:10:00 +0100264 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100265}
266
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100267/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000268 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
269 * arch_regs.
270 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000271static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000272{
273 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200274 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000275 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200276 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000277 }
278}
279
280/**
281 * Sets or clears the VI bit in the HCR_EL2 register.
282 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000283static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000284{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200285 struct vcpu *vcpu = current();
286 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000287
Andrew Walbran3d84a262018-12-13 14:41:19 +0000288 if (enable) {
289 hcr_el2 |= HCR_EL2_VI;
290 } else {
291 hcr_el2 &= ~HCR_EL2_VI;
292 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200293 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000294}
295
Manish Pandey35e452f2021-02-18 21:36:34 +0000296/**
297 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
298 * arch_regs.
299 */
300static void set_virtual_fiq(struct arch_regs *r, bool enable)
301{
302 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200303 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000304 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200305 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000306 }
307}
308
309/**
310 * Sets or clears the VF bit in the HCR_EL2 register.
311 */
312static void set_virtual_fiq_current(bool enable)
313{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200314 struct vcpu *vcpu = current();
315 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000316
317 if (enable) {
318 hcr_el2 |= HCR_EL2_VF;
319 } else {
320 hcr_el2 &= ~HCR_EL2_VF;
321 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200322 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000323}
324
J-Alvesb37fd082020-10-22 12:29:21 +0100325#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100326
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100327/**
328 * Handle special direct messages from SPMD to SPMC. For now related to power
329 * management only.
330 */
331static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
332{
J-Alvesd6f4e142021-03-05 13:33:59 +0000333 ffa_vm_id_t sender = ffa_sender(*args);
334 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100335 ffa_vm_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000336 uint32_t fwk_msg = ffa_fwk_msg(*args);
337 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100338
339 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000340 * Check if direct message request is originating from the SPMD,
341 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100342 */
343 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000344 current_vm_id == HF_OTHER_WORLD_ID) ||
345 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100346 return false;
347 }
348
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000349 switch (fwk_msg_func_id) {
350 case SPMD_FWK_MSG_PSCI: {
351 switch (args->arg3) {
352 case PSCI_CPU_OFF: {
353 struct vm *vm = vm_get_first_boot();
354 struct vcpu *vcpu =
355 vm_get_vcpu(vm, vcpu_index(current));
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100356
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000357 /*
358 * TODO: the PM event reached the SPMC. In a later
359 * iteration, the PM event can be passed to the SP by
360 * resuming it.
361 */
362 *args = (struct ffa_value){
363 .func = FFA_MSG_SEND_DIRECT_RESP_32,
364 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) |
365 HF_SPMD_VM_ID,
366 .arg2 = 0U};
367
368 dlog_verbose("%s cpu off notification cpuid %#x\n",
369 __func__, vcpu->cpu->id);
370 cpu_off(vcpu->cpu);
371 break;
372 }
373 default:
374 dlog_verbose("%s PSCI message not handled %#x\n",
375 __func__, args->arg3);
376 return false;
377 }
378 }
379 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
380 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100381 *args = (struct ffa_value){
382 .func = FFA_MSG_SEND_DIRECT_RESP_32,
383 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000384 /* Set bit 31 since this is a framework message. */
385 .arg2 = SPMD_FWK_MSG_BIT |
386 SPMD_FWK_MSG_FFA_VERSION_RESP,
387 .arg3 = ret.func};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100388 break;
389 }
390 default:
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000391 dlog_verbose("%s message not handled %#x\n", __func__, fwk_msg);
392 *args = (struct ffa_value){
393 .func = FFA_MSG_SEND_DIRECT_RESP_32,
394 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
395 /* Set bit 31 since this is a framework message. */
396 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100397 }
398
399 return true;
400}
401
J-Alvesb37fd082020-10-22 12:29:21 +0100402#endif
403
Andrew Scullae9962e2019-10-03 16:51:16 +0100404/**
405 * Checks whether to block an SMC being forwarded from a VM.
406 */
407static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100408{
Andrew Scullae9962e2019-10-03 16:51:16 +0100409 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100410
Andrew Scullae9962e2019-10-03 16:51:16 +0100411 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
412 if (func == vm->smc_whitelist.smcs[i]) {
413 return false;
414 }
415 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100416
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100417 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000418 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100419
420 /* Access is still allowed in permissive mode. */
421 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100422}
423
424/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100425 * Applies SMC access control according to manifest and forwards the call if
426 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100427 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100428static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100429{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100430 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000431 uint32_t client_id = vm->id;
432 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100433
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000434 if (smc_is_blocked(vm, args->func)) {
435 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100436 return;
437 }
438
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100439 /*
440 * Set the Client ID but keep the existing Secure OS ID and anything
441 * else (currently unspecified) that the client may have passed in the
442 * upper bits.
443 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000444 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000445 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
446 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100447
Andrew Scullae9962e2019-10-03 16:51:16 +0100448 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000449 * Preserve the value passed by the caller, rather than the generated
450 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100451 * may be in x7, but the SMCs that we are forwarding are legacy calls
452 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
453 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000454 ret.arg7 = arg7;
455
456 plat_smc_post_forward(*args, &ret);
457
458 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100459}
460
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200461/**
462 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100463 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
464 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
465 * (from the normal world via EL3). The function returns true when the call is
466 * handled. The *next pointer is updated to the next vCPU to run, which might be
467 * the 'other world' vCPU if the call originated from the virtual FF-A instance
468 * and has to be forwarded down to EL3, or left as is to resume the current
469 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200470 */
471static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
472 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100473{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000474 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000475
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100476 /*
477 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100478 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100479 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000480 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100481 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000482 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100483 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100484 case FFA_PARTITION_INFO_GET_32: {
485 struct ffa_uuid uuid;
486
487 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
488 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000489 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100490 return true;
491 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100492 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200493 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100494 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000495 case FFA_SPM_ID_GET_32:
496 *args = api_ffa_spm_id_get();
497 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100498 case FFA_FEATURES_32:
499 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100500 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100501 case FFA_RX_RELEASE_32:
Federico Recanati7bef0b92022-03-17 14:56:22 +0100502 *args = api_ffa_rx_release(ffa_receiver(*args), current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000503 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000504 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100505 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
506 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200507 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000508 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100509 case FFA_RXTX_UNMAP_32:
510 *args = api_ffa_rxtx_unmap(args->arg1, current);
511 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100512 case FFA_RX_ACQUIRE_32:
513 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
514 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100515 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200516 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100517 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100518 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000519 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
Federico Recanati86f6cde2022-04-28 19:44:49 +0200520 ffa_msg_send_size(*args), current,
521 next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100522 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100523 case FFA_MSG_SEND2_32:
524 *args = api_ffa_msg_send2(ffa_sender(*args),
525 ffa_msg_send2_flags(*args), current);
526 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100527 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600528 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100529 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100530 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200531 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100532 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100533 case FFA_RUN_32:
534 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200535 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100536 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100537 case FFA_MEM_DONATE_32:
538 case FFA_MEM_LEND_32:
539 case FFA_MEM_SHARE_32:
540 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
541 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200542 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000543 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100544 case FFA_MEM_RETRIEVE_REQ_32:
545 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
546 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200547 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000548 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100549 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200550 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000551 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100552 case FFA_MEM_RECLAIM_32:
553 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100554 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200555 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000556 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100557 case FFA_MEM_FRAG_RX_32:
558 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
559 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200560 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100561 return true;
562 case FFA_MEM_FRAG_TX_32:
563 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
564 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200565 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100566 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000567 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100568 case FFA_MSG_SEND_DIRECT_REQ_32: {
569#if SECURE_WORLD == 1
570 if (spmd_handler(args, current)) {
571 return true;
572 }
573#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000574 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
575 ffa_receiver(*args), *args,
576 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000577 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100578 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000579 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000580 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000581 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
582 ffa_receiver(*args), *args,
583 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000584 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000585 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200586 /*
587 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
588 * The callee must return NOT_SUPPORTED if this function is
589 * invoked by a caller that implements version v1.0 of
590 * the Framework.
591 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100592 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
593 current);
594 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100595 case FFA_NOTIFICATION_BITMAP_CREATE_32:
596 *args = api_ffa_notification_bitmap_create(
597 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
598 current);
599 return true;
600 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
601 *args = api_ffa_notification_bitmap_destroy(
602 (ffa_vm_id_t)args->arg1, current);
603 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000604 case FFA_NOTIFICATION_BIND_32:
605 *args = api_ffa_notification_update_bindings(
606 ffa_sender(*args), ffa_receiver(*args), args->arg2,
607 ffa_notifications_bitmap(args->arg3, args->arg4), true,
608 current);
609 return true;
610 case FFA_NOTIFICATION_UNBIND_32:
611 *args = api_ffa_notification_update_bindings(
612 ffa_sender(*args), ffa_receiver(*args), 0,
613 ffa_notifications_bitmap(args->arg3, args->arg4), false,
614 current);
615 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700616 case FFA_MEM_PERM_SET_32:
617 case FFA_MEM_PERM_SET_64:
618 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
619 args->arg3, current);
620 return true;
621 case FFA_MEM_PERM_GET_32:
622 case FFA_MEM_PERM_GET_64:
623 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
624 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100625 case FFA_NOTIFICATION_SET_32:
626 *args = api_ffa_notification_set(
627 ffa_sender(*args), ffa_receiver(*args), args->arg2,
628 ffa_notifications_bitmap(args->arg3, args->arg4),
629 current);
630 return true;
631 case FFA_NOTIFICATION_GET_32:
632 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000633 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
634 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100635 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100636 case FFA_NOTIFICATION_INFO_GET_64:
637 *args = api_ffa_notification_info_get(current);
638 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500639 case FFA_INTERRUPT_32:
Madhukar Pappireddydc0c8012022-06-21 15:23:14 -0500640 *args = plat_ffa_handle_secure_interrupt(current, next, true);
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500641 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100642 case FFA_CONSOLE_LOG_32:
643 case FFA_CONSOLE_LOG_64:
644 *args = api_ffa_console_log(*args, current);
645 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100646 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100647
648 return false;
649}
650
651/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000652 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100653 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000654static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100655{
Manish Pandey35e452f2021-02-18 21:36:34 +0000656 struct vcpu_locked vcpu_locked;
657
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100658 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800659 if (current()->vm->el0_partition) {
660 return;
661 }
662
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100663 /*
664 * Not switching vCPUs, set the bit for the current vCPU
665 * directly in the register.
666 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000667 vcpu_locked = vcpu_lock(current());
668 set_virtual_irq_current(
669 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
670 set_virtual_fiq_current(
671 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
672 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100673 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800674 if (next->vm->el0_partition) {
675 return;
676 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100677 /*
678 * About to switch vCPUs, set the bit for the vCPU to which we
679 * are switching in the saved copy of the register.
680 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000681
682 vcpu_locked = vcpu_lock(next);
683 set_virtual_irq(&next->regs,
684 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
685 set_virtual_fiq(&next->regs,
686 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
687 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100688 }
689}
690
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100691/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100692 * Handles PSCI and FF-A calls and writes the return value back to the registers
693 * of the vCPU. This is shared between smc_handler and hvc_handler.
694 *
695 * Returns true if the call was handled.
696 */
697static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
698 struct vcpu **next)
699{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100700 /* Do not expect PSCI calls emitted from within the secure world. */
701#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100702 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
703 &vcpu->regs.r[0], next)) {
704 return true;
705 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100706#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100707
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100708 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100709#if SECURE_WORLD == 1
710 /*
711 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200712 * Receiver Interrupt has been delayed, and trigger it on
713 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100714 */
715 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
716 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
717 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
718 }
719#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100720 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000721 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100722 return true;
723 }
724
725 return false;
726}
727
728/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100729 * Processes SMC instruction calls.
730 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000731static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100732{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100733 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000734 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100735
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100736 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000737 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100738 }
739
Andrew Walbran85c37662019-12-05 16:29:33 +0000740 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100741 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000742 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000743 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100744 }
745
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000746 smc_forwarder(vcpu->vm, &args);
747 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000748 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100749}
750
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100751#if SECURE_WORLD == 1
752
753/**
754 * Called from other_world_loop return from SMC.
755 * Processes SMC calls originating from the NWd.
756 */
757struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
758{
759 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
760 struct vcpu *next = NULL;
761
762 if (hvc_smc_handler(args, vcpu, &next)) {
763 return next;
764 }
765
766 /*
767 * If the SMC emitted by the normal world is not handled in the secure
768 * world then return an error stating such ABI is not supported. Only
769 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
770 * directly because the SPMD smc handler would not recognize it as a
771 * standard FF-A call returning from the SPMC.
772 */
773 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
774
775 return NULL;
776}
777
778#endif
779
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000780/*
781 * Exception vector offsets.
782 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
783 */
784
785/**
786 * Offset for synchronous exceptions at current EL with SPx.
787 */
788#define OFFSET_CURRENT_SPX UINT64_C(0x200)
789
790/**
791 * Offset for synchronous exceptions at lower EL using AArch64.
792 */
793#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
794
795/**
796 * Offset for synchronous exceptions at lower EL using AArch32.
797 */
798#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
799
800/**
801 * Returns the address for the exception handler at EL1.
802 */
803static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
804{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800805 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
806 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000807 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
808 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
809
810 if (pe_mode == PSR_PE_MODE_EL0T) {
811 if (is_arch32) {
812 base_addr += OFFSET_LOWER_EL_32;
813 } else {
814 base_addr += OFFSET_LOWER_EL_64;
815 }
816 } else {
817 CHECK(!is_arch32);
818 base_addr += OFFSET_CURRENT_SPX;
819 }
820
821 return base_addr;
822}
823
824/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000825 * Injects an exception with the specified Exception Syndrom Register value into
826 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000827 *
828 * NOTE: This function assumes that the lazy registers haven't been saved, and
829 * writes to the lazy registers of the CPU directly instead of the vCPU.
830 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100831static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
832 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000833{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000834 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000835
836 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800837 if (has_vhe_support()) {
838 write_msr(MSR_ESR_EL12, esr_el1_value);
839 write_msr(MSR_FAR_EL12, far_el1_value);
840 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
841 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
842 } else {
843 write_msr(esr_el1, esr_el1_value);
844 write_msr(far_el1, far_el1_value);
845 write_msr(elr_el1, vcpu->regs.pc);
846 write_msr(spsr_el1, vcpu->regs.spsr);
847 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000848
849 /*
850 * Mask (disable) interrupts and run in EL1h mode.
851 * EL1h mode is used because by default, taking an exception selects the
852 * stack pointer for the target Exception level. The software can change
853 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000854 */
855 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
856
857 /* Transfer control to the exception hander. */
858 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000859}
860
861/**
862 * Injects a Data Abort exception (same exception level).
863 */
864static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100865 uintreg_t esr_el2,
866 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000867{
868 /*
869 * ISS encoding remains the same, but the EC is changed to reflect
870 * where the exception came from.
871 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
872 */
873 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
874 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
875
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100876 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000877 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000878
Fuad Tabbac3847c72020-08-11 09:32:25 +0100879 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000880}
881
882/**
883 * Injects a Data Abort exception (same exception level).
884 */
885static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100886 uintreg_t esr_el2,
887 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000888{
889 /*
890 * ISS encoding remains the same, but the EC is changed to reflect
891 * where the exception came from.
892 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
893 */
894 uintreg_t esr_el1_value =
895 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
896 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
897
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100898 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000899 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000900
Fuad Tabbac3847c72020-08-11 09:32:25 +0100901 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000902}
903
904/**
905 * Injects an exception with an unknown reason into the EL1.
906 */
907static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
908{
909 uintreg_t esr_el1_value =
910 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100911
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200912 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
913 vcpu->vm->id);
914
Fuad Tabbac3847c72020-08-11 09:32:25 +0100915 /*
916 * The value of the far_el2 register is UNKNOWN in this case,
917 * therefore, don't propagate it to avoid leaking sensitive information.
918 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200919 inject_el1_exception(vcpu, esr_el1_value, 0);
920}
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000921
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200922/**
923 * Injects an exception because of a system register trap.
924 */
925static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
926 uintreg_t esr_el2)
927{
928 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
929
Andrew Walbran17eebf92020-02-05 16:35:49 +0000930 dlog_notice(
931 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
932 "crm=%d, op2=%d, rt=%d.\n",
933 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
934 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
935 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000936
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200937 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000938}
939
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100940static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100941{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100942 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100943 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100944
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100945 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100946 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100947 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100948
Andrew Walbran7f920af2019-09-03 17:09:30 +0100949 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000950 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100951 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000952 break;
953
954 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100955 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100956 break;
957
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000958 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000959 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
960 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000961 break;
962
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000963 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100964 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000965 break;
966
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000967 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100968 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
969 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000970 break;
971
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100972 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100973 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100974 break;
975
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500976#if SECURE_WORLD == 1
977 case HF_INTERRUPT_DEACTIVATE:
978 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
979 args.arg1, args.arg2, vcpu);
980 break;
981#endif
982
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100983 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100984 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100985 }
986
Manish Pandey35e452f2021-02-18 21:36:34 +0000987 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000988
Andrew Walbran59182d52019-09-23 17:55:39 +0100989 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100990}
991
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100992struct vcpu *irq_lower(void)
993{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500994#if SECURE_WORLD == 1
995 struct vcpu *next = NULL;
996
Madhukar Pappireddydc0c8012022-06-21 15:23:14 -0500997 plat_ffa_handle_secure_interrupt(current(), &next, false);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500998
999 /*
1000 * Since we are in interrupt context, set the bit for the
1001 * next vCPU directly in the register.
1002 */
1003 vcpu_update_virtual_interrupts(next);
1004
1005 return next;
1006#else
Andrew Scull9726c252019-01-23 13:44:19 +00001007 /*
1008 * Switch back to primary VM, interrupts will be handled there.
1009 *
1010 * If the VM has aborted, this vCPU will be aborted when the scheduler
1011 * tries to run it again. This means the interrupt will not be delayed
1012 * by the aborted VM.
1013 *
1014 * TODO: Only switch when the interrupt isn't for the current VM.
1015 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001016 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001017#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001018}
1019
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001020struct vcpu *fiq_lower(void)
1021{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001022#if SECURE_WORLD == 1
1023 struct vcpu_locked current_locked;
1024 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001025 int64_t ret;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001026
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001027 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1028
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001029 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001030 uint8_t pmr = plat_interrupts_get_priority_mask();
1031
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001032 /* Mask all interrupts */
1033 plat_interrupts_set_priority_mask(0x0);
1034
1035 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001036 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001037 ret = api_interrupt_inject_locked(current_locked,
1038 HF_MANAGED_EXIT_INTID,
1039 current_vcpu, NULL);
1040 if (ret != 0) {
1041 panic("Failed to inject managed exit interrupt\n");
1042 }
1043
1044 /* Entering managed exit sequence. */
1045 current_vcpu->processing_managed_exit = true;
1046
1047 vcpu_unlock(&current_locked);
1048
1049 /*
1050 * Since we are in interrupt context, set the bit for the
1051 * current vCPU directly in the register.
1052 */
1053 vcpu_update_virtual_interrupts(NULL);
1054
1055 /* Resume current vCPU. */
1056 return NULL;
1057 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001058
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001059 /*
1060 * Unwind Normal World Scheduled Call chain in response to NS
1061 * Interrupt.
1062 */
1063 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001064#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001065 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001066#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001067}
1068
Fuad Tabbad1d67982020-01-08 11:28:29 +00001069noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001070{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001071 /*
1072 * SError exceptions should be isolated and handled by the responsible
1073 * VM/exception level. Getting here indicates a bug, that isolation is
1074 * not working, or a processor that does not support ARMv8.2-IESB, in
1075 * which case Hafnium routes SError exceptions to EL2 (here).
1076 */
1077 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001078}
1079
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001080/**
1081 * Initialises a fault info structure. It assumes that an FnV bit exists at
1082 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1083 * the ESR (the fault status code) are 010000; this is the case for both
1084 * instruction and data aborts, but not necessarily for other exception reasons.
1085 */
1086static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001087 const struct vcpu *vcpu,
1088 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001089{
1090 uint32_t fsc = esr & 0x3f;
1091 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001092 uint64_t hpfar_el2_val;
1093 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001094
1095 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001096 r.pc = va_init(vcpu->regs.pc);
1097
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001098 /* Get Hypervisor IPA Fault Address value. */
1099 hpfar_el2_val = read_msr(hpfar_el2);
1100
1101 /* Extract Faulting IPA. */
1102 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1103
1104#if SECURE_WORLD == 1
1105
1106 /**
1107 * Determine if faulting IPA targets NS space.
1108 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1109 * the faulting Stage-1 address output is a secure or non-secure IPA.
1110 */
1111 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1112 r.mode |= MM_MODE_NS;
1113 }
1114
1115#endif
1116
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001117 /*
1118 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1119 * indicates that we cannot rely on far_el2.
1120 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001121 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001122 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001123 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001124 } else {
1125 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001126 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001127 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1128 }
1129
1130 return r;
1131}
1132
Fuad Tabbac3847c72020-08-11 09:32:25 +01001133struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001134{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001135 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001136 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001137 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001138 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001139 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001140 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001141
Fuad Tabbac76466d2019-09-06 10:42:12 +01001142 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001143 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001144 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001145 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001146
1147 /*
1148 * For EL0 partitions, treat both WFI and WFE the same way so
1149 * that FFA_RUN can be called on the partition to resume it. If
1150 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1151 * in blocked waiting for interrupt but we cannot inject
1152 * interrupts into EL0 partitions.
1153 */
1154 if (is_el0_partition) {
1155 api_yield(vcpu, &new_vcpu);
1156 return new_vcpu;
1157 }
1158
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001159 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001160 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001161 /* WFE */
1162 /*
1163 * TODO: consider giving the scheduler more context,
1164 * somehow.
1165 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001166 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001167 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001168 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001169 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001170 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001171
Fuad Tabbab86325a2020-01-10 13:38:15 +00001172 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001173 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001174 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001175
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001176 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001177 if (is_el0_partition) {
1178 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001179 /*
1180 * Abort EL0 context if we should not resume the
1181 * context, or it is an alignment fault.
1182 * vcpu_handle_page_fault() only checks the mode of the
1183 * page in an architecture agnostic way but alignment
1184 * faults on aarch64 can happen on a correctly mapped
1185 * page.
1186 */
1187 if (!resume || ((esr & 0x3f) == 0x21)) {
1188 return api_abort(vcpu);
1189 }
1190 }
1191
1192 if (resume) {
1193 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001194 }
1195
Fuad Tabbab86325a2020-01-10 13:38:15 +00001196 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001197 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001198
Fuad Tabbab86325a2020-01-10 13:38:15 +00001199 /* Schedule the same VM to continue running. */
1200 return NULL;
1201
1202 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001203 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001204
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001205 if (vcpu_handle_page_fault(vcpu, &info)) {
1206 return NULL;
1207 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001208
1209 if (is_el0_partition) {
1210 dlog_warning("Instruction abort on EL0 partition\n");
1211 return api_abort(vcpu);
1212 }
1213
Fuad Tabbab86325a2020-01-10 13:38:15 +00001214 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001215 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001216
Fuad Tabbab86325a2020-01-10 13:38:15 +00001217 /* Schedule the same VM to continue running. */
1218 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001219 case EC_SVC:
1220 CHECK(is_el0_partition);
1221 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001222 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001223 if (is_el0_partition) {
1224 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1225 return api_abort(vcpu);
1226 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001227 return hvc_handler(vcpu);
1228
Fuad Tabbab86325a2020-01-10 13:38:15 +00001229 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001230 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001231 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001232
1233 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001234 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001235
Andrew Walbran33645652019-04-15 12:29:31 +01001236 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001237 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001238
Fuad Tabbab86325a2020-01-10 13:38:15 +00001239 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001240 /*
1241 * NOTE: This should never be reached because it goes through a
1242 * separate path handled by handle_system_register_access().
1243 */
1244 panic("Handled by handle_system_register_access().");
1245
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001246 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001247 dlog_notice(
1248 "Unknown lower sync exception pc=%#x, esr=%#x, "
1249 "ec=%#x\n",
1250 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001251 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001252 }
1253
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001254 if (is_el0_partition) {
1255 return api_abort(vcpu);
1256 }
1257
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001258 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001259 * The exception wasn't handled. Inject to the VM to give it chance to
1260 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001261 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001262 inject_el1_unknown_exception(vcpu, esr);
1263
1264 /* Schedule the same VM to continue running. */
1265 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001266}
1267
Fuad Tabbac76466d2019-09-06 10:42:12 +01001268/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001269 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001270 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001271 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001272void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001273{
1274 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001275 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001276 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001277
Fuad Tabbab86325a2020-01-10 13:38:15 +00001278 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001279 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001280 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001281 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001282 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001283 if (debug_el1_is_register_access(esr_el2)) {
1284 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001285 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001286 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001287 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001288 } else if (perfmon_is_register_access(esr_el2)) {
1289 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001290 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001291 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001292 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001293 } else if (feature_id_is_register_access(esr_el2)) {
1294 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001295 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001296 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001297 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001298 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001299 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001300 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001301 }
1302
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001303 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001304 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001305}