blob: b33298c002043270fc260577db80208f719986af [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Olivier Deprez112d2b52020-09-30 07:39:23 +020014#include "hf/arch/other_world.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010024#include "hf/vm.h"
25
Andrew Scullf35a5c92018-08-07 18:09:46 +010026#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010027
Fuad Tabbac76466d2019-09-06 10:42:12 +010028#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000029#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010030#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010031#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010032#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010033#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000034#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010035#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010036
Fuad Tabbac76466d2019-09-06 10:42:12 +010037/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020038 * Hypervisor Fault Address Register Non-Secure.
39 */
40#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
41
42/**
43 * Hypervisor Fault Address Register Faulting IPA.
44 */
45#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
46
47/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010048 * Gets the value to increment for the next PC.
49 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
50 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000051#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010052
Fuad Tabbac76466d2019-09-06 10:42:12 +010053/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010054 * The Client ID field within X7 for an SMC64 call.
55 */
56#define CLIENT_ID_MASK UINT64_C(0xffff)
57
58/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010059 * Returns a reference to the currently executing vCPU.
60 */
Andrew Scullc960c032018-10-24 15:13:35 +010061static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000062{
63 return (struct vcpu *)read_msr(tpidr_el2);
64}
65
Andrew Walbran1f8d4872018-12-20 11:21:32 +000066/**
67 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
68 * informs the arch-independent sections that registers have been saved.
69 */
70void complete_saving_state(struct vcpu *vcpu)
71{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010072 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
73 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000074
75 api_regs_state_saved(vcpu);
76
77 /*
78 * If switching away from the primary, copy the current EL0 virtual
79 * timer registers to the corresponding EL2 physical timer registers.
80 * This is used to emulate the virtual timer for the primary in case it
81 * should fire while the secondary is running.
82 */
83 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
84 /*
85 * Clear timer control register before copying compare value, to
86 * avoid a spurious timer interrupt. This could be a problem if
87 * the interrupt is configured as edge-triggered, as it would
88 * then be latched in.
89 */
90 write_msr(cnthp_ctl_el2, 0);
91 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
92 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
93 }
94}
95
96/**
97 * Restores the state of per-vCPU peripherals, such as the virtual timer.
98 */
99void begin_restoring_state(struct vcpu *vcpu)
100{
101 /*
102 * Clear timer control register before restoring compare value, to avoid
103 * a spurious timer interrupt. This could be a problem if the interrupt
104 * is configured as edge-triggered, as it would then be latched in.
105 */
106 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100107 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
108 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000109
110 /*
111 * If we are switching (back) to the primary, disable the EL2 physical
112 * timer which was being used to emulate the EL0 virtual timer, as the
113 * virtual timer is now running for the primary again.
114 */
115 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
116 write_msr(cnthp_ctl_el2, 0);
117 write_msr(cnthp_cval_el2, 0);
118 }
119}
120
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100122 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
123 * current VMID.
124 */
125static void invalidate_vm_tlb(void)
126{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100127 /*
128 * Ensure that the last VTTBR write has taken effect so we invalidate
129 * the right set of TLB entries.
130 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100131 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100132
Andrew Walbran1f32e722019-06-07 17:57:26 +0100133 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100134
135 /*
136 * Ensure that no instructions are fetched for the VM until after the
137 * TLB invalidation has taken effect.
138 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100139 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100140
141 /*
142 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000143 * TLB invalidation has taken effect. Non-shareable is enough because
144 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100145 */
David Brazdil851948e2019-08-09 12:02:12 +0100146 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100147}
148
149/**
150 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
151 * the same VM which was run on the current pCPU.
152 *
153 * This is necessary because VMs may (contrary to the architecture
154 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
155 * workaround:
156 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
157 */
158void maybe_invalidate_tlb(struct vcpu *vcpu)
159{
160 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100161 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100162
163 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
164 new_vcpu_index) {
165 /*
166 * The vCPU has changed since the last time this VM was run on
167 * this pCPU, so we need to invalidate the TLB.
168 */
169 invalidate_vm_tlb();
170
171 /* Record the fact that this vCPU is now running on this CPU. */
172 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
173 new_vcpu_index;
174 }
175}
176
David Brazdil768f69c2019-12-19 15:46:12 +0000177noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100178{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000179 (void)elr;
180 (void)spsr;
181
Fuad Tabbad1d67982020-01-08 11:28:29 +0000182 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100183}
184
David Brazdil768f69c2019-12-19 15:46:12 +0000185noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100186{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000187 (void)elr;
188 (void)spsr;
189
Fuad Tabbad1d67982020-01-08 11:28:29 +0000190 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000191}
192
David Brazdil768f69c2019-12-19 15:46:12 +0000193noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000194{
195 (void)elr;
196 (void)spsr;
197
Fuad Tabbad1d67982020-01-08 11:28:29 +0000198 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000199}
200
David Brazdil768f69c2019-12-19 15:46:12 +0000201noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000202{
203 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000204 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000205
206 (void)spsr;
207
Fuad Tabbac76466d2019-09-06 10:42:12 +0100208 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000209 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100210 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000211 dlog_error(
212 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
213 "far=%#x\n",
214 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100215 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000216 dlog_error(
217 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
218 "far=invalid\n",
219 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100220 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100221
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000222 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100223
224 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000225 dlog_error(
226 "Unknown current sync exception pc=%#x, esr=%#x, "
227 "ec=%#x\n",
228 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100229 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100230 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000231
Andrew Sculla9c172d2019-04-03 14:10:00 +0100232 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100233}
234
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100235/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000236 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
237 * arch_regs.
238 */
239static void set_virtual_interrupt(struct arch_regs *r, bool enable)
240{
241 if (enable) {
242 r->lazy.hcr_el2 |= HCR_EL2_VI;
243 } else {
244 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
245 }
246}
247
248/**
249 * Sets or clears the VI bit in the HCR_EL2 register.
250 */
251static void set_virtual_interrupt_current(bool enable)
252{
253 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000254
Andrew Walbran3d84a262018-12-13 14:41:19 +0000255 if (enable) {
256 hcr_el2 |= HCR_EL2_VI;
257 } else {
258 hcr_el2 &= ~HCR_EL2_VI;
259 }
260 write_msr(hcr_el2, hcr_el2);
261}
262
J-Alvesb37fd082020-10-22 12:29:21 +0100263#if SECURE_WORLD == 1
264static bool sp_boot_next(struct vcpu *current, struct vcpu **next,
265 struct ffa_value *ffa_ret)
266{
267 struct vm_locked current_vm_locked;
268 struct vm *vm_next = NULL;
269 bool ret = false;
270
271 /*
272 * If VM hasn't been initialized, initialize it and traverse
273 * booting list following "next_boot" field in the VM structure.
274 * Once all the SPs have been booted (when "next_boot" is NULL),
275 * return execution to the NWd.
276 */
277 current_vm_locked = vm_lock(current->vm);
278 if (current_vm_locked.vm->initialized == false) {
279 current_vm_locked.vm->initialized = true;
280 dlog_verbose("Initialized VM: %#x, boot_order: %u\n",
281 current_vm_locked.vm->id,
282 current_vm_locked.vm->boot_order);
283
284 if (current_vm_locked.vm->next_boot != NULL) {
285 current->state = VCPU_STATE_BLOCKED_MAILBOX;
286 vm_next = current_vm_locked.vm->next_boot;
287 CHECK(vm_next->initialized == false);
288 *next = vm_get_vcpu(vm_next, vcpu_index(current));
289 arch_regs_reset(*next);
290 (*next)->cpu = current->cpu;
291 (*next)->state = VCPU_STATE_RUNNING;
292 (*next)->regs_available = false;
293
294 *ffa_ret = (struct ffa_value){.func = FFA_INTERRUPT_32};
295 ret = true;
296 goto out;
297 }
298
299 dlog_verbose("Finished initializing all VMs.\n");
300 }
301
302out:
303 vm_unlock(&current_vm_locked);
304 return ret;
305}
306#endif
307
Andrew Scullae9962e2019-10-03 16:51:16 +0100308/**
309 * Checks whether to block an SMC being forwarded from a VM.
310 */
311static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100312{
Andrew Scullae9962e2019-10-03 16:51:16 +0100313 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100314
Andrew Scullae9962e2019-10-03 16:51:16 +0100315 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
316 if (func == vm->smc_whitelist.smcs[i]) {
317 return false;
318 }
319 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100320
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100321 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000322 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100323
324 /* Access is still allowed in permissive mode. */
325 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100326}
327
328/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100329 * Applies SMC access control according to manifest and forwards the call if
330 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100331 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100332static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100333{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100334 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000335 uint32_t client_id = vm->id;
336 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100337
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000338 if (smc_is_blocked(vm, args->func)) {
339 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100340 return;
341 }
342
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100343 /*
344 * Set the Client ID but keep the existing Secure OS ID and anything
345 * else (currently unspecified) that the client may have passed in the
346 * upper bits.
347 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000348 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000349 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
350 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100351
Andrew Scullae9962e2019-10-03 16:51:16 +0100352 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000353 * Preserve the value passed by the caller, rather than the generated
354 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100355 * may be in x7, but the SMCs that we are forwarding are legacy calls
356 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
357 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000358 ret.arg7 = arg7;
359
360 plat_smc_post_forward(*args, &ret);
361
362 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100363}
364
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200365/**
366 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100367 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
368 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
369 * (from the normal world via EL3). The function returns true when the call is
370 * handled. The *next pointer is updated to the next vCPU to run, which might be
371 * the 'other world' vCPU if the call originated from the virtual FF-A instance
372 * and has to be forwarded down to EL3, or left as is to resume the current
373 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200374 */
375static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
376 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100377{
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000378 uint32_t func = args->func & ~SMCCC_CONVENTION_MASK;
379
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100380 /*
381 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100382 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100383 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000384 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100385 case FFA_VERSION_32:
386 *args = api_ffa_version(args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100387 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100388 case FFA_PARTITION_INFO_GET_32: {
389 struct ffa_uuid uuid;
390
391 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
392 &uuid);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200393 *args = api_ffa_partition_info_get(current, &uuid);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100394 return true;
395 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100396 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200397 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100398 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100399 case FFA_FEATURES_32:
400 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100401 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100402 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200403 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000404 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100405 case FFA_RXTX_MAP_32:
406 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
407 ipa_init(args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200408 current, next);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000409 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100410 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200411 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100412 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100413 case FFA_MSG_SEND_32:
414 *args = api_ffa_msg_send(
415 ffa_msg_send_sender(*args),
416 ffa_msg_send_receiver(*args), ffa_msg_send_size(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200417 ffa_msg_send_attributes(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100418 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100419 case FFA_MSG_WAIT_32:
J-Alvesb37fd082020-10-22 12:29:21 +0100420#if SECURE_WORLD == 1
421 if (sp_boot_next(current, next, args)) {
422 return true;
423 }
424#endif
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200425 *args = api_ffa_msg_recv(true, current, next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100426 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100427 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200428 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100429 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100430 case FFA_RUN_32:
431 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200432 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100433 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100434 case FFA_MEM_DONATE_32:
435 case FFA_MEM_LEND_32:
436 case FFA_MEM_SHARE_32:
437 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
438 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200439 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000440 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100441 case FFA_MEM_RETRIEVE_REQ_32:
442 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
443 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200444 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000445 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100446 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200447 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000448 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100449 case FFA_MEM_RECLAIM_32:
450 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100451 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200452 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000453 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100454 case FFA_MEM_FRAG_RX_32:
455 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
456 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200457 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100458 return true;
459 case FFA_MEM_FRAG_TX_32:
460 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
461 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200462 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100463 return true;
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000464 case FFA_MSG_SEND_DIRECT_REQ_32:
465 *args = api_ffa_msg_send_direct_req(
466 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200467 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000468 return true;
469 case FFA_MSG_SEND_DIRECT_RESP_32:
470 *args = api_ffa_msg_send_direct_resp(
471 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200472 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000473 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100474 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100475
476 return false;
477}
478
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200479#if SECURE_WORLD == 1
480
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200481/**
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100482 * Called to switch to the other world and handle FF-A calls from it. Returns
483 * when it is ready to run a secure partition again.
484 *
485 * Expects that `other_world_vcpu` points to the vCPU of the 'other world VM'
486 * which corresponds to this physical CPU, and that `*next` is `NULL`.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200487 */
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100488static void other_world_switch_loop(struct vcpu *other_world_vcpu,
489 struct vcpu **next)
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200490{
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100491 struct ffa_value other_world_args =
492 arch_regs_get_args(&other_world_vcpu->regs);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200493
Andrew Walbran45633dd2020-10-07 17:59:54 +0100494 CHECK(!vm_id_is_current_world(other_world_vcpu->vm->id));
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100495 CHECK(*next == NULL);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200496
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100497 while (*next == NULL) {
498 /*
499 * Either we just entered the function or the last FF-A call
500 * from the other world was handled and next is still NULL,
501 * which means that the result should be passed back to the
502 * other world.
503 */
504 other_world_args = smc_ffa_call(other_world_args);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200505
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100506 /*
507 * The call to EL3 returned, thus other_world_args contains an
508 * FF-A call from the physical FF-A instance. Handle it. At this
509 * point *next is still NULL, which means that we will return
510 * the result of the call back to EL3 unless the API handler
511 * sets *next to something different.
512 */
513 if (!ffa_handler(&other_world_args, other_world_vcpu, next)) {
514 other_world_args.func = SMCCC_ERROR_UNKNOWN;
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200515 }
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200516 }
517
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100518 /*
Andrew Walbran45633dd2020-10-07 17:59:54 +0100519 * ffa_handler set *next to something, which means it wants to switch
520 * back to an SP in EL1. It must be something in this world though, as
521 * if it wanted to return back to the other world (where the last FF-A
522 * call came from) it wouldn't have set *next at all.
523 */
524 CHECK(vm_id_is_current_world((*next)->vm->id));
525
526 /*
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100527 * Store the return value on the other world vCPU, ready for next time
528 * we switch to it (in case they aren't overwritten at that point by
529 * whatever API function decides to make the switch).
530 */
531 arch_regs_set_retval(&other_world_vcpu->regs, other_world_args);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200532}
533
534#endif
535
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100536/**
537 * Set or clear VI bit according to pending interrupts.
538 */
539static void update_vi(struct vcpu *next)
540{
541 if (next == NULL) {
542 /*
543 * Not switching vCPUs, set the bit for the current vCPU
544 * directly in the register.
545 */
546 struct vcpu *vcpu = current();
547
548 sl_lock(&vcpu->lock);
549 set_virtual_interrupt_current(
550 vcpu->interrupts.enabled_and_pending_count > 0);
551 sl_unlock(&vcpu->lock);
552 } else {
Andrew Walbran45633dd2020-10-07 17:59:54 +0100553 CHECK(vm_id_is_current_world(next->vm->id));
554
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100555 /*
556 * About to switch vCPUs, set the bit for the vCPU to which we
557 * are switching in the saved copy of the register.
558 */
559 sl_lock(&next->lock);
560 set_virtual_interrupt(
561 &next->regs,
562 next->interrupts.enabled_and_pending_count > 0);
563 sl_unlock(&next->lock);
564 }
565}
566
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100567/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100568 * Handles PSCI and FF-A calls and writes the return value back to the registers
569 * of the vCPU. This is shared between smc_handler and hvc_handler.
570 *
571 * Returns true if the call was handled.
572 */
573static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
574 struct vcpu **next)
575{
576 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
577 &vcpu->regs.r[0], next)) {
578 return true;
579 }
580
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100581 if (ffa_handler(&args, vcpu, next)) {
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100582 arch_regs_set_retval(&vcpu->regs, args);
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100583
584#if SECURE_WORLD == 1
Olivier Deprez2ebae3a2020-06-11 16:34:30 +0200585 struct vcpu *other_world_vcpu =
586 vcpu_get_other_world_counterpart(current());
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100587
588 if (*next == other_world_vcpu) {
Andrew Walbranf0701672020-10-16 16:51:41 +0100589 /*
590 * TODO: Save non-volatile registers of current SP vCPU
591 * before switching to normal world.
592 * For now we rely on the SPMD in TF-A to do this at
593 * EL3:
594 * https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/services/std_svc/spmd/spmd_main.c#n121
595 * This requires that the CTX_INCLUDE_FP_REGS option is
596 * enabled in the TF-A build.
597 */
598 api_regs_state_saved(vcpu);
599
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100600 *next = NULL;
601 other_world_switch_loop(other_world_vcpu, next);
Andrew Walbranf0701672020-10-16 16:51:41 +0100602
603 /*
604 * Whatever API function has requested a switch back to
605 * the vCPU of an SP should have set regs_available to
606 * false already. It must also have explicitly set a
607 * next vCPU rather than leaving it NULL, because NULL
608 * would have meant returning to the normal world.
609 */
610 CHECK(next != NULL);
611 CHECK(!(*next)->regs_available);
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100612 }
613#endif
614
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100615 update_vi(*next);
616 return true;
617 }
618
619 return false;
620}
621
622/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100623 * Processes SMC instruction calls.
624 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000625static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100626{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100627 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000628 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100629
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100630 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000631 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100632 }
633
Andrew Walbran85c37662019-12-05 16:29:33 +0000634 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100635 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000636 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000637 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100638 }
639
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000640 smc_forwarder(vcpu->vm, &args);
641 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000642 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100643}
644
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000645/*
646 * Exception vector offsets.
647 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
648 */
649
650/**
651 * Offset for synchronous exceptions at current EL with SPx.
652 */
653#define OFFSET_CURRENT_SPX UINT64_C(0x200)
654
655/**
656 * Offset for synchronous exceptions at lower EL using AArch64.
657 */
658#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
659
660/**
661 * Offset for synchronous exceptions at lower EL using AArch32.
662 */
663#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
664
665/**
666 * Returns the address for the exception handler at EL1.
667 */
668static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
669{
670 uintreg_t base_addr = read_msr(vbar_el1);
671 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
672 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
673
674 if (pe_mode == PSR_PE_MODE_EL0T) {
675 if (is_arch32) {
676 base_addr += OFFSET_LOWER_EL_32;
677 } else {
678 base_addr += OFFSET_LOWER_EL_64;
679 }
680 } else {
681 CHECK(!is_arch32);
682 base_addr += OFFSET_CURRENT_SPX;
683 }
684
685 return base_addr;
686}
687
688/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000689 * Injects an exception with the specified Exception Syndrom Register value into
690 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000691 *
692 * NOTE: This function assumes that the lazy registers haven't been saved, and
693 * writes to the lazy registers of the CPU directly instead of the vCPU.
694 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100695static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
696 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000697{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000698 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000699
700 /* Update the CPU state to inject the exception. */
701 write_msr(esr_el1, esr_el1_value);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100702 write_msr(far_el1, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000703 write_msr(elr_el1, vcpu->regs.pc);
704 write_msr(spsr_el1, vcpu->regs.spsr);
705
706 /*
707 * Mask (disable) interrupts and run in EL1h mode.
708 * EL1h mode is used because by default, taking an exception selects the
709 * stack pointer for the target Exception level. The software can change
710 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000711 */
712 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
713
714 /* Transfer control to the exception hander. */
715 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000716}
717
718/**
719 * Injects a Data Abort exception (same exception level).
720 */
721static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100722 uintreg_t esr_el2,
723 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000724{
725 /*
726 * ISS encoding remains the same, but the EC is changed to reflect
727 * where the exception came from.
728 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
729 */
730 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
731 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
732
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100733 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000734 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000735
Fuad Tabbac3847c72020-08-11 09:32:25 +0100736 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000737}
738
739/**
740 * Injects a Data Abort exception (same exception level).
741 */
742static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100743 uintreg_t esr_el2,
744 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000745{
746 /*
747 * ISS encoding remains the same, but the EC is changed to reflect
748 * where the exception came from.
749 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
750 */
751 uintreg_t esr_el1_value =
752 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
753 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
754
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100755 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000756 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000757
Fuad Tabbac3847c72020-08-11 09:32:25 +0100758 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000759}
760
761/**
762 * Injects an exception with an unknown reason into the EL1.
763 */
764static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
765{
766 uintreg_t esr_el1_value =
767 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100768
769 /*
770 * The value of the far_el2 register is UNKNOWN in this case,
771 * therefore, don't propagate it to avoid leaking sensitive information.
772 */
773 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000774 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000775
776 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000777 dlog_notice(
778 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
779 "crm=%d, op2=%d, rt=%d.\n",
780 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
781 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
782 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000783
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100784 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000785 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000786
Fuad Tabbac3847c72020-08-11 09:32:25 +0100787 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000788}
789
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100790static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100791{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100792 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100793 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100794
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100795 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100796 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100797 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100798
Andrew Walbran7f920af2019-09-03 17:09:30 +0100799 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000800 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100801 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000802 break;
803
804 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100805 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100806 break;
807
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000808 case HF_INTERRUPT_ENABLE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100809 vcpu->regs.r[0] =
810 api_interrupt_enable(args.arg1, args.arg2, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000811 break;
812
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000813 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100814 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000815 break;
816
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000817 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100818 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
819 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000820 break;
821
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100822 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100823 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100824 break;
825
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100826 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100827 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100828 }
829
Andrew Walbran59182d52019-09-23 17:55:39 +0100830 update_vi(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000831
Andrew Walbran59182d52019-09-23 17:55:39 +0100832 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100833}
834
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100835struct vcpu *irq_lower(void)
836{
Andrew Scull9726c252019-01-23 13:44:19 +0000837 /*
838 * Switch back to primary VM, interrupts will be handled there.
839 *
840 * If the VM has aborted, this vCPU will be aborted when the scheduler
841 * tries to run it again. This means the interrupt will not be delayed
842 * by the aborted VM.
843 *
844 * TODO: Only switch when the interrupt isn't for the current VM.
845 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000846 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100847}
848
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000849struct vcpu *fiq_lower(void)
850{
851 return irq_lower();
852}
853
Fuad Tabbad1d67982020-01-08 11:28:29 +0000854noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000855{
Fuad Tabbad1d67982020-01-08 11:28:29 +0000856 /*
857 * SError exceptions should be isolated and handled by the responsible
858 * VM/exception level. Getting here indicates a bug, that isolation is
859 * not working, or a processor that does not support ARMv8.2-IESB, in
860 * which case Hafnium routes SError exceptions to EL2 (here).
861 */
862 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000863}
864
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000865/**
866 * Initialises a fault info structure. It assumes that an FnV bit exists at
867 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
868 * the ESR (the fault status code) are 010000; this is the case for both
869 * instruction and data aborts, but not necessarily for other exception reasons.
870 */
871static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100872 const struct vcpu *vcpu,
873 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000874{
875 uint32_t fsc = esr & 0x3f;
876 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200877 uint64_t hpfar_el2_val;
878 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000879
880 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000881 r.pc = va_init(vcpu->regs.pc);
882
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200883 /* Get Hypervisor IPA Fault Address value. */
884 hpfar_el2_val = read_msr(hpfar_el2);
885
886 /* Extract Faulting IPA. */
887 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
888
889#if SECURE_WORLD == 1
890
891 /**
892 * Determine if faulting IPA targets NS space.
893 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
894 * the faulting Stage-1 address output is a secure or non-secure IPA.
895 */
896 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
897 r.mode |= MM_MODE_NS;
898 }
899
900#endif
901
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000902 /*
903 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
904 * indicates that we cannot rely on far_el2.
905 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100906 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000907 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200908 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000909 } else {
910 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200911 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000912 (read_msr(far_el2) & (PAGE_SIZE - 1)));
913 }
914
915 return r;
916}
917
Fuad Tabbac3847c72020-08-11 09:32:25 +0100918struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100919{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100920 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000921 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000922 struct vcpu *new_vcpu;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000923 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100924
Fuad Tabbac76466d2019-09-06 10:42:12 +0100925 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000926 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +0000927 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100928 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100929 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100930 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000931 /* WFE */
932 /*
933 * TODO: consider giving the scheduler more context,
934 * somehow.
935 */
Andrew Walbran16075b62019-09-03 17:11:07 +0100936 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +0000937 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100938 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000939 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000940 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100941
Fuad Tabbab86325a2020-01-10 13:38:15 +0000942 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000943 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +0100944 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000945 if (vcpu_handle_page_fault(vcpu, &info)) {
946 return NULL;
947 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000948 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100949 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100950
Fuad Tabbab86325a2020-01-10 13:38:15 +0000951 /* Schedule the same VM to continue running. */
952 return NULL;
953
954 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100955 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000956 if (vcpu_handle_page_fault(vcpu, &info)) {
957 return NULL;
958 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000959 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100960 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100961
Fuad Tabbab86325a2020-01-10 13:38:15 +0000962 /* Schedule the same VM to continue running. */
963 return NULL;
964
965 case EC_HVC:
Andrew Walbran59182d52019-09-23 17:55:39 +0100966 return hvc_handler(vcpu);
967
Fuad Tabbab86325a2020-01-10 13:38:15 +0000968 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +0100969 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000970 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100971
972 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100973 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000974
Andrew Walbran33645652019-04-15 12:29:31 +0100975 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100976 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100977
Fuad Tabbab86325a2020-01-10 13:38:15 +0000978 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +0100979 /*
980 * NOTE: This should never be reached because it goes through a
981 * separate path handled by handle_system_register_access().
982 */
983 panic("Handled by handle_system_register_access().");
984
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100985 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000986 dlog_notice(
987 "Unknown lower sync exception pc=%#x, esr=%#x, "
988 "ec=%#x\n",
989 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000990 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100991 }
992
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000993 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000994 * The exception wasn't handled. Inject to the VM to give it chance to
995 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000996 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000997 inject_el1_unknown_exception(vcpu, esr);
998
999 /* Schedule the same VM to continue running. */
1000 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001001}
1002
Fuad Tabbac76466d2019-09-06 10:42:12 +01001003/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001004 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001005 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001006 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001007void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001008{
1009 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001010 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001011 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001012
Fuad Tabbab86325a2020-01-10 13:38:15 +00001013 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001014 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001015 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001016 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001017 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001018 if (debug_el1_is_register_access(esr_el2)) {
1019 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001020 inject_el1_unknown_exception(vcpu, esr_el2);
1021 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001022 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001023 } else if (perfmon_is_register_access(esr_el2)) {
1024 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001025 inject_el1_unknown_exception(vcpu, esr_el2);
1026 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001027 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001028 } else if (feature_id_is_register_access(esr_el2)) {
1029 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001030 inject_el1_unknown_exception(vcpu, esr_el2);
1031 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001032 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001033 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001034 inject_el1_unknown_exception(vcpu, esr_el2);
1035 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001036 }
1037
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001038 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001039 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001040}