blob: d038ef30c51e40ef7d9e0eaeb30dadc6eeebee76 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010014#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010024#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/vm.h"
26
Andrew Scullf35a5c92018-08-07 18:09:46 +010027#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010028
Fuad Tabbac76466d2019-09-06 10:42:12 +010029#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000030#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010032#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010033#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010034#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000035#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010036#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010037
Fuad Tabbac76466d2019-09-06 10:42:12 +010038/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020039 * Hypervisor Fault Address Register Non-Secure.
40 */
41#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
42
43/**
44 * Hypervisor Fault Address Register Faulting IPA.
45 */
46#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
47
48/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010049 * Gets the value to increment for the next PC.
50 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
51 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000052#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010053
Fuad Tabbac76466d2019-09-06 10:42:12 +010054/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010055 * The Client ID field within X7 for an SMC64 call.
56 */
57#define CLIENT_ID_MASK UINT64_C(0xffff)
58
59/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010060 * Returns a reference to the currently executing vCPU.
61 */
Andrew Scullc960c032018-10-24 15:13:35 +010062static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000063{
Daniel Boulby3f784262021-09-27 13:02:54 +010064 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000065 return (struct vcpu *)read_msr(tpidr_el2);
66}
67
Andrew Walbran1f8d4872018-12-20 11:21:32 +000068/**
69 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
70 * informs the arch-independent sections that registers have been saved.
71 */
72void complete_saving_state(struct vcpu *vcpu)
73{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080074 if (has_vhe_support()) {
75 vcpu->regs.peripherals.cntv_cval_el0 =
76 read_msr(MSR_CNTV_CVAL_EL02);
77 vcpu->regs.peripherals.cntv_ctl_el0 =
78 read_msr(MSR_CNTV_CTL_EL02);
79 } else {
80 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
81 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
82 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000083
84 api_regs_state_saved(vcpu);
85
86 /*
87 * If switching away from the primary, copy the current EL0 virtual
88 * timer registers to the corresponding EL2 physical timer registers.
89 * This is used to emulate the virtual timer for the primary in case it
90 * should fire while the secondary is running.
91 */
92 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
93 /*
94 * Clear timer control register before copying compare value, to
95 * avoid a spurious timer interrupt. This could be a problem if
96 * the interrupt is configured as edge-triggered, as it would
97 * then be latched in.
98 */
99 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800100
101 if (has_vhe_support()) {
102 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
103 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
104 } else {
105 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
106 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
107 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108 }
109}
110
111/**
112 * Restores the state of per-vCPU peripherals, such as the virtual timer.
113 */
114void begin_restoring_state(struct vcpu *vcpu)
115{
116 /*
117 * Clear timer control register before restoring compare value, to avoid
118 * a spurious timer interrupt. This could be a problem if the interrupt
119 * is configured as edge-triggered, as it would then be latched in.
120 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800121 if (has_vhe_support()) {
122 write_msr(MSR_CNTV_CTL_EL02, 0);
123 write_msr(MSR_CNTV_CVAL_EL02,
124 vcpu->regs.peripherals.cntv_cval_el0);
125 write_msr(MSR_CNTV_CTL_EL02,
126 vcpu->regs.peripherals.cntv_ctl_el0);
127 } else {
128 write_msr(cntv_ctl_el0, 0);
129 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
130 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
131 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000132
133 /*
134 * If we are switching (back) to the primary, disable the EL2 physical
135 * timer which was being used to emulate the EL0 virtual timer, as the
136 * virtual timer is now running for the primary again.
137 */
138 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
139 write_msr(cnthp_ctl_el2, 0);
140 write_msr(cnthp_cval_el2, 0);
141 }
142}
143
Andrew Walbran1f32e722019-06-07 17:57:26 +0100144/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100145 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
146 * current VMID.
147 */
148static void invalidate_vm_tlb(void)
149{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100150 /*
151 * Ensure that the last VTTBR write has taken effect so we invalidate
152 * the right set of TLB entries.
153 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100155
Andrew Walbran1f32e722019-06-07 17:57:26 +0100156 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100157
158 /*
159 * Ensure that no instructions are fetched for the VM until after the
160 * TLB invalidation has taken effect.
161 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100162 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100163
164 /*
165 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000166 * TLB invalidation has taken effect. Non-shareable is enough because
167 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100168 */
David Brazdil851948e2019-08-09 12:02:12 +0100169 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100170}
171
172/**
173 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
174 * the same VM which was run on the current pCPU.
175 *
176 * This is necessary because VMs may (contrary to the architecture
177 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
178 * workaround:
179 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
180 */
181void maybe_invalidate_tlb(struct vcpu *vcpu)
182{
183 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100184 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100185
186 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
187 new_vcpu_index) {
188 /*
189 * The vCPU has changed since the last time this VM was run on
190 * this pCPU, so we need to invalidate the TLB.
191 */
192 invalidate_vm_tlb();
193
194 /* Record the fact that this vCPU is now running on this CPU. */
195 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
196 new_vcpu_index;
197 }
198}
199
David Brazdil768f69c2019-12-19 15:46:12 +0000200noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100201{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000202 (void)elr;
203 (void)spsr;
204
Fuad Tabbad1d67982020-01-08 11:28:29 +0000205 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100206}
207
David Brazdil768f69c2019-12-19 15:46:12 +0000208noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100209{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000210 (void)elr;
211 (void)spsr;
212
Fuad Tabbad1d67982020-01-08 11:28:29 +0000213 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000214}
215
David Brazdil768f69c2019-12-19 15:46:12 +0000216noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000217{
218 (void)elr;
219 (void)spsr;
220
Fuad Tabbad1d67982020-01-08 11:28:29 +0000221 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000222}
223
David Brazdil768f69c2019-12-19 15:46:12 +0000224noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000225{
226 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000227 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000228
229 (void)spsr;
230
Fuad Tabbac76466d2019-09-06 10:42:12 +0100231 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000232 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100233 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000234 dlog_error(
235 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
236 "far=%#x\n",
237 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100238 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000239 dlog_error(
240 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
241 "far=invalid\n",
242 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100243 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100244
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000245 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100246
247 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 dlog_error(
249 "Unknown current sync exception pc=%#x, esr=%#x, "
250 "ec=%#x\n",
251 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100252 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100253 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000254
Andrew Sculla9c172d2019-04-03 14:10:00 +0100255 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100256}
257
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100258/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000259 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
260 * arch_regs.
261 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000262static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000263{
264 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800265 r->hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000266 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800267 r->hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000268 }
269}
270
271/**
272 * Sets or clears the VI bit in the HCR_EL2 register.
273 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000274static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000275{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800276 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000277
Andrew Walbran3d84a262018-12-13 14:41:19 +0000278 if (enable) {
279 hcr_el2 |= HCR_EL2_VI;
280 } else {
281 hcr_el2 &= ~HCR_EL2_VI;
282 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800283 current()->regs.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000284}
285
Manish Pandey35e452f2021-02-18 21:36:34 +0000286/**
287 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
288 * arch_regs.
289 */
290static void set_virtual_fiq(struct arch_regs *r, bool enable)
291{
292 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800293 r->hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000294 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800295 r->hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000296 }
297}
298
299/**
300 * Sets or clears the VF bit in the HCR_EL2 register.
301 */
302static void set_virtual_fiq_current(bool enable)
303{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800304 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000305
306 if (enable) {
307 hcr_el2 |= HCR_EL2_VF;
308 } else {
309 hcr_el2 &= ~HCR_EL2_VF;
310 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800311 current()->regs.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000312}
313
J-Alvesb37fd082020-10-22 12:29:21 +0100314#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100315
J-Alvesb37fd082020-10-22 12:29:21 +0100316static bool sp_boot_next(struct vcpu *current, struct vcpu **next,
317 struct ffa_value *ffa_ret)
318{
319 struct vm_locked current_vm_locked;
320 struct vm *vm_next = NULL;
321 bool ret = false;
322
323 /*
324 * If VM hasn't been initialized, initialize it and traverse
325 * booting list following "next_boot" field in the VM structure.
326 * Once all the SPs have been booted (when "next_boot" is NULL),
327 * return execution to the NWd.
328 */
329 current_vm_locked = vm_lock(current->vm);
330 if (current_vm_locked.vm->initialized == false) {
331 current_vm_locked.vm->initialized = true;
Madhukar Pappireddyb11e0d12021-08-02 19:44:35 -0500332 current->is_bootstrapped = true;
J-Alvesb37fd082020-10-22 12:29:21 +0100333 dlog_verbose("Initialized VM: %#x, boot_order: %u\n",
334 current_vm_locked.vm->id,
335 current_vm_locked.vm->boot_order);
336
337 if (current_vm_locked.vm->next_boot != NULL) {
Madhukar Pappireddyb11e0d12021-08-02 19:44:35 -0500338 /* Refer FF-A v1.1 Beta0 section 7.5 Rule 2. */
339 current->state = VCPU_STATE_WAITING;
J-Alvesb37fd082020-10-22 12:29:21 +0100340 vm_next = current_vm_locked.vm->next_boot;
341 CHECK(vm_next->initialized == false);
342 *next = vm_get_vcpu(vm_next, vcpu_index(current));
343 arch_regs_reset(*next);
344 (*next)->cpu = current->cpu;
345 (*next)->state = VCPU_STATE_RUNNING;
346 (*next)->regs_available = false;
347
348 *ffa_ret = (struct ffa_value){.func = FFA_INTERRUPT_32};
349 ret = true;
350 goto out;
351 }
352
353 dlog_verbose("Finished initializing all VMs.\n");
354 }
355
356out:
357 vm_unlock(&current_vm_locked);
358 return ret;
359}
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100360
361/**
362 * Handle special direct messages from SPMD to SPMC. For now related to power
363 * management only.
364 */
365static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
366{
J-Alvesd6f4e142021-03-05 13:33:59 +0000367 ffa_vm_id_t sender = ffa_sender(*args);
368 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100369 ffa_vm_id_t current_vm_id = current->vm->id;
370
371 /*
372 * Check if direct message request is originating from the SPMD and
373 * directed to the SPMC.
374 */
375 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
376 current_vm_id == HF_OTHER_WORLD_ID)) {
377 return false;
378 }
379
380 switch (args->arg3) {
381 case PSCI_CPU_OFF: {
382 struct vm *vm = vm_get_first_boot();
383 struct vcpu *vcpu = vm_get_vcpu(vm, vcpu_index(current));
384
385 /*
386 * TODO: the PM event reached the SPMC. In a later iteration,
387 * the PM event can be passed to the SP by resuming it.
388 */
389 *args = (struct ffa_value){
390 .func = FFA_MSG_SEND_DIRECT_RESP_32,
391 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
392 .arg2 = 0U};
393
394 dlog_verbose("%s cpu off notification cpuid %#x\n", __func__,
395 vcpu->cpu->id);
396 cpu_off(vcpu->cpu);
397 break;
398 }
399 default:
400 dlog_verbose("%s message not handled %#x\n", __func__,
401 args->arg3);
402 return false;
403 }
404
405 return true;
406}
407
J-Alvesb37fd082020-10-22 12:29:21 +0100408#endif
409
Andrew Scullae9962e2019-10-03 16:51:16 +0100410/**
411 * Checks whether to block an SMC being forwarded from a VM.
412 */
413static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100414{
Andrew Scullae9962e2019-10-03 16:51:16 +0100415 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100416
Andrew Scullae9962e2019-10-03 16:51:16 +0100417 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
418 if (func == vm->smc_whitelist.smcs[i]) {
419 return false;
420 }
421 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100422
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100423 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000424 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100425
426 /* Access is still allowed in permissive mode. */
427 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100428}
429
430/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100431 * Applies SMC access control according to manifest and forwards the call if
432 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100433 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100434static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100435{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100436 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000437 uint32_t client_id = vm->id;
438 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100439
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000440 if (smc_is_blocked(vm, args->func)) {
441 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100442 return;
443 }
444
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100445 /*
446 * Set the Client ID but keep the existing Secure OS ID and anything
447 * else (currently unspecified) that the client may have passed in the
448 * upper bits.
449 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000450 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000451 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
452 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100453
Andrew Scullae9962e2019-10-03 16:51:16 +0100454 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000455 * Preserve the value passed by the caller, rather than the generated
456 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100457 * may be in x7, but the SMCs that we are forwarding are legacy calls
458 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
459 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000460 ret.arg7 = arg7;
461
462 plat_smc_post_forward(*args, &ret);
463
464 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100465}
466
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200467/**
468 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100469 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
470 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
471 * (from the normal world via EL3). The function returns true when the call is
472 * handled. The *next pointer is updated to the next vCPU to run, which might be
473 * the 'other world' vCPU if the call originated from the virtual FF-A instance
474 * and has to be forwarded down to EL3, or left as is to resume the current
475 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200476 */
477static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
478 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100479{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000480 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000481
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100482 /*
483 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100484 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100485 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000486 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100487 case FFA_VERSION_32:
488 *args = api_ffa_version(args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100489 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100490 case FFA_PARTITION_INFO_GET_32: {
491 struct ffa_uuid uuid;
492
493 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
494 &uuid);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200495 *args = api_ffa_partition_info_get(current, &uuid);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100496 return true;
497 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100498 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200499 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100500 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000501 case FFA_SPM_ID_GET_32:
502 *args = api_ffa_spm_id_get();
503 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100504 case FFA_FEATURES_32:
505 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100506 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100507 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200508 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000509 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000510 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100511 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
512 ipa_init(args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200513 current, next);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000514 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100515 case FFA_RXTX_UNMAP_32:
516 *args = api_ffa_rxtx_unmap(args->arg1, current);
517 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100518 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200519 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100520 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100521 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000522 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
523 ffa_msg_send_size(*args),
524 ffa_msg_send_attributes(*args),
525 current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100526 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100527 case FFA_MSG_WAIT_32:
Maksims Svecovs08bb5c12021-07-20 15:46:31 +0100528 if (args->arg1 != 0U || args->arg2 != 0U || args->arg3 != 0U ||
529 args->arg4 != 0U || args->arg5 != 0U || args->arg6 != 0U ||
530 args->arg7 != 0U) {
531 *args = ffa_error(FFA_INVALID_PARAMETERS);
532 return true;
533 }
J-Alvesb37fd082020-10-22 12:29:21 +0100534#if SECURE_WORLD == 1
535 if (sp_boot_next(current, next, args)) {
536 return true;
537 }
Madhukar Pappireddyed4ab942021-08-03 14:22:53 -0500538
539 /* Refer FF-A v1.1 Beta0 section 7.4 bullet 2. */
540 if (current->processing_secure_interrupt) {
541 CHECK(current->state = VCPU_STATE_WAITING);
542
543 /* Secure interrupt pre-empted normal world. */
544 if (current->preempted_vcpu->vm->id ==
545 HF_OTHER_WORLD_ID) {
546 *args = plat_ffa_normal_world_resume(current,
547 next);
548 } else {
549 /*
550 * Secure interrupt pre-empted an SP. Resume it.
551 */
552 *args = plat_ffa_preempted_vcpu_resume(current,
553 next);
554 }
555 return true;
556 }
J-Alvesb37fd082020-10-22 12:29:21 +0100557#endif
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200558 *args = api_ffa_msg_recv(true, current, next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100559 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100560 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200561 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100562 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100563 case FFA_RUN_32:
564 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200565 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100566 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100567 case FFA_MEM_DONATE_32:
568 case FFA_MEM_LEND_32:
569 case FFA_MEM_SHARE_32:
570 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
571 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200572 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000573 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100574 case FFA_MEM_RETRIEVE_REQ_32:
575 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
576 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200577 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000578 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100579 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200580 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000581 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100582 case FFA_MEM_RECLAIM_32:
583 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100584 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200585 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000586 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100587 case FFA_MEM_FRAG_RX_32:
588 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
589 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200590 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100591 return true;
592 case FFA_MEM_FRAG_TX_32:
593 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
594 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200595 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100596 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000597 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100598 case FFA_MSG_SEND_DIRECT_REQ_32: {
599#if SECURE_WORLD == 1
600 if (spmd_handler(args, current)) {
601 return true;
602 }
603#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000604 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
605 ffa_receiver(*args), *args,
606 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000607 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100608 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000609 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000610 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000611 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
612 ffa_receiver(*args), *args,
613 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000614 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000615 case FFA_SECONDARY_EP_REGISTER_64:
Max Shvetsov40108e72020-08-27 12:39:50 +0100616 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
617 current);
618 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100619 case FFA_NOTIFICATION_BITMAP_CREATE_32:
620 *args = api_ffa_notification_bitmap_create(
621 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
622 current);
623 return true;
624 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
625 *args = api_ffa_notification_bitmap_destroy(
626 (ffa_vm_id_t)args->arg1, current);
627 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000628 case FFA_NOTIFICATION_BIND_32:
629 *args = api_ffa_notification_update_bindings(
630 ffa_sender(*args), ffa_receiver(*args), args->arg2,
631 ffa_notifications_bitmap(args->arg3, args->arg4), true,
632 current);
633 return true;
634 case FFA_NOTIFICATION_UNBIND_32:
635 *args = api_ffa_notification_update_bindings(
636 ffa_sender(*args), ffa_receiver(*args), 0,
637 ffa_notifications_bitmap(args->arg3, args->arg4), false,
638 current);
639 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700640 case FFA_MEM_PERM_SET_32:
641 case FFA_MEM_PERM_SET_64:
642 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
643 args->arg3, current);
644 return true;
645 case FFA_MEM_PERM_GET_32:
646 case FFA_MEM_PERM_GET_64:
647 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
648 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100649 case FFA_NOTIFICATION_SET_32:
650 *args = api_ffa_notification_set(
651 ffa_sender(*args), ffa_receiver(*args), args->arg2,
652 ffa_notifications_bitmap(args->arg3, args->arg4),
653 current);
654 return true;
655 case FFA_NOTIFICATION_GET_32:
656 *args = api_ffa_notification_get(
657 ffa_notifications_get_receiver(*args),
658 ffa_notifications_get_vcpu(*args), args->arg2, current);
659 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100660 case FFA_NOTIFICATION_INFO_GET_64:
661 *args = api_ffa_notification_info_get(current);
662 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500663 case FFA_INTERRUPT_32:
664 *args = plat_ffa_delegate_ffa_interrupt(current, next);
665 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100666 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100667
668 return false;
669}
670
671/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000672 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100673 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000674static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100675{
Manish Pandey35e452f2021-02-18 21:36:34 +0000676 struct vcpu_locked vcpu_locked;
677
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100678 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800679 if (current()->vm->el0_partition) {
680 return;
681 }
682
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100683 /*
684 * Not switching vCPUs, set the bit for the current vCPU
685 * directly in the register.
686 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000687 vcpu_locked = vcpu_lock(current());
688 set_virtual_irq_current(
689 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
690 set_virtual_fiq_current(
691 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
692 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100693 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800694 if (next->vm->el0_partition) {
695 return;
696 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100697 /*
698 * About to switch vCPUs, set the bit for the vCPU to which we
699 * are switching in the saved copy of the register.
700 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000701
702 vcpu_locked = vcpu_lock(next);
703 set_virtual_irq(&next->regs,
704 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
705 set_virtual_fiq(&next->regs,
706 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
707 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100708 }
709}
710
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100711/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100712 * Handles PSCI and FF-A calls and writes the return value back to the registers
713 * of the vCPU. This is shared between smc_handler and hvc_handler.
714 *
715 * Returns true if the call was handled.
716 */
717static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
718 struct vcpu **next)
719{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100720 /* Do not expect PSCI calls emitted from within the secure world. */
721#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100722 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
723 &vcpu->regs.r[0], next)) {
724 return true;
725 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100726#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100727
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100728 if (ffa_handler(&args, vcpu, next)) {
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100729 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000730 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100731 return true;
732 }
733
734 return false;
735}
736
737/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100738 * Processes SMC instruction calls.
739 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000740static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100741{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100742 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000743 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100744
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100745 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000746 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100747 }
748
Andrew Walbran85c37662019-12-05 16:29:33 +0000749 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100750 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000751 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000752 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100753 }
754
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000755 smc_forwarder(vcpu->vm, &args);
756 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000757 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100758}
759
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100760#if SECURE_WORLD == 1
761
762/**
763 * Called from other_world_loop return from SMC.
764 * Processes SMC calls originating from the NWd.
765 */
766struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
767{
768 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
769 struct vcpu *next = NULL;
770
771 if (hvc_smc_handler(args, vcpu, &next)) {
772 return next;
773 }
774
775 /*
776 * If the SMC emitted by the normal world is not handled in the secure
777 * world then return an error stating such ABI is not supported. Only
778 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
779 * directly because the SPMD smc handler would not recognize it as a
780 * standard FF-A call returning from the SPMC.
781 */
782 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
783
784 return NULL;
785}
786
787#endif
788
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000789/*
790 * Exception vector offsets.
791 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
792 */
793
794/**
795 * Offset for synchronous exceptions at current EL with SPx.
796 */
797#define OFFSET_CURRENT_SPX UINT64_C(0x200)
798
799/**
800 * Offset for synchronous exceptions at lower EL using AArch64.
801 */
802#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
803
804/**
805 * Offset for synchronous exceptions at lower EL using AArch32.
806 */
807#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
808
809/**
810 * Returns the address for the exception handler at EL1.
811 */
812static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
813{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800814 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
815 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000816 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
817 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
818
819 if (pe_mode == PSR_PE_MODE_EL0T) {
820 if (is_arch32) {
821 base_addr += OFFSET_LOWER_EL_32;
822 } else {
823 base_addr += OFFSET_LOWER_EL_64;
824 }
825 } else {
826 CHECK(!is_arch32);
827 base_addr += OFFSET_CURRENT_SPX;
828 }
829
830 return base_addr;
831}
832
833/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000834 * Injects an exception with the specified Exception Syndrom Register value into
835 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000836 *
837 * NOTE: This function assumes that the lazy registers haven't been saved, and
838 * writes to the lazy registers of the CPU directly instead of the vCPU.
839 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100840static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
841 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000842{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000843 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000844
845 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800846 if (has_vhe_support()) {
847 write_msr(MSR_ESR_EL12, esr_el1_value);
848 write_msr(MSR_FAR_EL12, far_el1_value);
849 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
850 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
851 } else {
852 write_msr(esr_el1, esr_el1_value);
853 write_msr(far_el1, far_el1_value);
854 write_msr(elr_el1, vcpu->regs.pc);
855 write_msr(spsr_el1, vcpu->regs.spsr);
856 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000857
858 /*
859 * Mask (disable) interrupts and run in EL1h mode.
860 * EL1h mode is used because by default, taking an exception selects the
861 * stack pointer for the target Exception level. The software can change
862 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000863 */
864 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
865
866 /* Transfer control to the exception hander. */
867 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000868}
869
870/**
871 * Injects a Data Abort exception (same exception level).
872 */
873static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100874 uintreg_t esr_el2,
875 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000876{
877 /*
878 * ISS encoding remains the same, but the EC is changed to reflect
879 * where the exception came from.
880 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
881 */
882 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
883 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
884
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100885 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000886 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000887
Fuad Tabbac3847c72020-08-11 09:32:25 +0100888 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000889}
890
891/**
892 * Injects a Data Abort exception (same exception level).
893 */
894static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100895 uintreg_t esr_el2,
896 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000897{
898 /*
899 * ISS encoding remains the same, but the EC is changed to reflect
900 * where the exception came from.
901 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
902 */
903 uintreg_t esr_el1_value =
904 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
905 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
906
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100907 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000908 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000909
Fuad Tabbac3847c72020-08-11 09:32:25 +0100910 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000911}
912
913/**
914 * Injects an exception with an unknown reason into the EL1.
915 */
916static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
917{
918 uintreg_t esr_el1_value =
919 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100920
921 /*
922 * The value of the far_el2 register is UNKNOWN in this case,
923 * therefore, don't propagate it to avoid leaking sensitive information.
924 */
925 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000926 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000927
928 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000929 dlog_notice(
930 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
931 "crm=%d, op2=%d, rt=%d.\n",
932 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
933 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
934 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000935
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100936 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000937 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000938
Fuad Tabbac3847c72020-08-11 09:32:25 +0100939 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000940}
941
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100942static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100943{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100944 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100945 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100946
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100947 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100948 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100949 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100950
Andrew Walbran7f920af2019-09-03 17:09:30 +0100951 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000952 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100953 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000954 break;
955
956 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100957 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100958 break;
959
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000960 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000961 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
962 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000963 break;
964
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000965 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100966 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000967 break;
968
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000969 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100970 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
971 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000972 break;
973
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100974 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100975 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100976 break;
977
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500978#if SECURE_WORLD == 1
979 case HF_INTERRUPT_DEACTIVATE:
980 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
981 args.arg1, args.arg2, vcpu);
982 break;
983#endif
984
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100985 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100986 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100987 }
988
Manish Pandey35e452f2021-02-18 21:36:34 +0000989 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000990
Andrew Walbran59182d52019-09-23 17:55:39 +0100991 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100992}
993
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100994struct vcpu *irq_lower(void)
995{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500996#if SECURE_WORLD == 1
997 struct vcpu *next = NULL;
998
999 plat_ffa_secure_interrupt(current(), &next);
1000
1001 /*
1002 * Since we are in interrupt context, set the bit for the
1003 * next vCPU directly in the register.
1004 */
1005 vcpu_update_virtual_interrupts(next);
1006
1007 return next;
1008#else
Andrew Scull9726c252019-01-23 13:44:19 +00001009 /*
1010 * Switch back to primary VM, interrupts will be handled there.
1011 *
1012 * If the VM has aborted, this vCPU will be aborted when the scheduler
1013 * tries to run it again. This means the interrupt will not be delayed
1014 * by the aborted VM.
1015 *
1016 * TODO: Only switch when the interrupt isn't for the current VM.
1017 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001018 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001019#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001020}
1021
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001022struct vcpu *fiq_lower(void)
1023{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001024#if SECURE_WORLD == 1
1025 struct vcpu_locked current_locked;
1026 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001027 int64_t ret;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001028
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001029 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001030 /* Mask all interrupts */
1031 plat_interrupts_set_priority_mask(0x0);
1032
1033 current_locked = vcpu_lock(current_vcpu);
1034 ret = api_interrupt_inject_locked(current_locked,
1035 HF_MANAGED_EXIT_INTID,
1036 current_vcpu, NULL);
1037 if (ret != 0) {
1038 panic("Failed to inject managed exit interrupt\n");
1039 }
1040
1041 /* Entering managed exit sequence. */
1042 current_vcpu->processing_managed_exit = true;
1043
1044 vcpu_unlock(&current_locked);
1045
1046 /*
1047 * Since we are in interrupt context, set the bit for the
1048 * current vCPU directly in the register.
1049 */
1050 vcpu_update_virtual_interrupts(NULL);
1051
1052 /* Resume current vCPU. */
1053 return NULL;
1054 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001055 /*
1056 * SP does not support managed exit. It is pre-empted and execution
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001057 * handed back to the normal world through the FFA_INTERRUPT ABI. The
1058 * api_preempt() call is equivalent to calling api_switch_to_other_world
1059 * for current vCPU passing FFA_INTERRUPT. The SP can be resumed later
1060 * by FFA_RUN.
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001061 */
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001062 return api_preempt(current_vcpu);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001063
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001064#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001065 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001066#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001067}
1068
Fuad Tabbad1d67982020-01-08 11:28:29 +00001069noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001070{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001071 /*
1072 * SError exceptions should be isolated and handled by the responsible
1073 * VM/exception level. Getting here indicates a bug, that isolation is
1074 * not working, or a processor that does not support ARMv8.2-IESB, in
1075 * which case Hafnium routes SError exceptions to EL2 (here).
1076 */
1077 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001078}
1079
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001080/**
1081 * Initialises a fault info structure. It assumes that an FnV bit exists at
1082 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1083 * the ESR (the fault status code) are 010000; this is the case for both
1084 * instruction and data aborts, but not necessarily for other exception reasons.
1085 */
1086static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001087 const struct vcpu *vcpu,
1088 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001089{
1090 uint32_t fsc = esr & 0x3f;
1091 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001092 uint64_t hpfar_el2_val;
1093 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001094
1095 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001096 r.pc = va_init(vcpu->regs.pc);
1097
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001098 /* Get Hypervisor IPA Fault Address value. */
1099 hpfar_el2_val = read_msr(hpfar_el2);
1100
1101 /* Extract Faulting IPA. */
1102 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1103
1104#if SECURE_WORLD == 1
1105
1106 /**
1107 * Determine if faulting IPA targets NS space.
1108 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1109 * the faulting Stage-1 address output is a secure or non-secure IPA.
1110 */
1111 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1112 r.mode |= MM_MODE_NS;
1113 }
1114
1115#endif
1116
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001117 /*
1118 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1119 * indicates that we cannot rely on far_el2.
1120 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001121 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001122 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001123 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001124 } else {
1125 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001126 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001127 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1128 }
1129
1130 return r;
1131}
1132
Fuad Tabbac3847c72020-08-11 09:32:25 +01001133struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001134{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001135 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001136 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001137 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001138 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001139 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001140 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001141
Fuad Tabbac76466d2019-09-06 10:42:12 +01001142 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001143 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001144 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001145 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001146
1147 /*
1148 * For EL0 partitions, treat both WFI and WFE the same way so
1149 * that FFA_RUN can be called on the partition to resume it. If
1150 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1151 * in blocked waiting for interrupt but we cannot inject
1152 * interrupts into EL0 partitions.
1153 */
1154 if (is_el0_partition) {
1155 api_yield(vcpu, &new_vcpu);
1156 return new_vcpu;
1157 }
1158
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001159 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001160 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001161 /* WFE */
1162 /*
1163 * TODO: consider giving the scheduler more context,
1164 * somehow.
1165 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001166 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001167 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001168 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001169 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001170 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001171
Fuad Tabbab86325a2020-01-10 13:38:15 +00001172 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001173 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001174 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001175
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001176 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001177 if (is_el0_partition) {
1178 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001179 /*
1180 * Abort EL0 context if we should not resume the
1181 * context, or it is an alignment fault.
1182 * vcpu_handle_page_fault() only checks the mode of the
1183 * page in an architecture agnostic way but alignment
1184 * faults on aarch64 can happen on a correctly mapped
1185 * page.
1186 */
1187 if (!resume || ((esr & 0x3f) == 0x21)) {
1188 return api_abort(vcpu);
1189 }
1190 }
1191
1192 if (resume) {
1193 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001194 }
1195
Fuad Tabbab86325a2020-01-10 13:38:15 +00001196 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001197 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001198
Fuad Tabbab86325a2020-01-10 13:38:15 +00001199 /* Schedule the same VM to continue running. */
1200 return NULL;
1201
1202 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001203 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001204
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001205 if (vcpu_handle_page_fault(vcpu, &info)) {
1206 return NULL;
1207 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001208
1209 if (is_el0_partition) {
1210 dlog_warning("Instruction abort on EL0 partition\n");
1211 return api_abort(vcpu);
1212 }
1213
Fuad Tabbab86325a2020-01-10 13:38:15 +00001214 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001215 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001216
Fuad Tabbab86325a2020-01-10 13:38:15 +00001217 /* Schedule the same VM to continue running. */
1218 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001219 case EC_SVC:
1220 CHECK(is_el0_partition);
1221 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001222 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001223 if (is_el0_partition) {
1224 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1225 return api_abort(vcpu);
1226 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001227 return hvc_handler(vcpu);
1228
Fuad Tabbab86325a2020-01-10 13:38:15 +00001229 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001230 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001231 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001232
1233 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001234 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001235
Andrew Walbran33645652019-04-15 12:29:31 +01001236 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001237 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001238
Fuad Tabbab86325a2020-01-10 13:38:15 +00001239 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001240 /*
1241 * NOTE: This should never be reached because it goes through a
1242 * separate path handled by handle_system_register_access().
1243 */
1244 panic("Handled by handle_system_register_access().");
1245
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001246 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001247 dlog_notice(
1248 "Unknown lower sync exception pc=%#x, esr=%#x, "
1249 "ec=%#x\n",
1250 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001251 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001252 }
1253
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001254 if (is_el0_partition) {
1255 return api_abort(vcpu);
1256 }
1257
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001258 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001259 * The exception wasn't handled. Inject to the VM to give it chance to
1260 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001261 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001262 inject_el1_unknown_exception(vcpu, esr);
1263
1264 /* Schedule the same VM to continue running. */
1265 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001266}
1267
Fuad Tabbac76466d2019-09-06 10:42:12 +01001268/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001269 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001270 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001271 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001272void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001273{
1274 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001275 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001276 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001277
Fuad Tabbab86325a2020-01-10 13:38:15 +00001278 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001279 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001280 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001281 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001282 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001283 if (debug_el1_is_register_access(esr_el2)) {
1284 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001285 inject_el1_unknown_exception(vcpu, esr_el2);
1286 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001287 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001288 } else if (perfmon_is_register_access(esr_el2)) {
1289 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001290 inject_el1_unknown_exception(vcpu, esr_el2);
1291 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001292 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001293 } else if (feature_id_is_register_access(esr_el2)) {
1294 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001295 inject_el1_unknown_exception(vcpu, esr_el2);
1296 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001297 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001298 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001299 inject_el1_unknown_exception(vcpu, esr_el2);
1300 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001301 }
1302
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001303 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001304 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001305}