blob: b30fb8d5ff44ecbc0dbcf7ec65d6cd234e884c52 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010014#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010024#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/vm.h"
26
Andrew Scullf35a5c92018-08-07 18:09:46 +010027#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010028
Fuad Tabbac76466d2019-09-06 10:42:12 +010029#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000030#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010032#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010033#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010034#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000035#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010036#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010037
Fuad Tabbac76466d2019-09-06 10:42:12 +010038/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020039 * Hypervisor Fault Address Register Non-Secure.
40 */
41#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
42
43/**
44 * Hypervisor Fault Address Register Faulting IPA.
45 */
46#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
47
48/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010049 * Gets the value to increment for the next PC.
50 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
51 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000052#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010053
Fuad Tabbac76466d2019-09-06 10:42:12 +010054/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010055 * The Client ID field within X7 for an SMC64 call.
56 */
57#define CLIENT_ID_MASK UINT64_C(0xffff)
58
Daniel Boulbyefa381f2022-01-18 14:49:40 +000059/*
60 * Target function IDs for framework messages from the SPMD.
61 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020062#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000063#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
64#define SPMD_FWK_MSG_PSCI UINT8_C(0)
65#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
66#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
67
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010068/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010069 * Returns a reference to the currently executing vCPU.
70 */
Andrew Scullc960c032018-10-24 15:13:35 +010071static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000072{
Daniel Boulby3f784262021-09-27 13:02:54 +010073 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000074 return (struct vcpu *)read_msr(tpidr_el2);
75}
76
Andrew Walbran1f8d4872018-12-20 11:21:32 +000077/**
78 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
79 * informs the arch-independent sections that registers have been saved.
80 */
81void complete_saving_state(struct vcpu *vcpu)
82{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080083 if (has_vhe_support()) {
84 vcpu->regs.peripherals.cntv_cval_el0 =
85 read_msr(MSR_CNTV_CVAL_EL02);
86 vcpu->regs.peripherals.cntv_ctl_el0 =
87 read_msr(MSR_CNTV_CTL_EL02);
88 } else {
89 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
90 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
91 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000092
93 api_regs_state_saved(vcpu);
94
95 /*
96 * If switching away from the primary, copy the current EL0 virtual
97 * timer registers to the corresponding EL2 physical timer registers.
98 * This is used to emulate the virtual timer for the primary in case it
99 * should fire while the secondary is running.
100 */
101 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
102 /*
103 * Clear timer control register before copying compare value, to
104 * avoid a spurious timer interrupt. This could be a problem if
105 * the interrupt is configured as edge-triggered, as it would
106 * then be latched in.
107 */
108 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800109
110 if (has_vhe_support()) {
111 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
112 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
113 } else {
114 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
115 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
116 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000117 }
118}
119
120/**
121 * Restores the state of per-vCPU peripherals, such as the virtual timer.
122 */
123void begin_restoring_state(struct vcpu *vcpu)
124{
125 /*
126 * Clear timer control register before restoring compare value, to avoid
127 * a spurious timer interrupt. This could be a problem if the interrupt
128 * is configured as edge-triggered, as it would then be latched in.
129 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800130 if (has_vhe_support()) {
131 write_msr(MSR_CNTV_CTL_EL02, 0);
132 write_msr(MSR_CNTV_CVAL_EL02,
133 vcpu->regs.peripherals.cntv_cval_el0);
134 write_msr(MSR_CNTV_CTL_EL02,
135 vcpu->regs.peripherals.cntv_ctl_el0);
136 } else {
137 write_msr(cntv_ctl_el0, 0);
138 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
139 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
140 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000141
142 /*
143 * If we are switching (back) to the primary, disable the EL2 physical
144 * timer which was being used to emulate the EL0 virtual timer, as the
145 * virtual timer is now running for the primary again.
146 */
147 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
148 write_msr(cnthp_ctl_el2, 0);
149 write_msr(cnthp_cval_el2, 0);
150 }
151}
152
Andrew Walbran1f32e722019-06-07 17:57:26 +0100153/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
155 * current VMID.
156 */
157static void invalidate_vm_tlb(void)
158{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100159 /*
160 * Ensure that the last VTTBR write has taken effect so we invalidate
161 * the right set of TLB entries.
162 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100163 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100164
Andrew Walbran1f32e722019-06-07 17:57:26 +0100165 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100166
167 /*
168 * Ensure that no instructions are fetched for the VM until after the
169 * TLB invalidation has taken effect.
170 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100171 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100172
173 /*
174 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000175 * TLB invalidation has taken effect. Non-shareable is enough because
176 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100177 */
David Brazdil851948e2019-08-09 12:02:12 +0100178 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100179}
180
181/**
182 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
183 * the same VM which was run on the current pCPU.
184 *
185 * This is necessary because VMs may (contrary to the architecture
186 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
187 * workaround:
188 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
189 */
190void maybe_invalidate_tlb(struct vcpu *vcpu)
191{
192 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100193 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100194
195 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
196 new_vcpu_index) {
197 /*
198 * The vCPU has changed since the last time this VM was run on
199 * this pCPU, so we need to invalidate the TLB.
200 */
201 invalidate_vm_tlb();
202
203 /* Record the fact that this vCPU is now running on this CPU. */
204 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
205 new_vcpu_index;
206 }
207}
208
David Brazdil768f69c2019-12-19 15:46:12 +0000209noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100210{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000211 (void)elr;
212 (void)spsr;
213
Fuad Tabbad1d67982020-01-08 11:28:29 +0000214 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100215}
216
David Brazdil768f69c2019-12-19 15:46:12 +0000217noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000219 (void)elr;
220 (void)spsr;
221
Fuad Tabbad1d67982020-01-08 11:28:29 +0000222 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000223}
224
David Brazdil768f69c2019-12-19 15:46:12 +0000225noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226{
227 (void)elr;
228 (void)spsr;
229
Fuad Tabbad1d67982020-01-08 11:28:29 +0000230 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000231}
232
David Brazdil768f69c2019-12-19 15:46:12 +0000233noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000234{
235 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000236 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000237
238 (void)spsr;
239
Fuad Tabbac76466d2019-09-06 10:42:12 +0100240 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000241 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100242 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000243 dlog_error(
244 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
245 "far=%#x\n",
246 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100247 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 dlog_error(
249 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
250 "far=invalid\n",
251 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100252 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100253
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000254 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100255
256 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000257 dlog_error(
258 "Unknown current sync exception pc=%#x, esr=%#x, "
259 "ec=%#x\n",
260 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100261 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100262 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000263
Andrew Sculla9c172d2019-04-03 14:10:00 +0100264 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100265}
266
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100267/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000268 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
269 * arch_regs.
270 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000271static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000272{
273 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800274 r->hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000275 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800276 r->hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000277 }
278}
279
280/**
281 * Sets or clears the VI bit in the HCR_EL2 register.
282 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000283static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000284{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800285 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000286
Andrew Walbran3d84a262018-12-13 14:41:19 +0000287 if (enable) {
288 hcr_el2 |= HCR_EL2_VI;
289 } else {
290 hcr_el2 &= ~HCR_EL2_VI;
291 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800292 current()->regs.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000293}
294
Manish Pandey35e452f2021-02-18 21:36:34 +0000295/**
296 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
297 * arch_regs.
298 */
299static void set_virtual_fiq(struct arch_regs *r, bool enable)
300{
301 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800302 r->hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000303 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800304 r->hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000305 }
306}
307
308/**
309 * Sets or clears the VF bit in the HCR_EL2 register.
310 */
311static void set_virtual_fiq_current(bool enable)
312{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800313 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000314
315 if (enable) {
316 hcr_el2 |= HCR_EL2_VF;
317 } else {
318 hcr_el2 &= ~HCR_EL2_VF;
319 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800320 current()->regs.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000321}
322
J-Alvesb37fd082020-10-22 12:29:21 +0100323#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100324
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100325/**
326 * Handle special direct messages from SPMD to SPMC. For now related to power
327 * management only.
328 */
329static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
330{
J-Alvesd6f4e142021-03-05 13:33:59 +0000331 ffa_vm_id_t sender = ffa_sender(*args);
332 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100333 ffa_vm_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000334 uint32_t fwk_msg = ffa_fwk_msg(*args);
335 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100336
337 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000338 * Check if direct message request is originating from the SPMD,
339 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100340 */
341 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000342 current_vm_id == HF_OTHER_WORLD_ID) ||
343 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100344 return false;
345 }
346
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000347 switch (fwk_msg_func_id) {
348 case SPMD_FWK_MSG_PSCI: {
349 switch (args->arg3) {
350 case PSCI_CPU_OFF: {
351 struct vm *vm = vm_get_first_boot();
352 struct vcpu *vcpu =
353 vm_get_vcpu(vm, vcpu_index(current));
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100354
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000355 /*
356 * TODO: the PM event reached the SPMC. In a later
357 * iteration, the PM event can be passed to the SP by
358 * resuming it.
359 */
360 *args = (struct ffa_value){
361 .func = FFA_MSG_SEND_DIRECT_RESP_32,
362 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) |
363 HF_SPMD_VM_ID,
364 .arg2 = 0U};
365
366 dlog_verbose("%s cpu off notification cpuid %#x\n",
367 __func__, vcpu->cpu->id);
368 cpu_off(vcpu->cpu);
369 break;
370 }
371 default:
372 dlog_verbose("%s PSCI message not handled %#x\n",
373 __func__, args->arg3);
374 return false;
375 }
376 }
377 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
378 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100379 *args = (struct ffa_value){
380 .func = FFA_MSG_SEND_DIRECT_RESP_32,
381 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000382 /* Set bit 31 since this is a framework message. */
383 .arg2 = SPMD_FWK_MSG_BIT |
384 SPMD_FWK_MSG_FFA_VERSION_RESP,
385 .arg3 = ret.func};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100386 break;
387 }
388 default:
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000389 dlog_verbose("%s message not handled %#x\n", __func__, fwk_msg);
390 *args = (struct ffa_value){
391 .func = FFA_MSG_SEND_DIRECT_RESP_32,
392 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
393 /* Set bit 31 since this is a framework message. */
394 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100395 }
396
397 return true;
398}
399
J-Alvesb37fd082020-10-22 12:29:21 +0100400#endif
401
Andrew Scullae9962e2019-10-03 16:51:16 +0100402/**
403 * Checks whether to block an SMC being forwarded from a VM.
404 */
405static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100406{
Andrew Scullae9962e2019-10-03 16:51:16 +0100407 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100408
Andrew Scullae9962e2019-10-03 16:51:16 +0100409 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
410 if (func == vm->smc_whitelist.smcs[i]) {
411 return false;
412 }
413 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100414
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100415 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000416 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100417
418 /* Access is still allowed in permissive mode. */
419 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100420}
421
422/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100423 * Applies SMC access control according to manifest and forwards the call if
424 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100425 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100426static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100427{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100428 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000429 uint32_t client_id = vm->id;
430 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100431
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000432 if (smc_is_blocked(vm, args->func)) {
433 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100434 return;
435 }
436
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100437 /*
438 * Set the Client ID but keep the existing Secure OS ID and anything
439 * else (currently unspecified) that the client may have passed in the
440 * upper bits.
441 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000442 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000443 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
444 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100445
Andrew Scullae9962e2019-10-03 16:51:16 +0100446 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000447 * Preserve the value passed by the caller, rather than the generated
448 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100449 * may be in x7, but the SMCs that we are forwarding are legacy calls
450 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
451 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000452 ret.arg7 = arg7;
453
454 plat_smc_post_forward(*args, &ret);
455
456 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100457}
458
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200459/**
460 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100461 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
462 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
463 * (from the normal world via EL3). The function returns true when the call is
464 * handled. The *next pointer is updated to the next vCPU to run, which might be
465 * the 'other world' vCPU if the call originated from the virtual FF-A instance
466 * and has to be forwarded down to EL3, or left as is to resume the current
467 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200468 */
469static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
470 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100471{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000472 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000473
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100474 /*
475 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100476 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100477 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000478 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100479 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000480 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100481 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100482 case FFA_PARTITION_INFO_GET_32: {
483 struct ffa_uuid uuid;
484
485 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
486 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000487 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100488 return true;
489 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100490 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200491 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100492 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000493 case FFA_SPM_ID_GET_32:
494 *args = api_ffa_spm_id_get();
495 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100496 case FFA_FEATURES_32:
497 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100498 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100499 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200500 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000501 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000502 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100503 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
504 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200505 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000506 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100507 case FFA_RXTX_UNMAP_32:
508 *args = api_ffa_rxtx_unmap(args->arg1, current);
509 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100510 case FFA_RX_ACQUIRE_32:
511 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
512 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100513 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200514 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100515 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100516 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000517 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
518 ffa_msg_send_size(*args),
519 ffa_msg_send_attributes(*args),
520 current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100521 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100522 case FFA_MSG_SEND2_32:
523 *args = api_ffa_msg_send2(ffa_sender(*args),
524 ffa_msg_send2_flags(*args), current);
525 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100526 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600527 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100528 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100529 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200530 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100531 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100532 case FFA_RUN_32:
533 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200534 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100535 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100536 case FFA_MEM_DONATE_32:
537 case FFA_MEM_LEND_32:
538 case FFA_MEM_SHARE_32:
539 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
540 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200541 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000542 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100543 case FFA_MEM_RETRIEVE_REQ_32:
544 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
545 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200546 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000547 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100548 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200549 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000550 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100551 case FFA_MEM_RECLAIM_32:
552 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100553 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200554 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000555 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100556 case FFA_MEM_FRAG_RX_32:
557 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
558 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200559 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100560 return true;
561 case FFA_MEM_FRAG_TX_32:
562 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
563 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200564 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100565 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000566 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100567 case FFA_MSG_SEND_DIRECT_REQ_32: {
568#if SECURE_WORLD == 1
569 if (spmd_handler(args, current)) {
570 return true;
571 }
572#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000573 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
574 ffa_receiver(*args), *args,
575 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000576 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100577 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000578 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000579 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000580 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
581 ffa_receiver(*args), *args,
582 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000583 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000584 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200585 /*
586 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
587 * The callee must return NOT_SUPPORTED if this function is
588 * invoked by a caller that implements version v1.0 of
589 * the Framework.
590 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100591 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
592 current);
593 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100594 case FFA_NOTIFICATION_BITMAP_CREATE_32:
595 *args = api_ffa_notification_bitmap_create(
596 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
597 current);
598 return true;
599 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
600 *args = api_ffa_notification_bitmap_destroy(
601 (ffa_vm_id_t)args->arg1, current);
602 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000603 case FFA_NOTIFICATION_BIND_32:
604 *args = api_ffa_notification_update_bindings(
605 ffa_sender(*args), ffa_receiver(*args), args->arg2,
606 ffa_notifications_bitmap(args->arg3, args->arg4), true,
607 current);
608 return true;
609 case FFA_NOTIFICATION_UNBIND_32:
610 *args = api_ffa_notification_update_bindings(
611 ffa_sender(*args), ffa_receiver(*args), 0,
612 ffa_notifications_bitmap(args->arg3, args->arg4), false,
613 current);
614 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700615 case FFA_MEM_PERM_SET_32:
616 case FFA_MEM_PERM_SET_64:
617 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
618 args->arg3, current);
619 return true;
620 case FFA_MEM_PERM_GET_32:
621 case FFA_MEM_PERM_GET_64:
622 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
623 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100624 case FFA_NOTIFICATION_SET_32:
625 *args = api_ffa_notification_set(
626 ffa_sender(*args), ffa_receiver(*args), args->arg2,
627 ffa_notifications_bitmap(args->arg3, args->arg4),
628 current);
629 return true;
630 case FFA_NOTIFICATION_GET_32:
631 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000632 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
633 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100634 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100635 case FFA_NOTIFICATION_INFO_GET_64:
636 *args = api_ffa_notification_info_get(current);
637 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500638 case FFA_INTERRUPT_32:
639 *args = plat_ffa_delegate_ffa_interrupt(current, next);
640 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100641 case FFA_CONSOLE_LOG_32:
642 case FFA_CONSOLE_LOG_64:
643 *args = api_ffa_console_log(*args, current);
644 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100645 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100646
647 return false;
648}
649
650/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000651 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100652 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000653static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100654{
Manish Pandey35e452f2021-02-18 21:36:34 +0000655 struct vcpu_locked vcpu_locked;
656
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100657 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800658 if (current()->vm->el0_partition) {
659 return;
660 }
661
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100662 /*
663 * Not switching vCPUs, set the bit for the current vCPU
664 * directly in the register.
665 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000666 vcpu_locked = vcpu_lock(current());
667 set_virtual_irq_current(
668 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
669 set_virtual_fiq_current(
670 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
671 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100672 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800673 if (next->vm->el0_partition) {
674 return;
675 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100676 /*
677 * About to switch vCPUs, set the bit for the vCPU to which we
678 * are switching in the saved copy of the register.
679 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000680
681 vcpu_locked = vcpu_lock(next);
682 set_virtual_irq(&next->regs,
683 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
684 set_virtual_fiq(&next->regs,
685 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
686 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100687 }
688}
689
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100690/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100691 * Handles PSCI and FF-A calls and writes the return value back to the registers
692 * of the vCPU. This is shared between smc_handler and hvc_handler.
693 *
694 * Returns true if the call was handled.
695 */
696static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
697 struct vcpu **next)
698{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100699 /* Do not expect PSCI calls emitted from within the secure world. */
700#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100701 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
702 &vcpu->regs.r[0], next)) {
703 return true;
704 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100705#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100706
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100707 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100708#if SECURE_WORLD == 1
709 /*
710 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200711 * Receiver Interrupt has been delayed, and trigger it on
712 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100713 */
714 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
715 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
716 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
717 }
718#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100719 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000720 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100721 return true;
722 }
723
724 return false;
725}
726
727/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100728 * Processes SMC instruction calls.
729 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000730static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100731{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100732 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000733 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100734
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100735 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000736 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100737 }
738
Andrew Walbran85c37662019-12-05 16:29:33 +0000739 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100740 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000741 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000742 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100743 }
744
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000745 smc_forwarder(vcpu->vm, &args);
746 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000747 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100748}
749
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100750#if SECURE_WORLD == 1
751
752/**
753 * Called from other_world_loop return from SMC.
754 * Processes SMC calls originating from the NWd.
755 */
756struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
757{
758 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
759 struct vcpu *next = NULL;
760
761 if (hvc_smc_handler(args, vcpu, &next)) {
762 return next;
763 }
764
765 /*
766 * If the SMC emitted by the normal world is not handled in the secure
767 * world then return an error stating such ABI is not supported. Only
768 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
769 * directly because the SPMD smc handler would not recognize it as a
770 * standard FF-A call returning from the SPMC.
771 */
772 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
773
774 return NULL;
775}
776
777#endif
778
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000779/*
780 * Exception vector offsets.
781 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
782 */
783
784/**
785 * Offset for synchronous exceptions at current EL with SPx.
786 */
787#define OFFSET_CURRENT_SPX UINT64_C(0x200)
788
789/**
790 * Offset for synchronous exceptions at lower EL using AArch64.
791 */
792#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
793
794/**
795 * Offset for synchronous exceptions at lower EL using AArch32.
796 */
797#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
798
799/**
800 * Returns the address for the exception handler at EL1.
801 */
802static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
803{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800804 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
805 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000806 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
807 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
808
809 if (pe_mode == PSR_PE_MODE_EL0T) {
810 if (is_arch32) {
811 base_addr += OFFSET_LOWER_EL_32;
812 } else {
813 base_addr += OFFSET_LOWER_EL_64;
814 }
815 } else {
816 CHECK(!is_arch32);
817 base_addr += OFFSET_CURRENT_SPX;
818 }
819
820 return base_addr;
821}
822
823/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000824 * Injects an exception with the specified Exception Syndrom Register value into
825 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000826 *
827 * NOTE: This function assumes that the lazy registers haven't been saved, and
828 * writes to the lazy registers of the CPU directly instead of the vCPU.
829 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100830static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
831 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000832{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000833 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000834
835 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800836 if (has_vhe_support()) {
837 write_msr(MSR_ESR_EL12, esr_el1_value);
838 write_msr(MSR_FAR_EL12, far_el1_value);
839 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
840 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
841 } else {
842 write_msr(esr_el1, esr_el1_value);
843 write_msr(far_el1, far_el1_value);
844 write_msr(elr_el1, vcpu->regs.pc);
845 write_msr(spsr_el1, vcpu->regs.spsr);
846 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000847
848 /*
849 * Mask (disable) interrupts and run in EL1h mode.
850 * EL1h mode is used because by default, taking an exception selects the
851 * stack pointer for the target Exception level. The software can change
852 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000853 */
854 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
855
856 /* Transfer control to the exception hander. */
857 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000858}
859
860/**
861 * Injects a Data Abort exception (same exception level).
862 */
863static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100864 uintreg_t esr_el2,
865 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000866{
867 /*
868 * ISS encoding remains the same, but the EC is changed to reflect
869 * where the exception came from.
870 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
871 */
872 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
873 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
874
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100875 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000876 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000877
Fuad Tabbac3847c72020-08-11 09:32:25 +0100878 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000879}
880
881/**
882 * Injects a Data Abort exception (same exception level).
883 */
884static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100885 uintreg_t esr_el2,
886 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000887{
888 /*
889 * ISS encoding remains the same, but the EC is changed to reflect
890 * where the exception came from.
891 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
892 */
893 uintreg_t esr_el1_value =
894 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
895 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
896
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100897 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000898 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000899
Fuad Tabbac3847c72020-08-11 09:32:25 +0100900 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000901}
902
903/**
904 * Injects an exception with an unknown reason into the EL1.
905 */
906static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
907{
908 uintreg_t esr_el1_value =
909 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100910
911 /*
912 * The value of the far_el2 register is UNKNOWN in this case,
913 * therefore, don't propagate it to avoid leaking sensitive information.
914 */
915 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000916 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000917
918 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000919 dlog_notice(
920 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
921 "crm=%d, op2=%d, rt=%d.\n",
922 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
923 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
924 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000925
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100926 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000927 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000928
Fuad Tabbac3847c72020-08-11 09:32:25 +0100929 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000930}
931
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100932static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100933{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100934 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100935 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100936
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100937 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100938 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100939 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100940
Andrew Walbran7f920af2019-09-03 17:09:30 +0100941 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000942 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100943 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000944 break;
945
946 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100947 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100948 break;
949
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000950 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000951 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
952 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000953 break;
954
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000955 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100956 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000957 break;
958
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000959 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100960 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
961 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000962 break;
963
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100964 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100965 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100966 break;
967
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500968#if SECURE_WORLD == 1
969 case HF_INTERRUPT_DEACTIVATE:
970 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
971 args.arg1, args.arg2, vcpu);
972 break;
973#endif
974
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100975 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100976 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100977 }
978
Manish Pandey35e452f2021-02-18 21:36:34 +0000979 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000980
Andrew Walbran59182d52019-09-23 17:55:39 +0100981 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100982}
983
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100984struct vcpu *irq_lower(void)
985{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500986#if SECURE_WORLD == 1
987 struct vcpu *next = NULL;
988
989 plat_ffa_secure_interrupt(current(), &next);
990
991 /*
992 * Since we are in interrupt context, set the bit for the
993 * next vCPU directly in the register.
994 */
995 vcpu_update_virtual_interrupts(next);
996
997 return next;
998#else
Andrew Scull9726c252019-01-23 13:44:19 +0000999 /*
1000 * Switch back to primary VM, interrupts will be handled there.
1001 *
1002 * If the VM has aborted, this vCPU will be aborted when the scheduler
1003 * tries to run it again. This means the interrupt will not be delayed
1004 * by the aborted VM.
1005 *
1006 * TODO: Only switch when the interrupt isn't for the current VM.
1007 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001008 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001009#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001010}
1011
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001012struct vcpu *fiq_lower(void)
1013{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001014#if SECURE_WORLD == 1
1015 struct vcpu_locked current_locked;
1016 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001017 int64_t ret;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001018
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001019 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001020 uint8_t pmr = plat_interrupts_get_priority_mask();
1021
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001022 /* Mask all interrupts */
1023 plat_interrupts_set_priority_mask(0x0);
1024
1025 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001026 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001027 ret = api_interrupt_inject_locked(current_locked,
1028 HF_MANAGED_EXIT_INTID,
1029 current_vcpu, NULL);
1030 if (ret != 0) {
1031 panic("Failed to inject managed exit interrupt\n");
1032 }
1033
1034 /* Entering managed exit sequence. */
1035 current_vcpu->processing_managed_exit = true;
1036
1037 vcpu_unlock(&current_locked);
1038
1039 /*
1040 * Since we are in interrupt context, set the bit for the
1041 * current vCPU directly in the register.
1042 */
1043 vcpu_update_virtual_interrupts(NULL);
1044
1045 /* Resume current vCPU. */
1046 return NULL;
1047 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001048 /*
1049 * SP does not support managed exit. It is pre-empted and execution
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001050 * handed back to the normal world through the FFA_INTERRUPT ABI. The
1051 * api_preempt() call is equivalent to calling api_switch_to_other_world
1052 * for current vCPU passing FFA_INTERRUPT. The SP can be resumed later
1053 * by FFA_RUN.
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001054 */
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001055 return api_preempt(current_vcpu);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001056
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001057#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001058 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001059#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001060}
1061
Fuad Tabbad1d67982020-01-08 11:28:29 +00001062noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001063{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001064 /*
1065 * SError exceptions should be isolated and handled by the responsible
1066 * VM/exception level. Getting here indicates a bug, that isolation is
1067 * not working, or a processor that does not support ARMv8.2-IESB, in
1068 * which case Hafnium routes SError exceptions to EL2 (here).
1069 */
1070 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001071}
1072
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001073/**
1074 * Initialises a fault info structure. It assumes that an FnV bit exists at
1075 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1076 * the ESR (the fault status code) are 010000; this is the case for both
1077 * instruction and data aborts, but not necessarily for other exception reasons.
1078 */
1079static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001080 const struct vcpu *vcpu,
1081 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001082{
1083 uint32_t fsc = esr & 0x3f;
1084 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001085 uint64_t hpfar_el2_val;
1086 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001087
1088 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001089 r.pc = va_init(vcpu->regs.pc);
1090
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001091 /* Get Hypervisor IPA Fault Address value. */
1092 hpfar_el2_val = read_msr(hpfar_el2);
1093
1094 /* Extract Faulting IPA. */
1095 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1096
1097#if SECURE_WORLD == 1
1098
1099 /**
1100 * Determine if faulting IPA targets NS space.
1101 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1102 * the faulting Stage-1 address output is a secure or non-secure IPA.
1103 */
1104 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1105 r.mode |= MM_MODE_NS;
1106 }
1107
1108#endif
1109
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001110 /*
1111 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1112 * indicates that we cannot rely on far_el2.
1113 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001114 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001115 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001116 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001117 } else {
1118 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001119 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001120 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1121 }
1122
1123 return r;
1124}
1125
Fuad Tabbac3847c72020-08-11 09:32:25 +01001126struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001127{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001128 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001129 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001130 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001131 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001132 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001133 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001134
Fuad Tabbac76466d2019-09-06 10:42:12 +01001135 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001136 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001137 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001138 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001139
1140 /*
1141 * For EL0 partitions, treat both WFI and WFE the same way so
1142 * that FFA_RUN can be called on the partition to resume it. If
1143 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1144 * in blocked waiting for interrupt but we cannot inject
1145 * interrupts into EL0 partitions.
1146 */
1147 if (is_el0_partition) {
1148 api_yield(vcpu, &new_vcpu);
1149 return new_vcpu;
1150 }
1151
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001152 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001153 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001154 /* WFE */
1155 /*
1156 * TODO: consider giving the scheduler more context,
1157 * somehow.
1158 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001159 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001160 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001161 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001162 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001163 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001164
Fuad Tabbab86325a2020-01-10 13:38:15 +00001165 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001166 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001167 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001168
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001169 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001170 if (is_el0_partition) {
1171 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001172 /*
1173 * Abort EL0 context if we should not resume the
1174 * context, or it is an alignment fault.
1175 * vcpu_handle_page_fault() only checks the mode of the
1176 * page in an architecture agnostic way but alignment
1177 * faults on aarch64 can happen on a correctly mapped
1178 * page.
1179 */
1180 if (!resume || ((esr & 0x3f) == 0x21)) {
1181 return api_abort(vcpu);
1182 }
1183 }
1184
1185 if (resume) {
1186 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001187 }
1188
Fuad Tabbab86325a2020-01-10 13:38:15 +00001189 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001190 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001191
Fuad Tabbab86325a2020-01-10 13:38:15 +00001192 /* Schedule the same VM to continue running. */
1193 return NULL;
1194
1195 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001196 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001197
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001198 if (vcpu_handle_page_fault(vcpu, &info)) {
1199 return NULL;
1200 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001201
1202 if (is_el0_partition) {
1203 dlog_warning("Instruction abort on EL0 partition\n");
1204 return api_abort(vcpu);
1205 }
1206
Fuad Tabbab86325a2020-01-10 13:38:15 +00001207 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001208 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001209
Fuad Tabbab86325a2020-01-10 13:38:15 +00001210 /* Schedule the same VM to continue running. */
1211 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001212 case EC_SVC:
1213 CHECK(is_el0_partition);
1214 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001215 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001216 if (is_el0_partition) {
1217 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1218 return api_abort(vcpu);
1219 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001220 return hvc_handler(vcpu);
1221
Fuad Tabbab86325a2020-01-10 13:38:15 +00001222 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001223 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001224 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001225
1226 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001227 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001228
Andrew Walbran33645652019-04-15 12:29:31 +01001229 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001230 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001231
Fuad Tabbab86325a2020-01-10 13:38:15 +00001232 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001233 /*
1234 * NOTE: This should never be reached because it goes through a
1235 * separate path handled by handle_system_register_access().
1236 */
1237 panic("Handled by handle_system_register_access().");
1238
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001239 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001240 dlog_notice(
1241 "Unknown lower sync exception pc=%#x, esr=%#x, "
1242 "ec=%#x\n",
1243 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001244 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001245 }
1246
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001247 if (is_el0_partition) {
1248 return api_abort(vcpu);
1249 }
1250
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001251 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001252 * The exception wasn't handled. Inject to the VM to give it chance to
1253 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001254 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001255 inject_el1_unknown_exception(vcpu, esr);
1256
1257 /* Schedule the same VM to continue running. */
1258 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001259}
1260
Fuad Tabbac76466d2019-09-06 10:42:12 +01001261/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001262 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001263 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001264 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001265void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001266{
1267 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001268 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001269 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001270
Fuad Tabbab86325a2020-01-10 13:38:15 +00001271 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001272 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001273 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001274 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001275 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001276 if (debug_el1_is_register_access(esr_el2)) {
1277 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001278 inject_el1_unknown_exception(vcpu, esr_el2);
1279 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001280 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001281 } else if (perfmon_is_register_access(esr_el2)) {
1282 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001283 inject_el1_unknown_exception(vcpu, esr_el2);
1284 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001285 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001286 } else if (feature_id_is_register_access(esr_el2)) {
1287 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001288 inject_el1_unknown_exception(vcpu, esr_el2);
1289 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001290 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001291 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001292 inject_el1_unknown_exception(vcpu, esr_el2);
1293 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001294 }
1295
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001296 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001297 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001298}