blob: 0b4550d6c19351744e967c68b37a6881a7a114d5 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000014#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010015
Andrew Scull18c78fc2018-08-20 12:57:41 +010016#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010017#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010018#include "hf/cpu.h"
19#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010020#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010021#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010022#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010023#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010024#include "hf/vm.h"
25
Andrew Scullf35a5c92018-08-07 18:09:46 +010026#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010027
Fuad Tabbac76466d2019-09-06 10:42:12 +010028#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000029#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010030#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010031#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010032#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010033#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000034#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010035#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010036
Fuad Tabbac76466d2019-09-06 10:42:12 +010037/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020038 * Hypervisor Fault Address Register Non-Secure.
39 */
40#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
41
42/**
43 * Hypervisor Fault Address Register Faulting IPA.
44 */
45#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
46
47/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010048 * Gets the value to increment for the next PC.
49 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
50 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000051#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010052
Fuad Tabbac76466d2019-09-06 10:42:12 +010053/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010054 * The Client ID field within X7 for an SMC64 call.
55 */
56#define CLIENT_ID_MASK UINT64_C(0xffff)
57
58/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010059 * Returns a reference to the currently executing vCPU.
60 */
Andrew Scullc960c032018-10-24 15:13:35 +010061static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000062{
63 return (struct vcpu *)read_msr(tpidr_el2);
64}
65
Andrew Walbran1f8d4872018-12-20 11:21:32 +000066/**
67 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
68 * informs the arch-independent sections that registers have been saved.
69 */
70void complete_saving_state(struct vcpu *vcpu)
71{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080072 if (has_vhe_support()) {
73 vcpu->regs.peripherals.cntv_cval_el0 =
74 read_msr(MSR_CNTV_CVAL_EL02);
75 vcpu->regs.peripherals.cntv_ctl_el0 =
76 read_msr(MSR_CNTV_CTL_EL02);
77 } else {
78 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
79 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
80 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000081
82 api_regs_state_saved(vcpu);
83
84 /*
85 * If switching away from the primary, copy the current EL0 virtual
86 * timer registers to the corresponding EL2 physical timer registers.
87 * This is used to emulate the virtual timer for the primary in case it
88 * should fire while the secondary is running.
89 */
90 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
91 /*
92 * Clear timer control register before copying compare value, to
93 * avoid a spurious timer interrupt. This could be a problem if
94 * the interrupt is configured as edge-triggered, as it would
95 * then be latched in.
96 */
97 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080098
99 if (has_vhe_support()) {
100 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
101 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
102 } else {
103 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
104 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
105 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000106 }
107}
108
109/**
110 * Restores the state of per-vCPU peripherals, such as the virtual timer.
111 */
112void begin_restoring_state(struct vcpu *vcpu)
113{
114 /*
115 * Clear timer control register before restoring compare value, to avoid
116 * a spurious timer interrupt. This could be a problem if the interrupt
117 * is configured as edge-triggered, as it would then be latched in.
118 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800119 if (has_vhe_support()) {
120 write_msr(MSR_CNTV_CTL_EL02, 0);
121 write_msr(MSR_CNTV_CVAL_EL02,
122 vcpu->regs.peripherals.cntv_cval_el0);
123 write_msr(MSR_CNTV_CTL_EL02,
124 vcpu->regs.peripherals.cntv_ctl_el0);
125 } else {
126 write_msr(cntv_ctl_el0, 0);
127 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
128 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
129 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000130
131 /*
132 * If we are switching (back) to the primary, disable the EL2 physical
133 * timer which was being used to emulate the EL0 virtual timer, as the
134 * virtual timer is now running for the primary again.
135 */
136 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
137 write_msr(cnthp_ctl_el2, 0);
138 write_msr(cnthp_cval_el2, 0);
139 }
140}
141
Andrew Walbran1f32e722019-06-07 17:57:26 +0100142/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100143 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
144 * current VMID.
145 */
146static void invalidate_vm_tlb(void)
147{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100148 /*
149 * Ensure that the last VTTBR write has taken effect so we invalidate
150 * the right set of TLB entries.
151 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100152 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100153
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100155
156 /*
157 * Ensure that no instructions are fetched for the VM until after the
158 * TLB invalidation has taken effect.
159 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100160 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100161
162 /*
163 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000164 * TLB invalidation has taken effect. Non-shareable is enough because
165 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100166 */
David Brazdil851948e2019-08-09 12:02:12 +0100167 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100168}
169
170/**
171 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
172 * the same VM which was run on the current pCPU.
173 *
174 * This is necessary because VMs may (contrary to the architecture
175 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
176 * workaround:
177 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
178 */
179void maybe_invalidate_tlb(struct vcpu *vcpu)
180{
181 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100182 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100183
184 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
185 new_vcpu_index) {
186 /*
187 * The vCPU has changed since the last time this VM was run on
188 * this pCPU, so we need to invalidate the TLB.
189 */
190 invalidate_vm_tlb();
191
192 /* Record the fact that this vCPU is now running on this CPU. */
193 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
194 new_vcpu_index;
195 }
196}
197
David Brazdil768f69c2019-12-19 15:46:12 +0000198noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100199{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000200 (void)elr;
201 (void)spsr;
202
Fuad Tabbad1d67982020-01-08 11:28:29 +0000203 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100204}
205
David Brazdil768f69c2019-12-19 15:46:12 +0000206noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100207{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000208 (void)elr;
209 (void)spsr;
210
Fuad Tabbad1d67982020-01-08 11:28:29 +0000211 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000212}
213
David Brazdil768f69c2019-12-19 15:46:12 +0000214noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000215{
216 (void)elr;
217 (void)spsr;
218
Fuad Tabbad1d67982020-01-08 11:28:29 +0000219 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000220}
221
David Brazdil768f69c2019-12-19 15:46:12 +0000222noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000223{
224 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000225 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226
227 (void)spsr;
228
Fuad Tabbac76466d2019-09-06 10:42:12 +0100229 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000230 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100231 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000232 dlog_error(
233 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
234 "far=%#x\n",
235 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100236 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000237 dlog_error(
238 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
239 "far=invalid\n",
240 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100241 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100242
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000243 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100244
245 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000246 dlog_error(
247 "Unknown current sync exception pc=%#x, esr=%#x, "
248 "ec=%#x\n",
249 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100250 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100251 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000252
Andrew Sculla9c172d2019-04-03 14:10:00 +0100253 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100254}
255
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100256/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000257 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
258 * arch_regs.
259 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000260static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000261{
262 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800263 r->hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000264 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800265 r->hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000266 }
267}
268
269/**
270 * Sets or clears the VI bit in the HCR_EL2 register.
271 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000272static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000273{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800274 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000275
Andrew Walbran3d84a262018-12-13 14:41:19 +0000276 if (enable) {
277 hcr_el2 |= HCR_EL2_VI;
278 } else {
279 hcr_el2 &= ~HCR_EL2_VI;
280 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800281 current()->regs.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000282}
283
Manish Pandey35e452f2021-02-18 21:36:34 +0000284/**
285 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
286 * arch_regs.
287 */
288static void set_virtual_fiq(struct arch_regs *r, bool enable)
289{
290 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800291 r->hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000292 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800293 r->hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000294 }
295}
296
297/**
298 * Sets or clears the VF bit in the HCR_EL2 register.
299 */
300static void set_virtual_fiq_current(bool enable)
301{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800302 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000303
304 if (enable) {
305 hcr_el2 |= HCR_EL2_VF;
306 } else {
307 hcr_el2 &= ~HCR_EL2_VF;
308 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800309 current()->regs.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000310}
311
J-Alvesb37fd082020-10-22 12:29:21 +0100312#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100313
J-Alvesb37fd082020-10-22 12:29:21 +0100314static bool sp_boot_next(struct vcpu *current, struct vcpu **next,
315 struct ffa_value *ffa_ret)
316{
317 struct vm_locked current_vm_locked;
318 struct vm *vm_next = NULL;
319 bool ret = false;
320
321 /*
322 * If VM hasn't been initialized, initialize it and traverse
323 * booting list following "next_boot" field in the VM structure.
324 * Once all the SPs have been booted (when "next_boot" is NULL),
325 * return execution to the NWd.
326 */
327 current_vm_locked = vm_lock(current->vm);
328 if (current_vm_locked.vm->initialized == false) {
329 current_vm_locked.vm->initialized = true;
330 dlog_verbose("Initialized VM: %#x, boot_order: %u\n",
331 current_vm_locked.vm->id,
332 current_vm_locked.vm->boot_order);
333
334 if (current_vm_locked.vm->next_boot != NULL) {
335 current->state = VCPU_STATE_BLOCKED_MAILBOX;
336 vm_next = current_vm_locked.vm->next_boot;
337 CHECK(vm_next->initialized == false);
338 *next = vm_get_vcpu(vm_next, vcpu_index(current));
339 arch_regs_reset(*next);
340 (*next)->cpu = current->cpu;
341 (*next)->state = VCPU_STATE_RUNNING;
342 (*next)->regs_available = false;
343
344 *ffa_ret = (struct ffa_value){.func = FFA_INTERRUPT_32};
345 ret = true;
346 goto out;
347 }
348
349 dlog_verbose("Finished initializing all VMs.\n");
350 }
351
352out:
353 vm_unlock(&current_vm_locked);
354 return ret;
355}
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100356
357/**
358 * Handle special direct messages from SPMD to SPMC. For now related to power
359 * management only.
360 */
361static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
362{
J-Alvesd6f4e142021-03-05 13:33:59 +0000363 ffa_vm_id_t sender = ffa_sender(*args);
364 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100365 ffa_vm_id_t current_vm_id = current->vm->id;
366
367 /*
368 * Check if direct message request is originating from the SPMD and
369 * directed to the SPMC.
370 */
371 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
372 current_vm_id == HF_OTHER_WORLD_ID)) {
373 return false;
374 }
375
376 switch (args->arg3) {
377 case PSCI_CPU_OFF: {
378 struct vm *vm = vm_get_first_boot();
379 struct vcpu *vcpu = vm_get_vcpu(vm, vcpu_index(current));
380
381 /*
382 * TODO: the PM event reached the SPMC. In a later iteration,
383 * the PM event can be passed to the SP by resuming it.
384 */
385 *args = (struct ffa_value){
386 .func = FFA_MSG_SEND_DIRECT_RESP_32,
387 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
388 .arg2 = 0U};
389
390 dlog_verbose("%s cpu off notification cpuid %#x\n", __func__,
391 vcpu->cpu->id);
392 cpu_off(vcpu->cpu);
393 break;
394 }
395 default:
396 dlog_verbose("%s message not handled %#x\n", __func__,
397 args->arg3);
398 return false;
399 }
400
401 return true;
402}
403
J-Alvesb37fd082020-10-22 12:29:21 +0100404#endif
405
Andrew Scullae9962e2019-10-03 16:51:16 +0100406/**
407 * Checks whether to block an SMC being forwarded from a VM.
408 */
409static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100410{
Andrew Scullae9962e2019-10-03 16:51:16 +0100411 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100412
Andrew Scullae9962e2019-10-03 16:51:16 +0100413 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
414 if (func == vm->smc_whitelist.smcs[i]) {
415 return false;
416 }
417 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100418
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100419 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000420 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100421
422 /* Access is still allowed in permissive mode. */
423 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100424}
425
426/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100427 * Applies SMC access control according to manifest and forwards the call if
428 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100429 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100430static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100431{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100432 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000433 uint32_t client_id = vm->id;
434 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100435
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000436 if (smc_is_blocked(vm, args->func)) {
437 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100438 return;
439 }
440
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100441 /*
442 * Set the Client ID but keep the existing Secure OS ID and anything
443 * else (currently unspecified) that the client may have passed in the
444 * upper bits.
445 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000446 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000447 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
448 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100449
Andrew Scullae9962e2019-10-03 16:51:16 +0100450 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000451 * Preserve the value passed by the caller, rather than the generated
452 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100453 * may be in x7, but the SMCs that we are forwarding are legacy calls
454 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
455 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000456 ret.arg7 = arg7;
457
458 plat_smc_post_forward(*args, &ret);
459
460 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100461}
462
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200463/**
464 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100465 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
466 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
467 * (from the normal world via EL3). The function returns true when the call is
468 * handled. The *next pointer is updated to the next vCPU to run, which might be
469 * the 'other world' vCPU if the call originated from the virtual FF-A instance
470 * and has to be forwarded down to EL3, or left as is to resume the current
471 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200472 */
473static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
474 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100475{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000476 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000477
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100478 /*
479 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100480 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100481 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000482 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100483 case FFA_VERSION_32:
484 *args = api_ffa_version(args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100485 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100486 case FFA_PARTITION_INFO_GET_32: {
487 struct ffa_uuid uuid;
488
489 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
490 &uuid);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200491 *args = api_ffa_partition_info_get(current, &uuid);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100492 return true;
493 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100494 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200495 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100496 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000497 case FFA_SPM_ID_GET_32:
498 *args = api_ffa_spm_id_get();
499 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100500 case FFA_FEATURES_32:
501 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100502 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100503 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200504 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000505 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000506 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100507 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
508 ipa_init(args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200509 current, next);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000510 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100511 case FFA_RXTX_UNMAP_32:
512 *args = api_ffa_rxtx_unmap(args->arg1, current);
513 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100514 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200515 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100516 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100517 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000518 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
519 ffa_msg_send_size(*args),
520 ffa_msg_send_attributes(*args),
521 current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100522 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100523 case FFA_MSG_WAIT_32:
Maksims Svecovs08bb5c12021-07-20 15:46:31 +0100524 if (args->arg1 != 0U || args->arg2 != 0U || args->arg3 != 0U ||
525 args->arg4 != 0U || args->arg5 != 0U || args->arg6 != 0U ||
526 args->arg7 != 0U) {
527 *args = ffa_error(FFA_INVALID_PARAMETERS);
528 return true;
529 }
J-Alvesb37fd082020-10-22 12:29:21 +0100530#if SECURE_WORLD == 1
531 if (sp_boot_next(current, next, args)) {
532 return true;
533 }
534#endif
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200535 *args = api_ffa_msg_recv(true, current, next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100536 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100537 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200538 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100539 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100540 case FFA_RUN_32:
541 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200542 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100543 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100544 case FFA_MEM_DONATE_32:
545 case FFA_MEM_LEND_32:
546 case FFA_MEM_SHARE_32:
547 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
548 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200549 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000550 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100551 case FFA_MEM_RETRIEVE_REQ_32:
552 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
553 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200554 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000555 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100556 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200557 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000558 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100559 case FFA_MEM_RECLAIM_32:
560 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100561 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200562 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000563 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100564 case FFA_MEM_FRAG_RX_32:
565 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
566 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200567 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100568 return true;
569 case FFA_MEM_FRAG_TX_32:
570 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
571 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200572 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100573 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000574 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100575 case FFA_MSG_SEND_DIRECT_REQ_32: {
576#if SECURE_WORLD == 1
577 if (spmd_handler(args, current)) {
578 return true;
579 }
580#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000581 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
582 ffa_receiver(*args), *args,
583 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000584 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100585 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000586 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000587 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000588 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
589 ffa_receiver(*args), *args,
590 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000591 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000592 case FFA_SECONDARY_EP_REGISTER_64:
Max Shvetsov40108e72020-08-27 12:39:50 +0100593 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
594 current);
595 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100596 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100597
598 return false;
599}
600
601/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000602 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100603 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000604static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100605{
Manish Pandey35e452f2021-02-18 21:36:34 +0000606 struct vcpu_locked vcpu_locked;
607
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100608 if (next == NULL) {
609 /*
610 * Not switching vCPUs, set the bit for the current vCPU
611 * directly in the register.
612 */
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100613
Manish Pandey35e452f2021-02-18 21:36:34 +0000614 vcpu_locked = vcpu_lock(current());
615 set_virtual_irq_current(
616 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
617 set_virtual_fiq_current(
618 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
619 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100620 } else if (vm_id_is_current_world(next->vm->id)) {
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100621 /*
622 * About to switch vCPUs, set the bit for the vCPU to which we
623 * are switching in the saved copy of the register.
624 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000625
626 vcpu_locked = vcpu_lock(next);
627 set_virtual_irq(&next->regs,
628 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
629 set_virtual_fiq(&next->regs,
630 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
631 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100632 }
633}
634
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100635/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100636 * Handles PSCI and FF-A calls and writes the return value back to the registers
637 * of the vCPU. This is shared between smc_handler and hvc_handler.
638 *
639 * Returns true if the call was handled.
640 */
641static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
642 struct vcpu **next)
643{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100644 /* Do not expect PSCI calls emitted from within the secure world. */
645#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100646 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
647 &vcpu->regs.r[0], next)) {
648 return true;
649 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100650#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100651
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100652 if (ffa_handler(&args, vcpu, next)) {
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100653 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000654 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100655 return true;
656 }
657
658 return false;
659}
660
661/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100662 * Processes SMC instruction calls.
663 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000664static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100665{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100666 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000667 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100668
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100669 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000670 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100671 }
672
Andrew Walbran85c37662019-12-05 16:29:33 +0000673 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100674 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000675 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000676 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100677 }
678
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000679 smc_forwarder(vcpu->vm, &args);
680 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000681 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100682}
683
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100684#if SECURE_WORLD == 1
685
686/**
687 * Called from other_world_loop return from SMC.
688 * Processes SMC calls originating from the NWd.
689 */
690struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
691{
692 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
693 struct vcpu *next = NULL;
694
695 if (hvc_smc_handler(args, vcpu, &next)) {
696 return next;
697 }
698
699 /*
700 * If the SMC emitted by the normal world is not handled in the secure
701 * world then return an error stating such ABI is not supported. Only
702 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
703 * directly because the SPMD smc handler would not recognize it as a
704 * standard FF-A call returning from the SPMC.
705 */
706 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
707
708 return NULL;
709}
710
711#endif
712
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000713/*
714 * Exception vector offsets.
715 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
716 */
717
718/**
719 * Offset for synchronous exceptions at current EL with SPx.
720 */
721#define OFFSET_CURRENT_SPX UINT64_C(0x200)
722
723/**
724 * Offset for synchronous exceptions at lower EL using AArch64.
725 */
726#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
727
728/**
729 * Offset for synchronous exceptions at lower EL using AArch32.
730 */
731#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
732
733/**
734 * Returns the address for the exception handler at EL1.
735 */
736static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
737{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800738 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
739 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000740 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
741 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
742
743 if (pe_mode == PSR_PE_MODE_EL0T) {
744 if (is_arch32) {
745 base_addr += OFFSET_LOWER_EL_32;
746 } else {
747 base_addr += OFFSET_LOWER_EL_64;
748 }
749 } else {
750 CHECK(!is_arch32);
751 base_addr += OFFSET_CURRENT_SPX;
752 }
753
754 return base_addr;
755}
756
757/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000758 * Injects an exception with the specified Exception Syndrom Register value into
759 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000760 *
761 * NOTE: This function assumes that the lazy registers haven't been saved, and
762 * writes to the lazy registers of the CPU directly instead of the vCPU.
763 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100764static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
765 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000766{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000767 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000768
769 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800770 if (has_vhe_support()) {
771 write_msr(MSR_ESR_EL12, esr_el1_value);
772 write_msr(MSR_FAR_EL12, far_el1_value);
773 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
774 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
775 } else {
776 write_msr(esr_el1, esr_el1_value);
777 write_msr(far_el1, far_el1_value);
778 write_msr(elr_el1, vcpu->regs.pc);
779 write_msr(spsr_el1, vcpu->regs.spsr);
780 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000781
782 /*
783 * Mask (disable) interrupts and run in EL1h mode.
784 * EL1h mode is used because by default, taking an exception selects the
785 * stack pointer for the target Exception level. The software can change
786 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000787 */
788 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
789
790 /* Transfer control to the exception hander. */
791 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000792}
793
794/**
795 * Injects a Data Abort exception (same exception level).
796 */
797static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100798 uintreg_t esr_el2,
799 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000800{
801 /*
802 * ISS encoding remains the same, but the EC is changed to reflect
803 * where the exception came from.
804 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
805 */
806 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
807 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
808
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100809 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000810 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000811
Fuad Tabbac3847c72020-08-11 09:32:25 +0100812 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000813}
814
815/**
816 * Injects a Data Abort exception (same exception level).
817 */
818static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100819 uintreg_t esr_el2,
820 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000821{
822 /*
823 * ISS encoding remains the same, but the EC is changed to reflect
824 * where the exception came from.
825 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
826 */
827 uintreg_t esr_el1_value =
828 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
829 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
830
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100831 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000832 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000833
Fuad Tabbac3847c72020-08-11 09:32:25 +0100834 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000835}
836
837/**
838 * Injects an exception with an unknown reason into the EL1.
839 */
840static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
841{
842 uintreg_t esr_el1_value =
843 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100844
845 /*
846 * The value of the far_el2 register is UNKNOWN in this case,
847 * therefore, don't propagate it to avoid leaking sensitive information.
848 */
849 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000850 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000851
852 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000853 dlog_notice(
854 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
855 "crm=%d, op2=%d, rt=%d.\n",
856 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
857 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
858 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000859
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100860 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000861 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000862
Fuad Tabbac3847c72020-08-11 09:32:25 +0100863 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000864}
865
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100866static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100867{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100868 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100869 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100870
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100871 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100872 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100873 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100874
Andrew Walbran7f920af2019-09-03 17:09:30 +0100875 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000876 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100877 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000878 break;
879
880 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100881 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100882 break;
883
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000884 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000885 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
886 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000887 break;
888
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000889 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100890 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000891 break;
892
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000893 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100894 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
895 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000896 break;
897
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100898 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100899 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100900 break;
901
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100902 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100903 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100904 }
905
Manish Pandey35e452f2021-02-18 21:36:34 +0000906 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000907
Andrew Walbran59182d52019-09-23 17:55:39 +0100908 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100909}
910
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100911struct vcpu *irq_lower(void)
912{
Andrew Scull9726c252019-01-23 13:44:19 +0000913 /*
914 * Switch back to primary VM, interrupts will be handled there.
915 *
916 * If the VM has aborted, this vCPU will be aborted when the scheduler
917 * tries to run it again. This means the interrupt will not be delayed
918 * by the aborted VM.
919 *
920 * TODO: Only switch when the interrupt isn't for the current VM.
921 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000922 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100923}
924
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000925struct vcpu *fiq_lower(void)
926{
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100927#if SECURE_WORLD == 1
928 struct vcpu_locked current_locked;
929 struct vcpu *current_vcpu = current();
930 int ret;
931
Maksims Svecovsb596eab2021-04-27 00:52:27 +0100932 if (vm_managed_exit_supported(current_vcpu->vm)) {
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100933 /* Mask all interrupts */
934 plat_interrupts_set_priority_mask(0x0);
935
936 current_locked = vcpu_lock(current_vcpu);
937 ret = api_interrupt_inject_locked(current_locked,
938 HF_MANAGED_EXIT_INTID,
939 current_vcpu, NULL);
940 if (ret != 0) {
941 panic("Failed to inject managed exit interrupt\n");
942 }
943
944 /* Entering managed exit sequence. */
945 current_vcpu->processing_managed_exit = true;
946
947 vcpu_unlock(&current_locked);
948
949 /*
950 * Since we are in interrupt context, set the bit for the
951 * current vCPU directly in the register.
952 */
953 vcpu_update_virtual_interrupts(NULL);
954
955 /* Resume current vCPU. */
956 return NULL;
957 }
958
959 /*
960 * SP does not support managed exit. It is pre-empted and execution
961 * handed back to the normal world through the FFA_INTERRUPT ABI.
962 * The SP can be resumed later by ffa_run. The call to irq_lower
963 * and api_preempt is equivalent to calling api_switch_to_other_world
964 * for current vCPU passing FFA_INTERRUPT_32.
965 */
966#endif
967
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000968 return irq_lower();
969}
970
Fuad Tabbad1d67982020-01-08 11:28:29 +0000971noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000972{
Fuad Tabbad1d67982020-01-08 11:28:29 +0000973 /*
974 * SError exceptions should be isolated and handled by the responsible
975 * VM/exception level. Getting here indicates a bug, that isolation is
976 * not working, or a processor that does not support ARMv8.2-IESB, in
977 * which case Hafnium routes SError exceptions to EL2 (here).
978 */
979 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000980}
981
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000982/**
983 * Initialises a fault info structure. It assumes that an FnV bit exists at
984 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
985 * the ESR (the fault status code) are 010000; this is the case for both
986 * instruction and data aborts, but not necessarily for other exception reasons.
987 */
988static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100989 const struct vcpu *vcpu,
990 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000991{
992 uint32_t fsc = esr & 0x3f;
993 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200994 uint64_t hpfar_el2_val;
995 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000996
997 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000998 r.pc = va_init(vcpu->regs.pc);
999
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001000 /* Get Hypervisor IPA Fault Address value. */
1001 hpfar_el2_val = read_msr(hpfar_el2);
1002
1003 /* Extract Faulting IPA. */
1004 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1005
1006#if SECURE_WORLD == 1
1007
1008 /**
1009 * Determine if faulting IPA targets NS space.
1010 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1011 * the faulting Stage-1 address output is a secure or non-secure IPA.
1012 */
1013 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1014 r.mode |= MM_MODE_NS;
1015 }
1016
1017#endif
1018
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001019 /*
1020 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1021 * indicates that we cannot rely on far_el2.
1022 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001023 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001024 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001025 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001026 } else {
1027 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001028 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001029 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1030 }
1031
1032 return r;
1033}
1034
Fuad Tabbac3847c72020-08-11 09:32:25 +01001035struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001036{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001037 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001038 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +00001039 struct vcpu *new_vcpu;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001040 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001041
Fuad Tabbac76466d2019-09-06 10:42:12 +01001042 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001043 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001044 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001045 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001046 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001047 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001048 /* WFE */
1049 /*
1050 * TODO: consider giving the scheduler more context,
1051 * somehow.
1052 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001053 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001054 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001055 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001056 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001057 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001058
Fuad Tabbab86325a2020-01-10 13:38:15 +00001059 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001060 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001061 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001062 if (vcpu_handle_page_fault(vcpu, &info)) {
1063 return NULL;
1064 }
Fuad Tabbab86325a2020-01-10 13:38:15 +00001065 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001066 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001067
Fuad Tabbab86325a2020-01-10 13:38:15 +00001068 /* Schedule the same VM to continue running. */
1069 return NULL;
1070
1071 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001072 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001073 if (vcpu_handle_page_fault(vcpu, &info)) {
1074 return NULL;
1075 }
Fuad Tabbab86325a2020-01-10 13:38:15 +00001076 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001077 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001078
Fuad Tabbab86325a2020-01-10 13:38:15 +00001079 /* Schedule the same VM to continue running. */
1080 return NULL;
1081
1082 case EC_HVC:
Andrew Walbran59182d52019-09-23 17:55:39 +01001083 return hvc_handler(vcpu);
1084
Fuad Tabbab86325a2020-01-10 13:38:15 +00001085 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001086 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001087 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001088
1089 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001090 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001091
Andrew Walbran33645652019-04-15 12:29:31 +01001092 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001093 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001094
Fuad Tabbab86325a2020-01-10 13:38:15 +00001095 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001096 /*
1097 * NOTE: This should never be reached because it goes through a
1098 * separate path handled by handle_system_register_access().
1099 */
1100 panic("Handled by handle_system_register_access().");
1101
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001102 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001103 dlog_notice(
1104 "Unknown lower sync exception pc=%#x, esr=%#x, "
1105 "ec=%#x\n",
1106 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001107 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001108 }
1109
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001110 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001111 * The exception wasn't handled. Inject to the VM to give it chance to
1112 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001113 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001114 inject_el1_unknown_exception(vcpu, esr);
1115
1116 /* Schedule the same VM to continue running. */
1117 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001118}
1119
Fuad Tabbac76466d2019-09-06 10:42:12 +01001120/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001121 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001122 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001123 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001124void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001125{
1126 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001127 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001128 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001129
Fuad Tabbab86325a2020-01-10 13:38:15 +00001130 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001131 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001132 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001133 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001134 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001135 if (debug_el1_is_register_access(esr_el2)) {
1136 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001137 inject_el1_unknown_exception(vcpu, esr_el2);
1138 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001139 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001140 } else if (perfmon_is_register_access(esr_el2)) {
1141 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001142 inject_el1_unknown_exception(vcpu, esr_el2);
1143 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001144 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001145 } else if (feature_id_is_register_access(esr_el2)) {
1146 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001147 inject_el1_unknown_exception(vcpu, esr_el2);
1148 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001149 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001150 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001151 inject_el1_unknown_exception(vcpu, esr_el2);
1152 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001153 }
1154
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001155 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001156 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001157}