blob: 50d36ea27d2d0059308988d1a5b8d9c3bbdd99f7 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
16 * [Boot Loader stage 3-1 (BL3-1)](#32-boot-loader-stage-3-1-bl3-1)
17 * [PSCI implementation (in BL3-1)](#33-power-state-coordination-interface-in-bl3-1)
18 * [Interrupt Management framework (in BL3-1)](#34--interrupt-management-framework-in-bl3-1)
19 * [Crash Reporting mechanism (in BL3-1)](#35--crash-reporting-mechanism-in-bl3-1)
204. [Build flags](#4--build-flags)
215. [C Library](#5--c-library)
226. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
24- - - - - - - - - - - - - - - - - -
25
261. Introduction
27----------------
28
Soby Mathew58523c02015-06-08 12:32:50 +010029Please note that this document has been updated for the new platform API
30as required by the PSCI v1.0 implementation. Please refer to the
31[Migration Guide] for the previous platform API.
32
Achin Gupta4f6ad662013-10-25 09:08:21 +010033Porting the ARM Trusted Firmware to a new platform involves making some
34mandatory and optional modifications for both the cold and warm boot paths.
35Modifications consist of:
36
37* Implementing a platform-specific function or variable,
38* Setting up the execution context in a certain way, or
39* Defining certain constants (for example #defines).
40
Dan Handley4a75b842015-03-19 19:24:43 +000041The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010042[include/plat/common/platform.h]. The firmware provides a default implementation
43of variables and functions to fulfill the optional requirements. These
44implementations are all weakly defined; they are provided to ease the porting
45effort. Each platform port can override them with its own implementation if the
46default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010047
Dan Handley4a75b842015-03-19 19:24:43 +000048Platform ports that want to be aligned with standard ARM platforms (for example
49FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
50corresponding source files in `plat/arm/common/`. These provide standard
51implementations for some of the required platform porting functions. However,
52using these functions requires the platform port to implement additional
53ARM standard platform porting functions. These additional functions are not
54documented here.
55
Achin Gupta4f6ad662013-10-25 09:08:21 +010056Some modifications are common to all Boot Loader (BL) stages. Section 2
57discusses these in detail. The subsequent sections discuss the remaining
58modifications for each BL stage in detail.
59
60This document should be read in conjunction with the ARM Trusted Firmware
61[User Guide].
62
63
642. Common modifications
65------------------------
66
67This section covers the modifications that should be made by the platform for
68each BL stage to correctly port the firmware stack. They are categorized as
69either mandatory or optional.
70
71
722.1 Common mandatory modifications
73----------------------------------
74A platform port must enable the Memory Management Unit (MMU) with identity
75mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000076stage. In ARM standard platforms, each BL stage configures the MMU in
77the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010078
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010079If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000080block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010081page boundary (4K) for each BL stage. All sections which allocate coherent
82memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
83section identified by name `bakery_lock` inside `coherent_ram` so that its
84possible for the firmware to place variables in it using the following C code
85directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010087 __attribute__ ((section("bakery_lock")))
Achin Gupta4f6ad662013-10-25 09:08:21 +010088
89Or alternatively the following assembler code directive:
90
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010091 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010093The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
94used to allocate any data structures that are accessed both when a CPU is
95executing with its MMU and caches enabled, and when it's running with its MMU
96and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98The following variables, functions and constants must be defined by the platform
99for the firmware to work correctly.
100
101
Dan Handleyb68954c2014-05-29 12:30:24 +0100102### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Dan Handleyb68954c2014-05-29 12:30:24 +0100104Each platform must ensure that a header file of this name is in the system
105include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000106list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
107platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
108
109Platform ports may optionally use the file [include/plat/common/common_def.h],
110which provides typical values for some of the constants below. These values are
111likely to be suitable for all platform ports.
112
113Platform ports that want to be aligned with standard ARM platforms (for example
114FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
115standard values for some of the constants below. However, this requires the
116platform port to define additional platform porting constants in
117`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118
James Morrisseyba3155b2013-10-29 10:56:46 +0000119* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
121 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000122 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100123
James Morrisseyba3155b2013-10-29 10:56:46 +0000124* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125
126 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000127 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000132 by [plat/common/aarch64/platform_mp_stack.S] and
133 [plat/common/aarch64/platform_up_stack.S].
134
Dan Handley4a75b842015-03-19 19:24:43 +0000135* **define : CACHE_WRITEBACK_GRANULE**
136
137 Defines the size in bits of the largest cache line across all the cache
138 levels in the platform.
139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the character string printed by BL1 upon entry into the `bl1_main()`
143 function.
144
James Morrisseyba3155b2013-10-29 10:56:46 +0000145* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
147 Defines the total number of CPUs implemented by the platform across all
148 clusters in the system.
149
Soby Mathew58523c02015-06-08 12:32:50 +0100150* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100151
Soby Mathew58523c02015-06-08 12:32:50 +0100152 Defines the total number of nodes in the power domain topology
153 tree at all the power domain levels used by the platform.
154 This macro is used by the PSCI implementation to allocate
155 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100156
Soby Mathew58523c02015-06-08 12:32:50 +0100157* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000158
Soby Mathew58523c02015-06-08 12:32:50 +0100159 Defines the maximum power domain level that the power management operations
160 should apply to. More often, but not always, the power domain level
161 corresponds to affinity level. This macro allows the PSCI implementation
162 to know the highest power domain level that it should consider for power
163 management operations in the system that the platform implements. For
164 example, the Base AEM FVP implements two clusters with a configurable
165 number of CPUs and it reports the maximum power domain level as 1.
166
167* **#define : PLAT_MAX_OFF_STATE**
168
169 Defines the local power state corresponding to the deepest power down
170 possible at every power domain level in the platform. The local power
171 states for each level may be sparsely allocated between 0 and this value
172 with 0 being reserved for the RUN state. The PSCI implementation uses this
173 value to initialize the local power states of the power domain nodes and
174 to specify the requested power state for a PSCI_CPU_OFF call.
175
176* **#define : PLAT_MAX_RET_STATE**
177
178 Defines the local power state corresponding to the deepest retention state
179 possible at every power domain level in the platform. This macro should be
180 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
181 PSCI implementation to distuiguish between retention and power down local
182 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000183
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100184* **#define : BL1_RO_BASE**
185
186 Defines the base address in secure ROM where BL1 originally lives. Must be
187 aligned on a page-size boundary.
188
189* **#define : BL1_RO_LIMIT**
190
191 Defines the maximum address in secure ROM that BL1's actual content (i.e.
192 excluding any data section allocated at runtime) can occupy.
193
194* **#define : BL1_RW_BASE**
195
196 Defines the base address in secure RAM where BL1's read-write data will live
197 at runtime. Must be aligned on a page-size boundary.
198
199* **#define : BL1_RW_LIMIT**
200
201 Defines the maximum address in secure RAM that BL1's read-write data can
202 occupy at runtime.
203
James Morrisseyba3155b2013-10-29 10:56:46 +0000204* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
206 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000207 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100209* **#define : BL2_LIMIT**
210
211 Defines the maximum address in secure RAM that the BL2 image can occupy.
212
James Morrisseyba3155b2013-10-29 10:56:46 +0000213* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214
215 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000216 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100218* **#define : BL31_LIMIT**
219
220 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
221
Harry Liebeld265bd72014-01-31 19:04:10 +0000222* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100223
Harry Liebeld265bd72014-01-31 19:04:10 +0000224 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
225 image. Must be aligned on a page-size boundary.
226
Juan Castillo16948ae2015-04-13 17:36:19 +0100227For every image, the platform must define individual identifiers that will be
228used by BL1 or BL2 to load the corresponding image into memory from non-volatile
229storage. For the sake of performance, integer numbers will be used as
230identifiers. The platform will use those identifiers to return the relevant
231information about the image to be loaded (file handler, load address,
232authentication information, etc.). The following image identifiers are
233mandatory:
234
235* **#define : BL2_IMAGE_ID**
236
237 BL2 image identifier, used by BL1 to load BL2.
238
239* **#define : BL31_IMAGE_ID**
240
241 BL3-1 image identifier, used by BL2 to load BL3-1.
242
243* **#define : BL33_IMAGE_ID**
244
245 BL3-3 image identifier, used by BL2 to load BL3-3.
246
247If Trusted Board Boot is enabled, the following certificate identifiers must
248also be defined:
249
250* **#define : BL2_CERT_ID**
251
252 BL2 content certificate identifier, used by BL1 to load the BL2 content
253 certificate.
254
255* **#define : TRUSTED_KEY_CERT_ID**
256
257 Trusted key certificate identifier, used by BL2 to load the trusted key
258 certificate.
259
260* **#define : BL31_KEY_CERT_ID**
261
262 BL3-1 key certificate identifier, used by BL2 to load the BL3-1 key
263 certificate.
264
265* **#define : BL31_CERT_ID**
266
267 BL3-1 content certificate identifier, used by BL2 to load the BL3-1 content
268 certificate.
269
270* **#define : BL33_KEY_CERT_ID**
271
272 BL3-3 key certificate identifier, used by BL2 to load the BL3-3 key
273 certificate.
274
275* **#define : BL33_CERT_ID**
276
277 BL3-3 content certificate identifier, used by BL2 to load the BL3-3 content
278 certificate.
279
Achin Gupta8d35f612015-01-25 22:44:23 +0000280If a BL3-0 image is supported by the platform, the following constants must
281also be defined:
282
Juan Castillo16948ae2015-04-13 17:36:19 +0100283* **#define : BL30_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000284
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 BL3-0 image identifier, used by BL2 to load BL3-0 into secure memory from
286 platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000287
Juan Castillo16948ae2015-04-13 17:36:19 +0100288* **#define : BL30_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000289
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 BL3-0 key certificate identifier, used by BL2 to load the BL3-0 key
291 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000292
Juan Castillo16948ae2015-04-13 17:36:19 +0100293* **#define : BL30_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000294
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 BL3-0 content certificate identifier, used by BL2 to load the BL3-0 content
296 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000297
Dan Handley5a06bb72014-08-04 11:41:20 +0100298If a BL3-2 image is supported by the platform, the following constants must
299also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100300
Juan Castillo16948ae2015-04-13 17:36:19 +0100301* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100302
Juan Castillo16948ae2015-04-13 17:36:19 +0100303 BL3-2 image identifier, used by BL2 to load BL3-2.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100304
Juan Castillo16948ae2015-04-13 17:36:19 +0100305* **#define : BL32_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000306
Juan Castillo16948ae2015-04-13 17:36:19 +0100307 BL3-2 key certificate identifier, used by BL2 to load the BL3-2 key
308 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000309
Juan Castillo16948ae2015-04-13 17:36:19 +0100310* **#define : BL32_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000311
Juan Castillo16948ae2015-04-13 17:36:19 +0100312 BL3-2 content certificate identifier, used by BL2 to load the BL3-2 content
313 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000314
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100315* **#define : BL32_BASE**
316
317 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100318 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100319
320* **#define : BL32_LIMIT**
321
Dan Handley5a06bb72014-08-04 11:41:20 +0100322 Defines the maximum address that the BL3-2 image can occupy.
323
324If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
325platform, the following constants must also be defined:
326
327* **#define : TSP_SEC_MEM_BASE**
328
329 Defines the base address of the secure memory used by the TSP image on the
330 platform. This must be at the same address or below `BL32_BASE`.
331
332* **#define : TSP_SEC_MEM_SIZE**
333
334 Defines the size of the secure memory used by the BL3-2 image on the
335 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
336 the memory required by the BL3-2 image, defined by `BL32_BASE` and
337 `BL32_LIMIT`.
338
339* **#define : TSP_IRQ_SEC_PHY_TIMER**
340
341 Defines the ID of the secure physical generic timer interrupt used by the
342 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100343
Dan Handley4a75b842015-03-19 19:24:43 +0000344If the platform port uses the translation table library code, the following
345constant must also be defined:
346
347* **#define : MAX_XLAT_TABLES**
348
349 Defines the maximum number of translation tables that are allocated by the
350 translation table library code. To minimize the amount of runtime memory
351 used, choose the smallest value needed to map the required virtual addresses
352 for each BL stage.
353
Dan Handley6d16ce02014-08-04 18:31:43 +0100354If the platform port uses the IO storage framework, the following constants
355must also be defined:
356
357* **#define : MAX_IO_DEVICES**
358
359 Defines the maximum number of registered IO devices. Attempting to register
360 more devices than this value using `io_register_device()` will fail with
361 IO_RESOURCES_EXHAUSTED.
362
363* **#define : MAX_IO_HANDLES**
364
365 Defines the maximum number of open IO handles. Attempting to open more IO
366 entities than this value using `io_open()` will fail with
367 IO_RESOURCES_EXHAUSTED.
368
Soby Mathewab8707e2015-01-08 18:02:44 +0000369If the platform needs to allocate data within the per-cpu data framework in
370BL3-1, it should define the following macro. Currently this is only required if
371the platform decides not to use the coherent memory section by undefining the
372USE_COHERENT_MEM build flag. In this case, the framework allocates the required
373memory within the the per-cpu data to minimize wastage.
374
375* **#define : PLAT_PCPU_DATA_SIZE**
376
377 Defines the memory (in bytes) to be reserved within the per-cpu data
378 structure for use by the platform layer.
379
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100380The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000381memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100382
383* **#define : BL31_PROGBITS_LIMIT**
384
385 Defines the maximum address in secure RAM that the BL3-1's progbits sections
386 can occupy.
387
Dan Handley5a06bb72014-08-04 11:41:20 +0100388* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100389
390 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100391
Dan Handleyb68954c2014-05-29 12:30:24 +0100392### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100393
Dan Handleyb68954c2014-05-29 12:30:24 +0100394Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000395the following macro defined. In the ARM development platforms, this file is
396found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100397
398* **Macro : plat_print_gic_regs**
399
400 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100401 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100402 this macro can be defined to be empty in case GIC register reporting is
403 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100404
Soby Mathew8c106902014-07-16 09:23:52 +0100405* **Macro : plat_print_interconnect_regs**
406
Dan Handley4a75b842015-03-19 19:24:43 +0000407 This macro allows the crash reporting routine to print interconnect
408 registers in case of an unhandled exception in BL3-1. This aids in debugging
409 and this macro can be defined to be empty in case interconnect register
410 reporting is not desired. In ARM standard platforms, the CCI snoop
411 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100412
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000413
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004142.2 Handling Reset
415------------------
416
417BL1 by default implements the reset vector where execution starts from a cold
418or warm boot. BL3-1 can be optionally set as a reset vector using the
419RESET_TO_BL31 make variable.
420
421For each CPU, the reset vector code is responsible for the following tasks:
422
4231. Distinguishing between a cold boot and a warm boot.
424
4252. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
426 the CPU is placed in a platform-specific state until the primary CPU
427 performs the necessary steps to remove it from this state.
428
4293. In the case of a warm boot, ensuring that the CPU jumps to a platform-
430 specific address in the BL3-1 image in the same processor mode as it was
431 when released from reset.
432
433The following functions need to be implemented by the platform port to enable
434reset vector code to perform the above tasks.
435
436
Soby Mathew58523c02015-06-08 12:32:50 +0100437### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100438
Soby Mathew58523c02015-06-08 12:32:50 +0100439 Argument : void
440 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100441
Soby Mathew58523c02015-06-08 12:32:50 +0100442This function is called with the called with the MMU and caches disabled
443(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
444distinguishing between a warm and cold reset for the current CPU using
445platform-specific means. If it's a warm reset, then it returns the warm
446reset entrypoint point provided to `plat_setup_psci_ops()` during
447BL3-1 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100448
449This function does not follow the Procedure Call Standard used by the
450Application Binary Interface for the ARM 64-bit architecture. The caller should
451not assume that callee saved registers are preserved across a call to this
452function.
453
454This function fulfills requirement 1 and 3 listed above.
455
Soby Mathew58523c02015-06-08 12:32:50 +0100456Note that for platforms that support programming the reset address, it is
457expected that a CPU will start executing code directly at the right address,
458both on a cold and warm reset. In this case, there is no need to identify the
459type of reset nor to query the warm reset entrypoint. Therefore, implementing
460this function is not required on such platforms.
461
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100462
463### Function : plat_secondary_cold_boot_setup() [mandatory]
464
465 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100466
467This function is called with the MMU and data caches disabled. It is responsible
468for placing the executing secondary CPU in a platform-specific state until the
469primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100470allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100471
472In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
473responsible for powering up the secondary CPU when normal world software
474requires them.
475
476This function fulfills requirement 2 above.
477
478
Soby Mathew58523c02015-06-08 12:32:50 +0100479### Function : plat_is_my_cpu_primary() [mandatory]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100480
Soby Mathew58523c02015-06-08 12:32:50 +0100481 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100482 Return : unsigned int
483
Soby Mathew58523c02015-06-08 12:32:50 +0100484This function identifies whether the current CPU is the primary CPU or a
485secondary CPU. A return value of zero indicates that the CPU is not the
486primary CPU, while a non-zero return value indicates that the CPU is the
487primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100488
489
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100490### Function : platform_mem_init() [mandatory]
491
492 Argument : void
493 Return : void
494
495This function is called before any access to data is made by the firmware, in
496order to carry out any essential memory initialization.
497
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100498
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100499### Function: plat_get_rotpk_info()
500
501 Argument : void *, void **, unsigned int *, unsigned int *
502 Return : int
503
504This function is mandatory when Trusted Board Boot is enabled. It returns a
505pointer to the ROTPK stored in the platform (or a hash of it) and its length.
506The ROTPK must be encoded in DER format according to the following ASN.1
507structure:
508
509 AlgorithmIdentifier ::= SEQUENCE {
510 algorithm OBJECT IDENTIFIER,
511 parameters ANY DEFINED BY algorithm OPTIONAL
512 }
513
514 SubjectPublicKeyInfo ::= SEQUENCE {
515 algorithm AlgorithmIdentifier,
516 subjectPublicKey BIT STRING
517 }
518
519In case the function returns a hash of the key:
520
521 DigestInfo ::= SEQUENCE {
522 digestAlgorithm AlgorithmIdentifier,
523 digest OCTET STRING
524 }
525
526The function returns 0 on success. Any other value means the ROTPK could not be
527retrieved from the platform. The function also reports extra information related
528to the ROTPK in the flags parameter.
529
530
Soby Mathew58523c02015-06-08 12:32:50 +01005312.3 Common mandatory modifications
532---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100533
Soby Mathew58523c02015-06-08 12:32:50 +0100534The following functions are mandatory functions which need to be implemented
535by the platform port.
536
537### Function : plat_my_core_pos()
538
539 Argument : void
540 Return : unsigned int
541
542This funtion returns the index of the calling CPU which is used as a
543CPU-specific linear index into blocks of memory (for example while allocating
544per-CPU stacks). This function will be invoked very early in the
545initialization sequence which mandates that this function should be
546implemented in assembly and should not rely on the avalability of a C
547runtime environment.
548
549This function plays a crucial role in the power domain topology framework in
550PSCI and details of this can be found in [Power Domain Topology Design].
551
552### Function : plat_core_pos_by_mpidr()
553
554 Argument : u_register_t
555 Return : int
556
557This function validates the `MPIDR` of a CPU and converts it to an index,
558which can be used as a CPU-specific linear index into blocks of memory. In
559case the `MPIDR` is invalid, this function returns -1. This function will only
560be invoked by BL3-1 after the power domain topology is initialized and can
561utilize the C runtime environment. For further details about how ARM Trusted
562Firmware represents the power domain topology and how this relates to the
563linear CPU index, please refer [Power Domain Topology Design].
564
565
566
5672.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100568---------------------------------
569
570The following are helper functions implemented by the firmware that perform
571common platform-specific tasks. A platform may choose to override these
572definitions.
573
Soby Mathew58523c02015-06-08 12:32:50 +0100574### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100575
Soby Mathew58523c02015-06-08 12:32:50 +0100576 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100577 Return : void
578
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000579This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100580has been allocated for the current CPU. For BL images that only require a
581stack for the primary CPU, the UP version of the function is used. The size
582of the stack allocated to each CPU is specified by the platform defined
583constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100584
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000585Common implementations of this function for the UP and MP BL images are
586provided in [plat/common/aarch64/platform_up_stack.S] and
587[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100588
589
Soby Mathew58523c02015-06-08 12:32:50 +0100590### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000591
Soby Mathew58523c02015-06-08 12:32:50 +0100592 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000593 Return : unsigned long
594
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000595This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100596has been allocated for the current CPU. For BL images that only require a
597stack for the primary CPU, the UP version of the function is used. The size
598of the stack allocated to each CPU is specified by the platform defined
599constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000600
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000601Common implementations of this function for the UP and MP BL images are
602provided in [plat/common/aarch64/platform_up_stack.S] and
603[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000604
605
Achin Gupta4f6ad662013-10-25 09:08:21 +0100606### Function : plat_report_exception()
607
608 Argument : unsigned int
609 Return : void
610
611A platform may need to report various information about its status when an
612exception is taken, for example the current exception level, the CPU security
613state (secure/non-secure), the exception type, and so on. This function is
614called in the following circumstances:
615
616* In BL1, whenever an exception is taken.
617* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100618
619The default implementation doesn't do anything, to avoid making assumptions
620about the way the platform displays its status information.
621
622This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000623exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100624that these constants are not related to any architectural exception code; they
625are just an ARM Trusted Firmware convention.
626
627
Soby Mathew24fb8382014-08-14 12:22:32 +0100628### Function : plat_reset_handler()
629
630 Argument : void
631 Return : void
632
633A platform may need to do additional initialization after reset. This function
634allows the platform to do the platform specific intializations. Platform
635specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000636preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100637
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000638The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000639the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100640guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100641
Soby Mathewadd40352014-08-14 12:49:05 +0100642### Function : plat_disable_acp()
643
644 Argument : void
645 Return : void
646
647This api allows a platform to disable the Accelerator Coherency Port (if
648present) during a cluster power down sequence. The default weak implementation
649doesn't do anything. Since this api is called during the power down sequence,
650it has restrictions for stack usage and it can use the registers x0 - x17 as
651scratch registers. It should preserve the value in x18 register as it is used
652by the caller to store the return address.
653
Soby Mathew24fb8382014-08-14 12:22:32 +0100654
Achin Gupta4f6ad662013-10-25 09:08:21 +01006553. Modifications specific to a Boot Loader stage
656-------------------------------------------------
657
6583.1 Boot Loader Stage 1 (BL1)
659-----------------------------
660
661BL1 implements the reset vector where execution starts from after a cold or
662warm boot. For each CPU, BL1 is responsible for the following tasks:
663
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006641. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665
6662. In the case of a cold boot and the CPU being the primary CPU, ensuring that
667 only this CPU executes the remaining BL1 code, including loading and passing
668 control to the BL2 stage.
669
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006703. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100671 address specified by the platform defined constant `BL2_BASE`.
672
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006734. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100674 accessible by BL2 immediately upon entry.
675
676 meminfo.total_base = Base address of secure RAM visible to BL2
677 meminfo.total_size = Size of secure RAM visible to BL2
678 meminfo.free_base = Base address of secure RAM available for
679 allocation to BL2
680 meminfo.free_size = Size of secure RAM available for allocation to BL2
681
682 BL1 places this `meminfo` structure at the beginning of the free memory
683 available for its use. Since BL1 cannot allocate memory dynamically at the
684 moment, its free memory will be available for BL2's use as-is. However, this
685 means that BL2 must read the `meminfo` structure before it starts using its
686 free memory (this is discussed in Section 3.2).
687
688 In future releases of the ARM Trusted Firmware it will be possible for
689 the platform to decide where it wants to place the `meminfo` structure for
690 BL2.
691
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100692 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100693 BL2 `meminfo` structure. The platform may override this implementation, for
694 example if the platform wants to restrict the amount of memory visible to
695 BL2. Details of how to do this are given below.
696
697The following functions need to be implemented by the platform port to enable
698BL1 to perform the above tasks.
699
700
Dan Handley4a75b842015-03-19 19:24:43 +0000701### Function : bl1_early_platform_setup() [mandatory]
702
703 Argument : void
704 Return : void
705
706This function executes with the MMU and data caches disabled. It is only called
707by the primary CPU.
708
709In ARM standard platforms, this function initializes the console and enables
710snoop requests into the primary CPU's cluster.
711
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100712### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100713
714 Argument : void
715 Return : void
716
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000718platform requires. Platform-specific setup might include configuration of
719memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100720
Dan Handley4a75b842015-03-19 19:24:43 +0000721In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100722
723This function helps fulfill requirement 2 above.
724
725
726### Function : bl1_platform_setup() [mandatory]
727
728 Argument : void
729 Return : void
730
731This function executes with the MMU and data caches enabled. It is responsible
732for performing any remaining platform-specific setup that can occur after the
733MMU and data cache have been enabled.
734
Dan Handley4a75b842015-03-19 19:24:43 +0000735In ARM standard platforms, this function initializes the storage abstraction
736layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000737
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100738This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100739
740
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000741### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100742
743 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000744 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100745
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000746This function should only be called on the cold boot path. It executes with the
747MMU and data caches enabled. The pointer returned by this function must point to
748a `meminfo` structure containing the extents and availability of secure RAM for
749the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100750
751 meminfo.total_base = Base address of secure RAM visible to BL1
752 meminfo.total_size = Size of secure RAM visible to BL1
753 meminfo.free_base = Base address of secure RAM available for allocation
754 to BL1
755 meminfo.free_size = Size of secure RAM available for allocation to BL1
756
757This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
758populates a similar structure to tell BL2 the extents of memory available for
759its own use.
760
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100761This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100762
763
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100764### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100765
766 Argument : meminfo *, meminfo *, unsigned int, unsigned long
767 Return : void
768
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100769BL1 needs to tell the next stage the amount of secure RAM available
770for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100771structure.
772
773Depending upon where BL2 has been loaded in secure RAM (determined by
774`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
775BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000776to BL2. An illustration of how this is done in ARM standard platforms is given
777in the **Memory layout on ARM development platforms** section in the
778[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100779
780
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100781### Function : bl1_plat_set_bl2_ep_info() [mandatory]
782
783 Argument : image_info *, entry_point_info *
784 Return : void
785
786This function is called after loading BL2 image and it can be used to overwrite
787the entry point set by loader and also set the security state and SPSR which
788represents the entry point system state for BL2.
789
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100790
Achin Gupta4f6ad662013-10-25 09:08:21 +01007913.2 Boot Loader Stage 2 (BL2)
792-----------------------------
793
794The BL2 stage is executed only by the primary CPU, which is determined in BL1
795using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
796`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
797
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01007981. (Optional) Loading the BL3-0 binary image (if present) from platform
799 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
800 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
801 The platform also defines the address in memory where BL3-0 is loaded
802 through the optional constant `BL30_BASE`. BL2 uses this information
803 to determine if there is enough memory to load the BL3-0 image.
804 Subsequent handling of the BL3-0 image is platform-specific and is
805 implemented in the `bl2_plat_handle_bl30()` function.
806 If `BL30_BASE` is not defined then this step is not performed.
807
8082. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000809 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
810 by BL1. This structure allows BL2 to calculate how much secure RAM is
811 available for its use. The platform also defines the address in secure RAM
812 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
813 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100814
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008153. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100816 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100817 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
818 The platform also defines the address in memory where BL3-2 is loaded
819 through the optional constant `BL32_BASE`. BL2 uses this information
820 to determine if there is enough memory to load the BL3-2 image.
821 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000822
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008234. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100824 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100825 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100826 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000827
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008285. Loading the normal world BL3-3 binary image into non-secure DRAM from
829 platform storage and arranging for BL3-1 to pass control to this image. This
830 address is determined using the `plat_get_ns_image_entrypoint()` function
831 described below.
832
8336. BL2 populates an `entry_point_info` structure in memory provided by the
834 platform with information about how BL3-1 should pass control to the
835 other BL images.
836
Achin Gupta4f6ad662013-10-25 09:08:21 +0100837The following functions must be implemented by the platform port to enable BL2
838to perform the above tasks.
839
840
841### Function : bl2_early_platform_setup() [mandatory]
842
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100843 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100844 Return : void
845
846This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100847by the primary CPU. The arguments to this function is the address of the
848`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
850The platform must copy the contents of the `meminfo` structure into a private
851variable as the original memory may be subsequently overwritten by BL2. The
852copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000853`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100854
Dan Handley4a75b842015-03-19 19:24:43 +0000855In ARM standard platforms, this function also initializes the storage
856abstraction layer used to load further bootloader images. It is necessary to do
857this early on platforms with a BL3-0 image, since the later `bl2_platform_setup`
858must be done after BL3-0 is loaded.
859
Achin Gupta4f6ad662013-10-25 09:08:21 +0100860
861### Function : bl2_plat_arch_setup() [mandatory]
862
863 Argument : void
864 Return : void
865
866This function executes with the MMU and data caches disabled. It is only called
867by the primary CPU.
868
869The purpose of this function is to perform any architectural initialization
870that varies across platforms, for example enabling the MMU (since the memory
871map differs across platforms).
872
873
874### Function : bl2_platform_setup() [mandatory]
875
876 Argument : void
877 Return : void
878
879This function may execute with the MMU and data caches enabled if the platform
880port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
881called by the primary CPU.
882
Achin Guptae4d084e2014-02-19 17:18:23 +0000883The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +0000884specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +0100885
Dan Handley4a75b842015-03-19 19:24:43 +0000886In ARM standard platforms, this function performs security setup, including
887configuration of the TrustZone controller to allow non-secure masters access
888to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +0000889
Achin Gupta4f6ad662013-10-25 09:08:21 +0100890
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000891### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100892
893 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000894 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100895
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000896This function should only be called on the cold boot path. It may execute with
897the MMU and data caches enabled if the platform port does the necessary
898initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100899
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000900The purpose of this function is to return a pointer to a `meminfo` structure
901populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902`bl2_early_platform_setup()` above.
903
904
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100905### Function : bl2_plat_get_bl30_meminfo() [mandatory]
906
907 Argument : meminfo *
908 Return : void
909
910This function is used to get the memory limits where BL2 can load the
911BL3-0 image. The meminfo provided by this is used by load_image() to
912validate whether the BL3-0 image can be loaded within the given
913memory from the given base.
914
915
916### Function : bl2_plat_handle_bl30() [mandatory]
917
918 Argument : image_info *
919 Return : int
920
921This function is called after loading BL3-0 image and it is used to perform any
922platform-specific actions required to handle the SCP firmware. Typically it
923transfers the image into SCP memory using a platform-specific protocol and waits
924until SCP executes it and signals to the Application Processor (AP) for BL2
925execution to continue.
926
927This function returns 0 on success, a negative error code otherwise.
928
929
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100930### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000931
932 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100933 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000934
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100935BL2 platform code needs to return a pointer to a `bl31_params` structure it
936will use for passing information to BL3-1. The `bl31_params` structure carries
937the following information.
938 - Header describing the version information for interpreting the bl31_param
939 structure
940 - Information about executing the BL3-3 image in the `bl33_ep_info` field
941 - Information about executing the BL3-2 image in the `bl32_ep_info` field
942 - Information about the type and extents of BL3-1 image in the
943 `bl31_image_info` field
944 - Information about the type and extents of BL3-2 image in the
945 `bl32_image_info` field
946 - Information about the type and extents of BL3-3 image in the
947 `bl33_image_info` field
948
949The memory pointed by this structure and its sub-structures should be
950accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
951necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000952
953
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100954### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100955
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100956 Argument : void
957 Return : entry_point_info *
958
959BL2 platform code returns a pointer which is used to populate the entry point
960information for BL3-1 entry point. The location pointed by it should be
961accessible from BL1 while processing the synchronous exception to run to BL3-1.
962
Dan Handley4a75b842015-03-19 19:24:43 +0000963In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
964structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100965
966
967### Function : bl2_plat_set_bl31_ep_info() [mandatory]
968
969 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100970 Return : void
971
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100972This function is called after loading BL3-1 image and it can be used to
973overwrite the entry point set by loader and also set the security state
974and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100975
Achin Gupta4f6ad662013-10-25 09:08:21 +0100976
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100977### Function : bl2_plat_set_bl32_ep_info() [mandatory]
978
979 Argument : image_info *, entry_point_info *
980 Return : void
981
982This function is called after loading BL3-2 image and it can be used to
983overwrite the entry point set by loader and also set the security state
984and SPSR which represents the entry point system state for BL3-2.
985
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100986
987### Function : bl2_plat_set_bl33_ep_info() [mandatory]
988
989 Argument : image_info *, entry_point_info *
990 Return : void
991
992This function is called after loading BL3-3 image and it can be used to
993overwrite the entry point set by loader and also set the security state
994and SPSR which represents the entry point system state for BL3-3.
995
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100996
997### Function : bl2_plat_get_bl32_meminfo() [mandatory]
998
999 Argument : meminfo *
1000 Return : void
1001
1002This function is used to get the memory limits where BL2 can load the
1003BL3-2 image. The meminfo provided by this is used by load_image() to
1004validate whether the BL3-2 image can be loaded with in the given
1005memory from the given base.
1006
1007### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1008
1009 Argument : meminfo *
1010 Return : void
1011
1012This function is used to get the memory limits where BL2 can load the
1013BL3-3 image. The meminfo provided by this is used by load_image() to
1014validate whether the BL3-3 image can be loaded with in the given
1015memory from the given base.
1016
1017### Function : bl2_plat_flush_bl31_params() [mandatory]
1018
1019 Argument : void
1020 Return : void
1021
1022Once BL2 has populated all the structures that needs to be read by BL1
1023and BL3-1 including the bl31_params structures and its sub-structures,
1024the bl31_ep_info structure and any platform specific data. It flushes
1025all these data to the main memory so that it is available when we jump to
1026later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001027
1028### Function : plat_get_ns_image_entrypoint() [mandatory]
1029
1030 Argument : void
1031 Return : unsigned long
1032
1033As previously described, BL2 is responsible for arranging for control to be
1034passed to a normal world BL image through BL3-1. This function returns the
1035entrypoint of that image, which BL3-1 uses to jump to it.
1036
Harry Liebeld265bd72014-01-31 19:04:10 +00001037BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001038
1039
10403.2 Boot Loader Stage 3-1 (BL3-1)
1041---------------------------------
1042
1043During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
1044determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
1045control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
1046CPUs. BL3-1 executes at EL3 and is responsible for:
1047
10481. Re-initializing all architectural and platform state. Although BL1 performs
1049 some of this initialization, BL3-1 remains resident in EL3 and must ensure
1050 that EL3 architectural and platform state is completely initialized. It
1051 should make no assumptions about the system state when it receives control.
1052
10532. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001054 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001055 populated in memory to do this.
1056
10573. Providing runtime firmware services. Currently, BL3-1 only implements a
1058 subset of the Power State Coordination Interface (PSCI) API as a runtime
1059 service. See Section 3.3 below for details of porting the PSCI
1060 implementation.
1061
Achin Gupta35ca3512014-02-19 17:58:33 +000010624. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
1063 specific address by BL2. BL3-1 exports a set of apis that allow runtime
1064 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001065 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
1066 structure populated by BL2 to do this.
1067
1068If BL3-1 is a reset vector, It also needs to handle the reset as specified in
1069section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001070
Achin Gupta4f6ad662013-10-25 09:08:21 +01001071The following functions must be implemented by the platform port to enable BL3-1
1072to perform the above tasks.
1073
1074
1075### Function : bl31_early_platform_setup() [mandatory]
1076
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001077 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001078 Return : void
1079
1080This function executes with the MMU and data caches disabled. It is only called
1081by the primary CPU. The arguments to this function are:
1082
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001083* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001084* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001085
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001086The platform can copy the contents of the `bl31_params` structure and its
1087sub-structures into private variables if the original memory may be
1088subsequently overwritten by BL3-1 and similarly the `void *` pointing
1089to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001090
Dan Handley4a75b842015-03-19 19:24:43 +00001091In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
1092in BL2 memory. BL3-1 copies the information in this pointer to internal data
1093structures.
1094
Achin Gupta4f6ad662013-10-25 09:08:21 +01001095
1096### Function : bl31_plat_arch_setup() [mandatory]
1097
1098 Argument : void
1099 Return : void
1100
1101This function executes with the MMU and data caches disabled. It is only called
1102by the primary CPU.
1103
1104The purpose of this function is to perform any architectural initialization
1105that varies across platforms, for example enabling the MMU (since the memory
1106map differs across platforms).
1107
1108
1109### Function : bl31_platform_setup() [mandatory]
1110
1111 Argument : void
1112 Return : void
1113
1114This function may execute with the MMU and data caches enabled if the platform
1115port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1116called by the primary CPU.
1117
1118The purpose of this function is to complete platform initialization so that both
1119BL3-1 runtime services and normal world software can function correctly.
1120
Dan Handley4a75b842015-03-19 19:24:43 +00001121In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001122* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001123* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001124* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001125* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001126* Detects the system topology.
1127
1128
1129### Function : bl31_get_next_image_info() [mandatory]
1130
Achin Gupta35ca3512014-02-19 17:58:33 +00001131 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001132 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001133
1134This function may execute with the MMU and data caches enabled if the platform
1135port does the necessary initializations in `bl31_plat_arch_setup()`.
1136
1137This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +00001138BL2 for the next image in the security state specified by the argument. BL3-1
1139uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001140state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001141(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1142should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001143
Dan Handley4a75b842015-03-19 19:24:43 +00001144### Function : plat_get_syscnt_freq() [mandatory]
1145
1146 Argument : void
1147 Return : uint64_t
1148
1149This function is used by the architecture setup code to retrieve the counter
1150frequency for the CPU's generic timer. This value will be programmed into the
1151`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1152of the system counter, which is retrieved from the first entry in the frequency
1153modes table.
1154
Achin Gupta4f6ad662013-10-25 09:08:21 +01001155
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001156### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001157
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001158 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1159 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1160 accommodate all the bakery locks.
1161
1162 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1163 calculates the size of the `bakery_lock` input section, aligns it to the
1164 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1165 and stores the result in a linker symbol. This constant prevents a platform
1166 from relying on the linker and provide a more efficient mechanism for
1167 accessing per-cpu bakery lock information.
1168
1169 If this constant is defined and its value is not equal to the value
1170 calculated by the linker then a link time assertion is raised. A compile time
1171 assertion is raised if the value of the constant is not aligned to the cache
1172 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001173
Achin Gupta4f6ad662013-10-25 09:08:21 +010011743.3 Power State Coordination Interface (in BL3-1)
1175------------------------------------------------
1176
1177The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001178concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1179CPUs which share some state on which power management operations can be
1180performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1181index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
1182The _power domains_ are arranged in a hierarchial tree structure and
1183each _power domain_ can be identified in a system by the cpu index of any CPU
1184that is part of that domain and a _power domain level_. A processing element
1185(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1186a logical grouping of CPUs that share some state, then level 1 is that group
1187of CPUs (for example, a cluster), and level 2 is a group of clusters
1188(for example, the system). More details on the power domain topology and its
1189organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001190
1191BL3-1's platform initialization code exports a pointer to the platform-specific
1192power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001193correctly. This information is populated in the `plat_psci_ops` structure. The
1194PSCI implementation calls members of the `plat_psci_ops` structure for performing
1195power management operations on the power domains. For example, the target
1196CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1197handler (if present) is called for the CPU power domain.
1198
1199The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1200describe composite power states specific to a platform. The PSCI implementation
1201defines a generic representation of the power-state parameter viz which is an
1202array of local power states where each index corresponds to a power domain
1203level. Each entry contains the local power state the power domain at that power
1204level could enter. It depends on the `validate_power_state()` handler to
1205convert the power-state parameter (possibly encoding a composite power state)
1206passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001207
1208The following functions must be implemented to initialize PSCI functionality in
1209the ARM Trusted Firmware.
1210
1211
Soby Mathew58523c02015-06-08 12:32:50 +01001212### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001213
Soby Mathew58523c02015-06-08 12:32:50 +01001214 Argument : unsigned int, const plat_local_state_t *, unsigned int
1215 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001216
Soby Mathew58523c02015-06-08 12:32:50 +01001217The PSCI generic code uses this function to let the platform participate in
1218state coordination during a power management operation. The function is passed
1219a pointer to an array of platform specific local power state `states` (second
1220argument) which contains the requested power state for each CPU at a particular
1221power domain level `lvl` (first argument) within the power domain. The function
1222is expected to traverse this array of upto `ncpus` (third argument) and return
1223a coordinated target power state by the comparing all the requested power
1224states. The target power state should not be deeper than any of the requested
1225power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001226
Soby Mathew58523c02015-06-08 12:32:50 +01001227A weak definition of this API is provided by default wherein it assumes
1228that the platform assigns a local state value in order of increasing depth
1229of the power state i.e. for two power states X & Y, if X < Y
1230then X represents a shallower power state than Y. As a result, the
1231coordinated target local power state for a power domain will be the minimum
1232of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001233
1234
Soby Mathew58523c02015-06-08 12:32:50 +01001235### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001236
Soby Mathew58523c02015-06-08 12:32:50 +01001237 Argument : void
1238 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001239
Soby Mathew58523c02015-06-08 12:32:50 +01001240This function returns a pointer to the byte array containing the power domain
1241topology tree description. The format and method to construct this array are
1242described in [Power Domain Topology Design]. The BL3-1 PSCI initilization code
1243requires this array to be described by the platform, either statically or
1244dynamically, to initialize the power domain topology tree. In case the array
1245is populated dynamically, then plat_core_pos_by_mpidr() and
1246plat_my_core_pos() should also be implemented suitably so that the topology
1247tree description matches the CPU indices returned by these APIs. These APIs
1248together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001249
1250
Soby Mathew58523c02015-06-08 12:32:50 +01001251## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001252
Soby Mathew58523c02015-06-08 12:32:50 +01001253 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001254 Return : int
1255
1256This function may execute with the MMU and data caches enabled if the platform
1257port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1258called by the primary CPU.
1259
Soby Mathew58523c02015-06-08 12:32:50 +01001260This function is called by PSCI initialization code. Its purpose is to let
1261the platform layer know about the warm boot entrypoint through the
1262`sec_entrypoint` (first argument) and to export handler routines for
1263platform-specific psci power management actions by populating the passed
1264pointer with a pointer to BL3-1's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001265
1266A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001267the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001268[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1269platform wants to support, the associated operation or operations in this
1270structure must be provided and implemented (Refer section 4 of
1271[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1272a PSCI function in a platform port, the operation should be removed from this
1273structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001274
Soby Mathew58523c02015-06-08 12:32:50 +01001275#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001276
Soby Mathew58523c02015-06-08 12:32:50 +01001277Perform the platform-specific actions to enter the standby state for a cpu
1278indicated by the passed argument. This provides a fast path for CPU standby
1279wherein overheads of PSCI state management and lock acquistion is avoided.
1280For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1281the suspend state type specified in the `power-state` parameter should be
1282STANDBY and the target power domain level specified should be the CPU. The
1283handler should put the CPU into a low power retention state (usually by
1284issuing a wfi instruction) and ensure that it can be woken up from that
1285state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001286
Soby Mathew58523c02015-06-08 12:32:50 +01001287#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001288
Soby Mathew58523c02015-06-08 12:32:50 +01001289Perform the platform specific actions to power on a CPU, specified
1290by the `MPIDR` (first argument). The generic code expects the platform to
1291return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001292
Soby Mathew58523c02015-06-08 12:32:50 +01001293#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001294
Soby Mathew58523c02015-06-08 12:32:50 +01001295Perform the platform specific actions to prepare to power off the calling CPU
1296and its higher parent power domain levels as indicated by the `target_state`
1297(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001298
Soby Mathew58523c02015-06-08 12:32:50 +01001299The `target_state` encodes the platform coordinated target local power states
1300for the CPU power domain and its parent power domain levels. The handler
1301needs to perform power management operation corresponding to the local state
1302at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001303
Soby Mathew58523c02015-06-08 12:32:50 +01001304For this handler, the local power state for the CPU power domain will be a
1305power down state where as it could be either power down, retention or run state
1306for the higher power domain levels depending on the result of state
1307coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001308
Soby Mathew58523c02015-06-08 12:32:50 +01001309#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001310
Soby Mathew58523c02015-06-08 12:32:50 +01001311Perform the platform specific actions to prepare to suspend the calling
1312CPU and its higher parent power domain levels as indicated by the
1313`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1314API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001315
Soby Mathew58523c02015-06-08 12:32:50 +01001316The `target_state` has a similar meaning as described in
1317the `pwr_domain_off()` operation. It encodes the platform coordinated
1318target local power states for the CPU power domain and its parent
1319power domain levels. The handler needs to perform power management operation
1320corresponding to the local state at each power level. The generic code
1321expects the handler to succeed.
1322
1323The difference between turning a power domain off versus suspending it
1324is that in the former case, the power domain is expected to re-initialize
1325its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1326latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001327resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001328`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001329
Soby Mathew58523c02015-06-08 12:32:50 +01001330#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001331
1332This function is called by the PSCI implementation after the calling CPU is
1333powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1334It performs the platform-specific setup required to initialize enough state for
1335this CPU to enter the normal world and also provide secure runtime firmware
1336services.
1337
Soby Mathew58523c02015-06-08 12:32:50 +01001338The `target_state` (first argument) is the prior state of the power domains
1339immediately before the CPU was turned on. It indicates which power domains
1340above the CPU might require initialization due to having previously been in
1341low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001342
Soby Mathew58523c02015-06-08 12:32:50 +01001343#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001344
1345This function is called by the PSCI implementation after the calling CPU is
1346powered on and released from reset in response to an asynchronous wakeup
1347event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001348`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1349setup required to restore the saved state for this CPU to resume execution
1350in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001351
Soby Mathew58523c02015-06-08 12:32:50 +01001352The `target_state` (first argument) has a similar meaning as described in
1353the `pwr_domain_on_finish()` operation. The generic code expects the platform
1354to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001355
Soby Mathew58523c02015-06-08 12:32:50 +01001356#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001357
1358This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001359call to validate the `power_state` parameter of the PSCI API and if valid,
1360populate it in `req_state` (second argument) array as power domain level
1361specific local states. If the `power_state` is invalid, the platform must
1362return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1363normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001364
Soby Mathew58523c02015-06-08 12:32:50 +01001365#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001366
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001367This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1368`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001369parameter passed by the normal world. If the `entry_point` is invalid,
1370the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001371propagated back to the normal world PSCI client.
1372
Soby Mathew58523c02015-06-08 12:32:50 +01001373#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001374
1375This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001376call to get the `req_state` parameter from platform which encodes the power
1377domain level specific local states to suspend to system affinity level. The
1378`req_state` will be utilized to do the PSCI state coordination and
1379`pwr_domain_suspend()` will be invoked with the coordinated target state to
1380enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001381
Achin Gupta4f6ad662013-10-25 09:08:21 +01001382
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010013833.4 Interrupt Management framework (in BL3-1)
1384----------------------------------------------
1385BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1386generated in either security state and targeted to EL1 or EL2 in the non-secure
1387state or EL3/S-EL1 in the secure state. The design of this framework is
1388described in the [IMF Design Guide]
1389
1390A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001391text briefly describes each api and its implementation in ARM standard
1392platforms. The API implementation depends upon the type of interrupt controller
1393present in the platform. ARM standard platforms implements an ARM Generic
1394Interrupt Controller (ARM GIC) as per the version 2.0 of the
1395[ARM GIC Architecture Specification].
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001396
1397### Function : plat_interrupt_type_to_line() [mandatory]
1398
1399 Argument : uint32_t, uint32_t
1400 Return : uint32_t
1401
1402The ARM processor signals an interrupt exception either through the IRQ or FIQ
1403interrupt line. The specific line that is signaled depends on how the interrupt
1404controller (IC) reports different interrupt types from an execution context in
1405either security state. The IMF uses this API to determine which interrupt line
1406the platform IC uses to signal each type of interrupt supported by the framework
1407from a given security state.
1408
1409The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1410Guide]) indicating the target type of the interrupt, the second parameter is the
1411security state of the originating execution context. The return result is the
1412bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1413FIQ=2.
1414
Dan Handley4a75b842015-03-19 19:24:43 +00001415ARM standard platforms configure the ARM GIC to signal S-EL1 interrupts
1416as FIQs and Non-secure interrupts as IRQs from either security state.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001417
1418
1419### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1420
1421 Argument : void
1422 Return : uint32_t
1423
1424This API returns the type of the highest priority pending interrupt at the
1425platform IC. The IMF uses the interrupt type to retrieve the corresponding
1426handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1427pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1428`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1429
Dan Handley4a75b842015-03-19 19:24:43 +00001430ARM standard platforms read the _Highest Priority Pending Interrupt
1431Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The type
1432of interrupt depends upon the id value as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001433
14341. id < 1022 is reported as a S-EL1 interrupt
14352. id = 1022 is reported as a Non-secure interrupt.
14363. id = 1023 is reported as an invalid interrupt type.
1437
1438
1439### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1440
1441 Argument : void
1442 Return : uint32_t
1443
1444This API returns the id of the highest priority pending interrupt at the
1445platform IC. The IMF passes the id returned by this API to the registered
1446handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1447is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1448
Dan Handley4a75b842015-03-19 19:24:43 +00001449ARM standard platforms read the _Highest Priority Pending Interrupt
1450Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The id
1451that is returned by API depends upon the value of the id read from the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001452controller as follows.
1453
14541. id < 1022. id is returned as is.
14552. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1456 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1457 id is returned by the API.
14583. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1459
1460
1461### Function : plat_ic_acknowledge_interrupt() [mandatory]
1462
1463 Argument : void
1464 Return : uint32_t
1465
1466This API is used by the CPU to indicate to the platform IC that processing of
1467the highest pending interrupt has begun. It should return the id of the
1468interrupt which is being processed.
1469
Dan Handley4a75b842015-03-19 19:24:43 +00001470This function in ARM standard platforms reads the _Interrupt Acknowledge
1471Register_ (`GICC_IAR`). This changes the state of the highest priority pending
1472interrupt from pending to active in the interrupt controller. It returns the
1473value read from the `GICC_IAR`. This value is the id of the interrupt whose
1474state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001475
1476The TSP uses this API to start processing of the secure physical timer
1477interrupt.
1478
1479
1480### Function : plat_ic_end_of_interrupt() [mandatory]
1481
1482 Argument : uint32_t
1483 Return : void
1484
1485This API is used by the CPU to indicate to the platform IC that processing of
1486the interrupt corresponding to the id (passed as the parameter) has
1487finished. The id should be the same as the id returned by the
1488`plat_ic_acknowledge_interrupt()` API.
1489
Dan Handley4a75b842015-03-19 19:24:43 +00001490ARM standard platforms write the id to the _End of Interrupt Register_
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001491(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1492controller.
1493
1494The TSP uses this API to finish processing of the secure physical timer
1495interrupt.
1496
1497
1498### Function : plat_ic_get_interrupt_type() [mandatory]
1499
1500 Argument : uint32_t
1501 Return : uint32_t
1502
1503This API returns the type of the interrupt id passed as the parameter.
1504`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1505interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1506returned depending upon how the interrupt has been configured by the platform
1507IC.
1508
Dan Handley4a75b842015-03-19 19:24:43 +00001509This function in ARM standard platforms configures S-EL1 interrupts
1510as Group0 interrupts and Non-secure interrupts as Group1 interrupts. It reads
1511the group value corresponding to the interrupt id from the relevant _Interrupt
1512Group Register_ (`GICD_IGROUPRn`). It uses the group value to determine the
1513type of interrupt.
1514
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001515
Soby Mathewc67b09b2014-07-14 16:57:23 +010015163.5 Crash Reporting mechanism (in BL3-1)
1517----------------------------------------------
1518BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001519of the CPU to enable quick crash analysis and debugging. It requires that a
1520console is designated as the crash console by the platform which will be used to
1521print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001522
Sandrine Bailleux44804252014-08-06 11:27:23 +01001523The following functions must be implemented by the platform if it wants crash
1524reporting mechanism in BL3-1. The functions are implemented in assembly so that
1525they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001526
1527### Function : plat_crash_console_init
1528
1529 Argument : void
1530 Return : int
1531
Sandrine Bailleux44804252014-08-06 11:27:23 +01001532This API is used by the crash reporting mechanism to initialize the crash
1533console. It should only use the general purpose registers x0 to x2 to do the
1534initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001535
Soby Mathewc67b09b2014-07-14 16:57:23 +01001536### Function : plat_crash_console_putc
1537
1538 Argument : int
1539 Return : int
1540
1541This API is used by the crash reporting mechanism to print a character on the
1542designated crash console. It should only use general purpose registers x1 and
1543x2 to do its work. The parameter and the return value are in general purpose
1544register x0.
1545
Soby Mathew27713fb2014-09-08 17:51:01 +010015464. Build flags
1547---------------
1548
Soby Mathew58523c02015-06-08 12:32:50 +01001549* **ENABLE_PLAT_COMPAT**
1550 All the platforms ports conforming to this API specification should define
1551 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1552 be disabled. For more details on compatibility layer, refer
1553 [Migration Guide].
1554
Soby Mathew27713fb2014-09-08 17:51:01 +01001555There are some build flags which can be defined by the platform to control
1556inclusion or exclusion of certain BL stages from the FIP image. These flags
1557need to be defined in the platform makefile which will get included by the
1558build system.
1559
1560* **NEED_BL30**
1561 This flag if defined by the platform mandates that a BL3-0 binary should
1562 be included in the FIP image. The path to the BL3-0 binary can be specified
1563 by the `BL30` build option (see build options in the [User Guide]).
1564
1565* **NEED_BL33**
1566 By default, this flag is defined `yes` by the build system and `BL33`
1567 build option should be supplied as a build option. The platform has the option
1568 of excluding the BL3-3 image in the `fip` image by defining this flag to
1569 `no`.
1570
15715. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001572-------------
1573
1574To avoid subtle toolchain behavioral dependencies, the header files provided
1575by the compiler are not used. The software is built with the `-nostdinc` flag
1576to ensure no headers are included from the toolchain inadvertently. Instead the
1577required headers are included in the ARM Trusted Firmware source tree. The
1578library only contains those C library definitions required by the local
1579implementation. If more functionality is required, the needed library functions
1580will need to be added to the local implementation.
1581
1582Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1583headers have been cut down in order to simplify the implementation. In order to
1584minimize changes to the header files, the [FreeBSD] layout has been maintained.
1585The generic C library definitions can be found in `include/stdlib` with more
1586system and machine specific declarations in `include/stdlib/sys` and
1587`include/stdlib/machine`.
1588
1589The local C library implementations can be found in `lib/stdlib`. In order to
1590extend the C library these files may need to be modified. It is recommended to
1591use a release version of [FreeBSD] as a starting point.
1592
1593The C library header files in the [FreeBSD] source tree are located in the
1594`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1595can be found in the `sys/<machine-type>` directories. These files define things
1596like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1597port for [FreeBSD] does not yet exist, the machine specific definitions are
1598based on existing machine types with similar properties (for example SPARC64).
1599
1600Where possible, C library function implementations were taken from [FreeBSD]
1601as found in the `lib/libc` directory.
1602
1603A copy of the [FreeBSD] sources can be downloaded with `git`.
1604
1605 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1606
1607
Soby Mathew27713fb2014-09-08 17:51:01 +010016086. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001609-----------------------------
1610
1611In order to improve platform independence and portability an storage abstraction
1612layer is used to load data from non-volatile platform storage.
1613
1614Each platform should register devices and their drivers via the Storage layer.
1615These drivers then need to be initialized by bootloader phases as
1616required in their respective `blx_platform_setup()` functions. Currently
1617storage access is only required by BL1 and BL2 phases. The `load_image()`
1618function uses the storage layer to access non-volatile platform storage.
1619
Dan Handley4a75b842015-03-19 19:24:43 +00001620It is mandatory to implement at least one storage driver. For the ARM
1621development platforms the Firmware Image Package (FIP) driver is provided as
1622the default means to load data from storage (see the "Firmware Image Package"
1623section in the [User Guide]). The storage layer is described in the header file
1624`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001625is in `drivers/io/io_storage.c` and the driver files are located in
1626`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001627
1628Each IO driver must provide `io_dev_*` structures, as described in
1629`drivers/io/io_driver.h`. These are returned via a mandatory registration
1630function that is called on platform initialization. The semi-hosting driver
1631implementation in `io_semihosting.c` can be used as an example.
1632
1633The Storage layer provides mechanisms to initialize storage devices before
1634IO operations are called. The basic operations supported by the layer
1635include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1636Drivers do not have to implement all operations, but each platform must
1637provide at least one driver for a device capable of supporting generic
1638operations such as loading a bootloader image.
1639
1640The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001641firmware. These images are specified by using their identifiers, as defined in
1642[include/plat/common/platform_def.h] (or a separate header file included from
1643there). The platform layer (`plat_get_image_source()`) then returns a reference
1644to a device and a driver-specific `spec` which will be understood by the driver
1645to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001646
1647The layer is designed in such a way that is it possible to chain drivers with
1648other drivers. For example, file-system drivers may be implemented on top of
1649physical block devices, both represented by IO devices with corresponding
1650drivers. In such a case, the file-system "binding" with the block device may
1651be deferred until the file-system device is initialised.
1652
1653The abstraction currently depends on structures being statically allocated
1654by the drivers and callers, as the system does not yet provide a means of
1655dynamically allocating memory. This may also have the affect of limiting the
1656amount of open resources per driver.
1657
1658
Achin Gupta4f6ad662013-10-25 09:08:21 +01001659- - - - - - - - - - - - - - - - - - - - - - - - - -
1660
Dan Handley4a75b842015-03-19 19:24:43 +00001661_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001662
1663
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001664[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1665[IMF Design Guide]: interrupt-framework-design.md
1666[User Guide]: user-guide.md
1667[FreeBSD]: http://www.freebsd.org
Dan Handley4a75b842015-03-19 19:24:43 +00001668[Firmware Design]: firmware-design.md
Soby Mathew58523c02015-06-08 12:32:50 +01001669[Power Domain Topology Design]: psci-pd-tree.md
1670[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
1671[Migration Guide]: platform-migration-guide.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001672
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001673[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1674[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00001675[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001676[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handley4a75b842015-03-19 19:24:43 +00001677[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
1678[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001679[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00001680[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]