blob: 9e279c27829c8aabc09e08fa9aefb77602a24d76 [file] [log] [blame]
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01007 */
8
David Brazdil863b1502019-10-24 13:55:50 +01009#include "hf/arch/offsets.h"
Jose Marinhoab1081d2019-10-18 11:39:01 +010010#include "msr.h"
Andrew Walbranc55365d2018-12-06 15:45:11 +000011#include "exception_macros.S"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010012
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000013/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000014 * Saves the volatile registers into the register buffer of the current vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000015 */
Andrew Walbran59182d52019-09-23 17:55:39 +010016.macro save_volatile_to_vcpu
Wedson Almeida Filho5bc0b4c2018-07-30 15:31:44 +010017 /*
18 * Save x18 since we're about to clobber it. We subtract 16 instead of
19 * 8 from the stack pointer to keep it 16-byte aligned.
20 */
21 str x18, [sp, #-16]!
Andrew Walbran59182d52019-09-23 17:55:39 +010022
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000023 /* Get the current vCPU. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000024 mrs x18, tpidr_el2
25 stp x0, x1, [x18, #VCPU_REGS + 8 * 0]
26 stp x2, x3, [x18, #VCPU_REGS + 8 * 2]
27 stp x4, x5, [x18, #VCPU_REGS + 8 * 4]
28 stp x6, x7, [x18, #VCPU_REGS + 8 * 6]
29 stp x8, x9, [x18, #VCPU_REGS + 8 * 8]
30 stp x10, x11, [x18, #VCPU_REGS + 8 * 10]
31 stp x12, x13, [x18, #VCPU_REGS + 8 * 12]
32 stp x14, x15, [x18, #VCPU_REGS + 8 * 14]
33 stp x16, x17, [x18, #VCPU_REGS + 8 * 16]
34 stp x29, x30, [x18, #VCPU_REGS + 8 * 29]
35
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000036 /* x18 was saved on the stack, so we move it to vCPU regs buffer. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000037 ldr x0, [sp], #16
38 str x0, [x18, #VCPU_REGS + 8 * 18]
39
40 /* Save return address & mode. */
41 mrs x1, elr_el2
42 mrs x2, spsr_el2
43 stp x1, x2, [x18, #VCPU_REGS + 8 * 31]
44.endm
45
46/**
47 * This is a generic handler for exceptions taken at a lower EL. It saves the
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000048 * volatile registers to the current vCPU and calls the C handler, which can
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000049 * select one of two paths: (a) restore volatile registers and return, or
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000050 * (b) switch to a different vCPU. In the latter case, the handler needs to save
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000051 * all non-volatile registers (they haven't been saved yet), then restore all
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000052 * registers from the new vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000053 */
54.macro lower_exception handler:req
Andrew Walbran59182d52019-09-23 17:55:39 +010055 save_volatile_to_vcpu
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000056
57 /* Call C handler. */
58 bl \handler
59
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000060 /* Switch vCPU if requested by handler. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000061 cbnz x0, vcpu_switch
62
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000063 /* vCPU is not changing. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000064 mrs x0, tpidr_el2
65 b vcpu_restore_volatile_and_run
66.endm
67
68/**
Andrew Walbran59182d52019-09-23 17:55:39 +010069 * This is the handler for a sync exception taken at a lower EL.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000070 */
71.macro lower_sync_exception
Andrew Walbran59182d52019-09-23 17:55:39 +010072 save_volatile_to_vcpu
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010073
74 /* Extract the exception class (EC) from exception syndrome register. */
75 mrs x18, esr_el2
76 lsr x18, x18, #26
77
Andrew Walbran59182d52019-09-23 17:55:39 +010078 /* Take the system register path for EC 0x18. */
79 sub x18, x18, #0x18
80 cbz x18, system_register_access
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010081
Fuad Tabbac3847c72020-08-11 09:32:25 +010082 /* Call C handler passing the syndrome and fault address registers. */
Andrew Walbran59182d52019-09-23 17:55:39 +010083 mrs x0, esr_el2
Fuad Tabbac3847c72020-08-11 09:32:25 +010084 mrs x1, far_el2
Andrew Walbran59182d52019-09-23 17:55:39 +010085 bl sync_lower_exception
Andrew Walbran3a71c982019-09-12 18:22:11 +010086
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000087 /* Switch vCPU if requested by handler. */
Andrew Walbran59182d52019-09-23 17:55:39 +010088 cbnz x0, vcpu_switch
Andrew Walbranfed412e2019-09-02 18:23:16 +010089
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000090 /* vCPU is not changing. */
Andrew Walbran59182d52019-09-23 17:55:39 +010091 mrs x0, tpidr_el2
92 b vcpu_restore_volatile_and_run
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000093.endm
94
95/**
96 * The following is the exception table. A pointer to it will be stored in
97 * register vbar_el2.
98 */
99.section .text.vector_table_el2, "ax"
100.global vector_table_el2
101.balign 0x800
102vector_table_el2:
103sync_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000104 noreturn_current_exception_sp0 el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000105
106.balign 0x80
107irq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000108 noreturn_current_exception_sp0 el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000109
110.balign 0x80
111fiq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000112 noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000113
114.balign 0x80
115serr_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000116 noreturn_current_exception_sp0 el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000117
118.balign 0x80
119sync_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000120 noreturn_current_exception_spx el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000121
122.balign 0x80
123irq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000124 noreturn_current_exception_spx el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000125
126.balign 0x80
127fiq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000128 noreturn_current_exception_spx el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000129
130.balign 0x80
131serr_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000132 noreturn_current_exception_spx el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000133
134.balign 0x80
135sync_lower_64:
136 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100137
138.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000139irq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000140 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100141
142.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000143fiq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000144 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100145
146.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000147serr_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000148 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100149
150.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000151sync_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000152 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100153
154.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000155irq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000156 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100157
158.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000159fiq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000160 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100161
162.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000163serr_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000164 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100165
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000166.balign 0x40
Wedson Almeida Filho59978322018-10-24 15:13:33 +0100167
Fuad Tabba7c299d82019-09-12 13:05:18 +0100168/**
169 * Handle accesses to system registers (EC=0x18) and return to original caller.
170 */
171system_register_access:
172 /*
173 * Non-volatile registers are (conservatively) saved because the handler
174 * can clobber non-volatile registers that are used by the msr/mrs,
175 * which results in the wrong value being read or written.
176 */
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000177 /* Get the current vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100178 mrs x18, tpidr_el2
179 stp x19, x20, [x18, #VCPU_REGS + 8 * 19]
180 stp x21, x22, [x18, #VCPU_REGS + 8 * 21]
181 stp x23, x24, [x18, #VCPU_REGS + 8 * 23]
182 stp x25, x26, [x18, #VCPU_REGS + 8 * 25]
183 stp x27, x28, [x18, #VCPU_REGS + 8 * 27]
184
185 /* Read syndrome register and call C handler. */
186 mrs x0, esr_el2
187 bl handle_system_register_access
Fuad Tabba7c299d82019-09-12 13:05:18 +0100188
Fuad Tabbab86325a2020-01-10 13:38:15 +0000189 /* Continue running the same vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100190 mrs x0, tpidr_el2
191 b vcpu_restore_nonvolatile_and_run
192
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100193/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000194 * Switch to a new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100195 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000196 * All volatile registers from the old vCPU have already been saved. We need
197 * to save only non-volatile ones from the old vCPU, and restore all from the
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100198 * new one.
199 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000200 * x0 is a pointer to the new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100201 */
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100202vcpu_switch:
203 /* Save non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000204 mrs x1, tpidr_el2
205 stp x19, x20, [x1, #VCPU_REGS + 8 * 19]
206 stp x21, x22, [x1, #VCPU_REGS + 8 * 21]
207 stp x23, x24, [x1, #VCPU_REGS + 8 * 23]
208 stp x25, x26, [x1, #VCPU_REGS + 8 * 25]
209 stp x27, x28, [x1, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100210
211 /* Save lazy state. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100212 /* Use x28 as the base */
213 add x28, x1, #VCPU_LAZY
214
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100215 mrs x24, vmpidr_el2
216 mrs x25, csselr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100217 stp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218
219 mrs x2, sctlr_el1
220 mrs x3, actlr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100221 stp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100222
223 mrs x4, cpacr_el1
224 mrs x5, ttbr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100225 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100226
227 mrs x6, ttbr1_el1
228 mrs x7, tcr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100229 stp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100230
231 mrs x8, esr_el1
232 mrs x9, afsr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100233 stp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100234
235 mrs x10, afsr1_el1
236 mrs x11, far_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100237 stp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100238
239 mrs x12, mair_el1
240 mrs x13, vbar_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100241 stp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100242
243 mrs x14, contextidr_el1
244 mrs x15, tpidr_el0
Fuad Tabba5e147a92019-08-14 15:30:30 +0100245 stp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100246
247 mrs x16, tpidrro_el0
248 mrs x17, tpidr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100249 stp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100250
251 mrs x18, amair_el1
252 mrs x19, cntkctl_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100253 stp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100254
255 mrs x20, sp_el0
256 mrs x21, sp_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100257 stp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100258
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000259 mrs x22, elr_el1
260 mrs x23, spsr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100261 stp x22, x23, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100262
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000263 mrs x24, par_el1
264 mrs x25, hcr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100265 stp x24, x25, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100266
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000267 mrs x26, cnthctl_el2
268 mrs x27, vttbr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100269 stp x26, x27, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000270
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000271 mrs x4, mdcr_el2
272 mrs x5, mdscr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100273 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100274
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000275 mrs x6, pmccfiltr_el0
276 mrs x7, pmcr_el0
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100277 stp x6, x7, [x28], #16
278
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000279 mrs x8, pmcntenset_el0
280 mrs x9, pmintenset_el1
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100281 stp x8, x9, [x28], #16
282
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100283 /* Save GIC registers. */
284#if GIC_VERSION == 3 || GIC_VERSION == 4
285 /* Offset is too large, so start from a new base. */
286 add x2, x1, #VCPU_GIC
287
288 mrs x3, ich_hcr_el2
Andrew Walbran4b976f42019-06-05 15:00:50 +0100289 mrs x4, icc_sre_el2
290 stp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100291#endif
292
Fuad Tabba5e147a92019-08-14 15:30:30 +0100293 /* Save floating point registers. */
294 /* Use x28 as the base. */
295 add x28, x1, #VCPU_FREGS
296 stp q0, q1, [x28], #32
297 stp q2, q3, [x28], #32
298 stp q4, q5, [x28], #32
299 stp q6, q7, [x28], #32
300 stp q8, q9, [x28], #32
301 stp q10, q11, [x28], #32
302 stp q12, q13, [x28], #32
303 stp q14, q15, [x28], #32
304 stp q16, q17, [x28], #32
305 stp q18, q19, [x28], #32
306 stp q20, q21, [x28], #32
307 stp q22, q23, [x28], #32
308 stp q24, q25, [x28], #32
309 stp q26, q27, [x28], #32
310 stp q28, q29, [x28], #32
311 stp q30, q31, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000312 mrs x3, fpsr
313 mrs x4, fpcr
Fuad Tabba5e147a92019-08-14 15:30:30 +0100314 stp x3, x4, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000315
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000316 /* Save new vCPU pointer in non-volatile register. */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000317 mov x19, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100318
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000319 /*
320 * Save peripheral registers, and inform the arch-independent sections
321 * that registers have been saved.
322 */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000323 mov x0, x1
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000324 bl complete_saving_state
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000325 mov x0, x19
326
327 /* Intentional fallthrough. */
Andrew Walbran375f4532019-07-09 16:54:37 +0100328.global vcpu_restore_all_and_run
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100329vcpu_restore_all_and_run:
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000330 /* Update pointer to current vCPU. */
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100331 msr tpidr_el2, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100332
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000333 /* Restore peripheral registers. */
334 mov x19, x0
335 bl begin_restoring_state
336 mov x0, x19
337
Conrad Groblera824af62019-03-22 17:33:23 +0000338 /*
339 * Restore floating point registers.
340 *
341 * Offset is too large, so start from a new base.
342 */
343 add x2, x0, #VCPU_FREGS
344 ldp q0, q1, [x2, #32 * 0]
345 ldp q2, q3, [x2, #32 * 1]
346 ldp q4, q5, [x2, #32 * 2]
347 ldp q6, q7, [x2, #32 * 3]
348 ldp q8, q9, [x2, #32 * 4]
349 ldp q10, q11, [x2, #32 * 5]
350 ldp q12, q13, [x2, #32 * 6]
351 ldp q14, q15, [x2, #32 * 7]
352 ldp q16, q17, [x2, #32 * 8]
353 ldp q18, q19, [x2, #32 * 9]
354 ldp q20, q21, [x2, #32 * 10]
355 ldp q22, q23, [x2, #32 * 11]
356 ldp q24, q25, [x2, #32 * 12]
357 ldp q26, q27, [x2, #32 * 13]
358 ldp q28, q29, [x2, #32 * 14]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100359 /* Offset becomes too large, so move the base. */
Conrad Groblera824af62019-03-22 17:33:23 +0000360 ldp q30, q31, [x2, #32 * 15]!
361 ldp x3, x4, [x2, #32 * 1]
362 msr fpsr, x3
Conrad Groblera824af62019-03-22 17:33:23 +0000363
Conrad Grobler02ff6af2019-06-04 09:40:28 +0100364 /*
365 * Only restore FPCR if changed, to avoid expensive
366 * self-synchronising operation where possible.
367 */
368 mrs x5, fpcr
369 cmp x5, x4
370 b.eq vcpu_restore_lazy_and_run
371 msr fpcr, x4
372 /* Intentional fallthrough. */
373
374vcpu_restore_lazy_and_run:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000375 /* Restore lazy registers. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100376 /* Use x28 as the base. */
377 add x28, x0, #VCPU_LAZY
378
379 ldp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100380 msr vmpidr_el2, x24
381 msr csselr_el1, x25
382
Fuad Tabba5e147a92019-08-14 15:30:30 +0100383 ldp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100384 msr sctlr_el1, x2
385 msr actlr_el1, x3
386
Fuad Tabba5e147a92019-08-14 15:30:30 +0100387 ldp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100388 msr cpacr_el1, x4
389 msr ttbr0_el1, x5
390
Fuad Tabba5e147a92019-08-14 15:30:30 +0100391 ldp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100392 msr ttbr1_el1, x6
393 msr tcr_el1, x7
394
Fuad Tabba5e147a92019-08-14 15:30:30 +0100395 ldp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100396 msr esr_el1, x8
397 msr afsr0_el1, x9
398
Fuad Tabba5e147a92019-08-14 15:30:30 +0100399 ldp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100400 msr afsr1_el1, x10
401 msr far_el1, x11
402
Fuad Tabba5e147a92019-08-14 15:30:30 +0100403 ldp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100404 msr mair_el1, x12
405 msr vbar_el1, x13
406
Fuad Tabba5e147a92019-08-14 15:30:30 +0100407 ldp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100408 msr contextidr_el1, x14
409 msr tpidr_el0, x15
410
Fuad Tabba5e147a92019-08-14 15:30:30 +0100411 ldp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100412 msr tpidrro_el0, x16
413 msr tpidr_el1, x17
414
Fuad Tabba5e147a92019-08-14 15:30:30 +0100415 ldp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100416 msr amair_el1, x18
417 msr cntkctl_el1, x19
418
Fuad Tabba5e147a92019-08-14 15:30:30 +0100419 ldp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100420 msr sp_el0, x20
421 msr sp_el1, x21
422
Fuad Tabba5e147a92019-08-14 15:30:30 +0100423 ldp x22, x23, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000424 msr elr_el1, x22
425 msr spsr_el1, x23
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100426
Fuad Tabba5e147a92019-08-14 15:30:30 +0100427 ldp x24, x25, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000428 msr par_el1, x24
429 msr hcr_el2, x25
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100430
Fuad Tabba5e147a92019-08-14 15:30:30 +0100431 ldp x26, x27, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000432 msr cnthctl_el2, x26
433 msr vttbr_el2, x27
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000434
Jose Marinhoab1081d2019-10-18 11:39:01 +0100435#if SECURE_WORLD == 1
436 msr MSR_VSTTBR_EL2, x27
437#endif
438
Fuad Tabba5e147a92019-08-14 15:30:30 +0100439 ldp x4, x5, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000440 msr mdcr_el2, x4
441 msr mdscr_el1, x5
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100442
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100443 ldp x6, x7, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000444 msr pmccfiltr_el0, x6
445 msr pmcr_el0, x7
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100446
447 ldp x8, x9, [x28], #16
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100448 /*
449 * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values.
450 * To reset them, clear the register by writing to pmcntenclr_el0.
451 */
452 mov x27, #0xffffffff
453 msr pmcntenclr_el0, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000454 msr pmcntenset_el0, x8
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100455
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100456 /*
457 * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values.
458 * To reset them, clear the register by writing to pmintenclr_el1.
459 */
460 msr pmintenclr_el1, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000461 msr pmintenset_el1, x9
Fuad Tabbac76466d2019-09-06 10:42:12 +0100462
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100463 /* Restore GIC registers. */
464#if GIC_VERSION == 3 || GIC_VERSION == 4
465 /* Offset is too large, so start from a new base. */
466 add x2, x0, #VCPU_GIC
467
Andrew Walbran4b976f42019-06-05 15:00:50 +0100468 ldp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100469 msr ich_hcr_el2, x3
Andrew Walbran4b976f42019-06-05 15:00:50 +0100470 msr icc_sre_el2, x4
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100471#endif
472
Andrew Walbran1f32e722019-06-07 17:57:26 +0100473 /*
474 * If a different vCPU is being run on this physical CPU to the last one
475 * which was run for this VM, invalidate the TLB. This must be called
476 * after vttbr_el2 has been updated, so that we have the page table and
477 * VMID of the vCPU to which we are switching.
478 */
479 mov x19, x0
480 bl maybe_invalidate_tlb
481 mov x0, x19
482
Fuad Tabba7c299d82019-09-12 13:05:18 +0100483 /* Intentional fallthrough. */
484
485vcpu_restore_nonvolatile_and_run:
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100486 /* Restore non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000487 ldp x19, x20, [x0, #VCPU_REGS + 8 * 19]
488 ldp x21, x22, [x0, #VCPU_REGS + 8 * 21]
489 ldp x23, x24, [x0, #VCPU_REGS + 8 * 23]
490 ldp x25, x26, [x0, #VCPU_REGS + 8 * 25]
491 ldp x27, x28, [x0, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100492
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100493 /* Intentional fallthrough. */
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100494/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000495 * Restore volatile registers and run the given vCPU.
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100496 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000497 * x0 is a pointer to the target vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100498 */
499vcpu_restore_volatile_and_run:
Fuad Tabba7c299d82019-09-12 13:05:18 +0100500 ldp x4, x5, [x0, #VCPU_REGS + 8 * 4]
501 ldp x6, x7, [x0, #VCPU_REGS + 8 * 6]
502 ldp x8, x9, [x0, #VCPU_REGS + 8 * 8]
503 ldp x10, x11, [x0, #VCPU_REGS + 8 * 10]
504 ldp x12, x13, [x0, #VCPU_REGS + 8 * 12]
505 ldp x14, x15, [x0, #VCPU_REGS + 8 * 14]
506 ldp x16, x17, [x0, #VCPU_REGS + 8 * 16]
507 ldr x18, [x0, #VCPU_REGS + 8 * 18]
508 ldp x29, x30, [x0, #VCPU_REGS + 8 * 29]
509
510 /* Restore return address & mode. */
511 ldp x1, x2, [x0, #VCPU_REGS + 8 * 31]
512 msr elr_el2, x1
513 msr spsr_el2, x2
514
515 /* Restore x0..x3, which we have used as scratch before. */
516 ldp x2, x3, [x0, #VCPU_REGS + 8 * 2]
517 ldp x0, x1, [x0, #VCPU_REGS + 8 * 0]
David Brazdild623d312019-12-19 16:04:06 +0000518 eret_with_sb