blob: beecc6494f9d182230b044817914f8974fcb06ba [file] [log] [blame]
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01007 */
8
David Brazdil863b1502019-10-24 13:55:50 +01009#include "hf/arch/offsets.h"
Jose Marinhoab1081d2019-10-18 11:39:01 +010010#include "msr.h"
Andrew Walbranc55365d2018-12-06 15:45:11 +000011#include "exception_macros.S"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010012
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000013/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000014 * Saves the volatile registers into the register buffer of the current vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000015 */
Andrew Walbran59182d52019-09-23 17:55:39 +010016.macro save_volatile_to_vcpu
Wedson Almeida Filho5bc0b4c2018-07-30 15:31:44 +010017 /*
18 * Save x18 since we're about to clobber it. We subtract 16 instead of
19 * 8 from the stack pointer to keep it 16-byte aligned.
20 */
21 str x18, [sp, #-16]!
Andrew Walbran59182d52019-09-23 17:55:39 +010022
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000023 /* Get the current vCPU. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000024 mrs x18, tpidr_el2
25 stp x0, x1, [x18, #VCPU_REGS + 8 * 0]
26 stp x2, x3, [x18, #VCPU_REGS + 8 * 2]
27 stp x4, x5, [x18, #VCPU_REGS + 8 * 4]
28 stp x6, x7, [x18, #VCPU_REGS + 8 * 6]
29 stp x8, x9, [x18, #VCPU_REGS + 8 * 8]
30 stp x10, x11, [x18, #VCPU_REGS + 8 * 10]
31 stp x12, x13, [x18, #VCPU_REGS + 8 * 12]
32 stp x14, x15, [x18, #VCPU_REGS + 8 * 14]
33 stp x16, x17, [x18, #VCPU_REGS + 8 * 16]
34 stp x29, x30, [x18, #VCPU_REGS + 8 * 29]
35
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000036 /* x18 was saved on the stack, so we move it to vCPU regs buffer. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000037 ldr x0, [sp], #16
38 str x0, [x18, #VCPU_REGS + 8 * 18]
39
40 /* Save return address & mode. */
41 mrs x1, elr_el2
42 mrs x2, spsr_el2
43 stp x1, x2, [x18, #VCPU_REGS + 8 * 31]
44.endm
45
46/**
47 * This is a generic handler for exceptions taken at a lower EL. It saves the
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000048 * volatile registers to the current vCPU and calls the C handler, which can
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000049 * select one of two paths: (a) restore volatile registers and return, or
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000050 * (b) switch to a different vCPU. In the latter case, the handler needs to save
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000051 * all non-volatile registers (they haven't been saved yet), then restore all
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000052 * registers from the new vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000053 */
54.macro lower_exception handler:req
Andrew Walbran59182d52019-09-23 17:55:39 +010055 save_volatile_to_vcpu
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000056
57 /* Call C handler. */
58 bl \handler
59
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000060 /* Switch vCPU if requested by handler. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000061 cbnz x0, vcpu_switch
62
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000063 /* vCPU is not changing. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000064 mrs x0, tpidr_el2
65 b vcpu_restore_volatile_and_run
66.endm
67
68/**
Andrew Walbran59182d52019-09-23 17:55:39 +010069 * This is the handler for a sync exception taken at a lower EL.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000070 */
71.macro lower_sync_exception
Andrew Walbran59182d52019-09-23 17:55:39 +010072 save_volatile_to_vcpu
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010073
74 /* Extract the exception class (EC) from exception syndrome register. */
75 mrs x18, esr_el2
76 lsr x18, x18, #26
77
Andrew Walbran59182d52019-09-23 17:55:39 +010078 /* Take the system register path for EC 0x18. */
79 sub x18, x18, #0x18
80 cbz x18, system_register_access
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010081
Andrew Walbran59182d52019-09-23 17:55:39 +010082 /* Read syndrome register and call C handler. */
83 mrs x0, esr_el2
84 bl sync_lower_exception
Andrew Walbran3a71c982019-09-12 18:22:11 +010085
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000086 /* Switch vCPU if requested by handler. */
Andrew Walbran59182d52019-09-23 17:55:39 +010087 cbnz x0, vcpu_switch
Andrew Walbranfed412e2019-09-02 18:23:16 +010088
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000089 /* vCPU is not changing. */
Andrew Walbran59182d52019-09-23 17:55:39 +010090 mrs x0, tpidr_el2
91 b vcpu_restore_volatile_and_run
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000092.endm
93
94/**
95 * The following is the exception table. A pointer to it will be stored in
96 * register vbar_el2.
97 */
98.section .text.vector_table_el2, "ax"
99.global vector_table_el2
100.balign 0x800
101vector_table_el2:
102sync_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000103 noreturn_current_exception_sp0 el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000104
105.balign 0x80
106irq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000107 noreturn_current_exception_sp0 el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000108
109.balign 0x80
110fiq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000111 noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000112
113.balign 0x80
114serr_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000115 noreturn_current_exception_sp0 el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000116
117.balign 0x80
118sync_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000119 noreturn_current_exception_spx el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000120
121.balign 0x80
122irq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000123 noreturn_current_exception_spx el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000124
125.balign 0x80
126fiq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000127 noreturn_current_exception_spx el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000128
129.balign 0x80
130serr_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000131 noreturn_current_exception_spx el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000132
133.balign 0x80
134sync_lower_64:
135 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100136
137.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000138irq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000139 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100140
141.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000142fiq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000143 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100144
145.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000146serr_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000147 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100148
149.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000150sync_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000151 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100152
153.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000154irq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000155 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100156
157.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000158fiq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000159 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100160
161.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000162serr_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000163 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100164
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000165.balign 0x40
Wedson Almeida Filho59978322018-10-24 15:13:33 +0100166
Fuad Tabba7c299d82019-09-12 13:05:18 +0100167/**
168 * Handle accesses to system registers (EC=0x18) and return to original caller.
169 */
170system_register_access:
171 /*
172 * Non-volatile registers are (conservatively) saved because the handler
173 * can clobber non-volatile registers that are used by the msr/mrs,
174 * which results in the wrong value being read or written.
175 */
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000176 /* Get the current vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100177 mrs x18, tpidr_el2
178 stp x19, x20, [x18, #VCPU_REGS + 8 * 19]
179 stp x21, x22, [x18, #VCPU_REGS + 8 * 21]
180 stp x23, x24, [x18, #VCPU_REGS + 8 * 23]
181 stp x25, x26, [x18, #VCPU_REGS + 8 * 25]
182 stp x27, x28, [x18, #VCPU_REGS + 8 * 27]
183
184 /* Read syndrome register and call C handler. */
185 mrs x0, esr_el2
186 bl handle_system_register_access
Fuad Tabba7c299d82019-09-12 13:05:18 +0100187
Fuad Tabbab86325a2020-01-10 13:38:15 +0000188 /* Continue running the same vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100189 mrs x0, tpidr_el2
190 b vcpu_restore_nonvolatile_and_run
191
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100192/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000193 * Switch to a new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100194 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000195 * All volatile registers from the old vCPU have already been saved. We need
196 * to save only non-volatile ones from the old vCPU, and restore all from the
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100197 * new one.
198 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000199 * x0 is a pointer to the new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100200 */
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100201vcpu_switch:
202 /* Save non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000203 mrs x1, tpidr_el2
204 stp x19, x20, [x1, #VCPU_REGS + 8 * 19]
205 stp x21, x22, [x1, #VCPU_REGS + 8 * 21]
206 stp x23, x24, [x1, #VCPU_REGS + 8 * 23]
207 stp x25, x26, [x1, #VCPU_REGS + 8 * 25]
208 stp x27, x28, [x1, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100209
210 /* Save lazy state. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100211 /* Use x28 as the base */
212 add x28, x1, #VCPU_LAZY
213
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100214 mrs x24, vmpidr_el2
215 mrs x25, csselr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100216 stp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100217
218 mrs x2, sctlr_el1
219 mrs x3, actlr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100220 stp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100221
222 mrs x4, cpacr_el1
223 mrs x5, ttbr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100224 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100225
226 mrs x6, ttbr1_el1
227 mrs x7, tcr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100228 stp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100229
230 mrs x8, esr_el1
231 mrs x9, afsr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100232 stp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100233
234 mrs x10, afsr1_el1
235 mrs x11, far_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100236 stp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100237
238 mrs x12, mair_el1
239 mrs x13, vbar_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100240 stp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100241
242 mrs x14, contextidr_el1
243 mrs x15, tpidr_el0
Fuad Tabba5e147a92019-08-14 15:30:30 +0100244 stp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100245
246 mrs x16, tpidrro_el0
247 mrs x17, tpidr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100248 stp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100249
250 mrs x18, amair_el1
251 mrs x19, cntkctl_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100252 stp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100253
254 mrs x20, sp_el0
255 mrs x21, sp_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100256 stp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100257
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000258 mrs x22, elr_el1
259 mrs x23, spsr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100260 stp x22, x23, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100261
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000262 mrs x24, par_el1
263 mrs x25, hcr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100264 stp x24, x25, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100265
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000266 mrs x26, cnthctl_el2
267 mrs x27, vttbr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100268 stp x26, x27, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000269
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000270 mrs x4, mdcr_el2
271 mrs x5, mdscr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100272 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100273
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000274 mrs x6, pmccfiltr_el0
275 mrs x7, pmcr_el0
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100276 stp x6, x7, [x28], #16
277
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000278 mrs x8, pmcntenset_el0
279 mrs x9, pmintenset_el1
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100280 stp x8, x9, [x28], #16
281
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100282 /* Save GIC registers. */
283#if GIC_VERSION == 3 || GIC_VERSION == 4
284 /* Offset is too large, so start from a new base. */
285 add x2, x1, #VCPU_GIC
286
287 mrs x3, ich_hcr_el2
Andrew Walbran4b976f42019-06-05 15:00:50 +0100288 mrs x4, icc_sre_el2
289 stp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100290#endif
291
Fuad Tabba5e147a92019-08-14 15:30:30 +0100292 /* Save floating point registers. */
293 /* Use x28 as the base. */
294 add x28, x1, #VCPU_FREGS
295 stp q0, q1, [x28], #32
296 stp q2, q3, [x28], #32
297 stp q4, q5, [x28], #32
298 stp q6, q7, [x28], #32
299 stp q8, q9, [x28], #32
300 stp q10, q11, [x28], #32
301 stp q12, q13, [x28], #32
302 stp q14, q15, [x28], #32
303 stp q16, q17, [x28], #32
304 stp q18, q19, [x28], #32
305 stp q20, q21, [x28], #32
306 stp q22, q23, [x28], #32
307 stp q24, q25, [x28], #32
308 stp q26, q27, [x28], #32
309 stp q28, q29, [x28], #32
310 stp q30, q31, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000311 mrs x3, fpsr
312 mrs x4, fpcr
Fuad Tabba5e147a92019-08-14 15:30:30 +0100313 stp x3, x4, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000314
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000315 /* Save new vCPU pointer in non-volatile register. */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000316 mov x19, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100317
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000318 /*
319 * Save peripheral registers, and inform the arch-independent sections
320 * that registers have been saved.
321 */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000322 mov x0, x1
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000323 bl complete_saving_state
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000324 mov x0, x19
325
326 /* Intentional fallthrough. */
Andrew Walbran375f4532019-07-09 16:54:37 +0100327.global vcpu_restore_all_and_run
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100328vcpu_restore_all_and_run:
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000329 /* Update pointer to current vCPU. */
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100330 msr tpidr_el2, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100331
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000332 /* Restore peripheral registers. */
333 mov x19, x0
334 bl begin_restoring_state
335 mov x0, x19
336
Conrad Groblera824af62019-03-22 17:33:23 +0000337 /*
338 * Restore floating point registers.
339 *
340 * Offset is too large, so start from a new base.
341 */
342 add x2, x0, #VCPU_FREGS
343 ldp q0, q1, [x2, #32 * 0]
344 ldp q2, q3, [x2, #32 * 1]
345 ldp q4, q5, [x2, #32 * 2]
346 ldp q6, q7, [x2, #32 * 3]
347 ldp q8, q9, [x2, #32 * 4]
348 ldp q10, q11, [x2, #32 * 5]
349 ldp q12, q13, [x2, #32 * 6]
350 ldp q14, q15, [x2, #32 * 7]
351 ldp q16, q17, [x2, #32 * 8]
352 ldp q18, q19, [x2, #32 * 9]
353 ldp q20, q21, [x2, #32 * 10]
354 ldp q22, q23, [x2, #32 * 11]
355 ldp q24, q25, [x2, #32 * 12]
356 ldp q26, q27, [x2, #32 * 13]
357 ldp q28, q29, [x2, #32 * 14]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100358 /* Offset becomes too large, so move the base. */
Conrad Groblera824af62019-03-22 17:33:23 +0000359 ldp q30, q31, [x2, #32 * 15]!
360 ldp x3, x4, [x2, #32 * 1]
361 msr fpsr, x3
Conrad Groblera824af62019-03-22 17:33:23 +0000362
Conrad Grobler02ff6af2019-06-04 09:40:28 +0100363 /*
364 * Only restore FPCR if changed, to avoid expensive
365 * self-synchronising operation where possible.
366 */
367 mrs x5, fpcr
368 cmp x5, x4
369 b.eq vcpu_restore_lazy_and_run
370 msr fpcr, x4
371 /* Intentional fallthrough. */
372
373vcpu_restore_lazy_and_run:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000374 /* Restore lazy registers. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100375 /* Use x28 as the base. */
376 add x28, x0, #VCPU_LAZY
377
378 ldp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100379 msr vmpidr_el2, x24
380 msr csselr_el1, x25
381
Fuad Tabba5e147a92019-08-14 15:30:30 +0100382 ldp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100383 msr sctlr_el1, x2
384 msr actlr_el1, x3
385
Fuad Tabba5e147a92019-08-14 15:30:30 +0100386 ldp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100387 msr cpacr_el1, x4
388 msr ttbr0_el1, x5
389
Fuad Tabba5e147a92019-08-14 15:30:30 +0100390 ldp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100391 msr ttbr1_el1, x6
392 msr tcr_el1, x7
393
Fuad Tabba5e147a92019-08-14 15:30:30 +0100394 ldp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100395 msr esr_el1, x8
396 msr afsr0_el1, x9
397
Fuad Tabba5e147a92019-08-14 15:30:30 +0100398 ldp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100399 msr afsr1_el1, x10
400 msr far_el1, x11
401
Fuad Tabba5e147a92019-08-14 15:30:30 +0100402 ldp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100403 msr mair_el1, x12
404 msr vbar_el1, x13
405
Fuad Tabba5e147a92019-08-14 15:30:30 +0100406 ldp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100407 msr contextidr_el1, x14
408 msr tpidr_el0, x15
409
Fuad Tabba5e147a92019-08-14 15:30:30 +0100410 ldp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100411 msr tpidrro_el0, x16
412 msr tpidr_el1, x17
413
Fuad Tabba5e147a92019-08-14 15:30:30 +0100414 ldp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100415 msr amair_el1, x18
416 msr cntkctl_el1, x19
417
Fuad Tabba5e147a92019-08-14 15:30:30 +0100418 ldp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100419 msr sp_el0, x20
420 msr sp_el1, x21
421
Fuad Tabba5e147a92019-08-14 15:30:30 +0100422 ldp x22, x23, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000423 msr elr_el1, x22
424 msr spsr_el1, x23
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100425
Fuad Tabba5e147a92019-08-14 15:30:30 +0100426 ldp x24, x25, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000427 msr par_el1, x24
428 msr hcr_el2, x25
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100429
Fuad Tabba5e147a92019-08-14 15:30:30 +0100430 ldp x26, x27, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000431 msr cnthctl_el2, x26
432 msr vttbr_el2, x27
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000433
Jose Marinhoab1081d2019-10-18 11:39:01 +0100434#if SECURE_WORLD == 1
435 msr MSR_VSTTBR_EL2, x27
436#endif
437
Fuad Tabba5e147a92019-08-14 15:30:30 +0100438 ldp x4, x5, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000439 msr mdcr_el2, x4
440 msr mdscr_el1, x5
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100441
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100442 ldp x6, x7, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000443 msr pmccfiltr_el0, x6
444 msr pmcr_el0, x7
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100445
446 ldp x8, x9, [x28], #16
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100447 /*
448 * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values.
449 * To reset them, clear the register by writing to pmcntenclr_el0.
450 */
451 mov x27, #0xffffffff
452 msr pmcntenclr_el0, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000453 msr pmcntenset_el0, x8
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100454
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100455 /*
456 * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values.
457 * To reset them, clear the register by writing to pmintenclr_el1.
458 */
459 msr pmintenclr_el1, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000460 msr pmintenset_el1, x9
Fuad Tabbac76466d2019-09-06 10:42:12 +0100461
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100462 /* Restore GIC registers. */
463#if GIC_VERSION == 3 || GIC_VERSION == 4
464 /* Offset is too large, so start from a new base. */
465 add x2, x0, #VCPU_GIC
466
Andrew Walbran4b976f42019-06-05 15:00:50 +0100467 ldp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100468 msr ich_hcr_el2, x3
Andrew Walbran4b976f42019-06-05 15:00:50 +0100469 msr icc_sre_el2, x4
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100470#endif
471
Andrew Walbran1f32e722019-06-07 17:57:26 +0100472 /*
473 * If a different vCPU is being run on this physical CPU to the last one
474 * which was run for this VM, invalidate the TLB. This must be called
475 * after vttbr_el2 has been updated, so that we have the page table and
476 * VMID of the vCPU to which we are switching.
477 */
478 mov x19, x0
479 bl maybe_invalidate_tlb
480 mov x0, x19
481
Fuad Tabba7c299d82019-09-12 13:05:18 +0100482 /* Intentional fallthrough. */
483
484vcpu_restore_nonvolatile_and_run:
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100485 /* Restore non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000486 ldp x19, x20, [x0, #VCPU_REGS + 8 * 19]
487 ldp x21, x22, [x0, #VCPU_REGS + 8 * 21]
488 ldp x23, x24, [x0, #VCPU_REGS + 8 * 23]
489 ldp x25, x26, [x0, #VCPU_REGS + 8 * 25]
490 ldp x27, x28, [x0, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100491
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100492 /* Intentional fallthrough. */
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100493/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000494 * Restore volatile registers and run the given vCPU.
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100495 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000496 * x0 is a pointer to the target vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100497 */
498vcpu_restore_volatile_and_run:
Fuad Tabba7c299d82019-09-12 13:05:18 +0100499 ldp x4, x5, [x0, #VCPU_REGS + 8 * 4]
500 ldp x6, x7, [x0, #VCPU_REGS + 8 * 6]
501 ldp x8, x9, [x0, #VCPU_REGS + 8 * 8]
502 ldp x10, x11, [x0, #VCPU_REGS + 8 * 10]
503 ldp x12, x13, [x0, #VCPU_REGS + 8 * 12]
504 ldp x14, x15, [x0, #VCPU_REGS + 8 * 14]
505 ldp x16, x17, [x0, #VCPU_REGS + 8 * 16]
506 ldr x18, [x0, #VCPU_REGS + 8 * 18]
507 ldp x29, x30, [x0, #VCPU_REGS + 8 * 29]
508
509 /* Restore return address & mode. */
510 ldp x1, x2, [x0, #VCPU_REGS + 8 * 31]
511 msr elr_el2, x1
512 msr spsr_el2, x2
513
514 /* Restore x0..x3, which we have used as scratch before. */
515 ldp x2, x3, [x0, #VCPU_REGS + 8 * 2]
516 ldp x0, x1, [x0, #VCPU_REGS + 8 * 0]
David Brazdild623d312019-12-19 16:04:06 +0000517 eret_with_sb