Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * https://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 17 | #include "offsets.h" |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 18 | #include "exception_macros.S" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 19 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 20 | /** |
| 21 | * Saves the volatile registers into the register buffer of the current vcpu. It |
| 22 | * allocates space on the stack for x18 and saves it if "also_save_x18" is |
| 23 | * specified; otherwise the caller is expected to have saved x18 in a similar |
| 24 | * fashion. |
| 25 | */ |
| 26 | .macro save_volatile_to_vcpu also_save_x18 |
| 27 | .ifnb \also_save_x18 |
Wedson Almeida Filho | 5bc0b4c | 2018-07-30 15:31:44 +0100 | [diff] [blame] | 28 | /* |
| 29 | * Save x18 since we're about to clobber it. We subtract 16 instead of |
| 30 | * 8 from the stack pointer to keep it 16-byte aligned. |
| 31 | */ |
| 32 | str x18, [sp, #-16]! |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 33 | .endif |
| 34 | /* Get the current vcpu. */ |
| 35 | mrs x18, tpidr_el2 |
| 36 | stp x0, x1, [x18, #VCPU_REGS + 8 * 0] |
| 37 | stp x2, x3, [x18, #VCPU_REGS + 8 * 2] |
| 38 | stp x4, x5, [x18, #VCPU_REGS + 8 * 4] |
| 39 | stp x6, x7, [x18, #VCPU_REGS + 8 * 6] |
| 40 | stp x8, x9, [x18, #VCPU_REGS + 8 * 8] |
| 41 | stp x10, x11, [x18, #VCPU_REGS + 8 * 10] |
| 42 | stp x12, x13, [x18, #VCPU_REGS + 8 * 12] |
| 43 | stp x14, x15, [x18, #VCPU_REGS + 8 * 14] |
| 44 | stp x16, x17, [x18, #VCPU_REGS + 8 * 16] |
| 45 | stp x29, x30, [x18, #VCPU_REGS + 8 * 29] |
| 46 | |
| 47 | /* x18 was saved on the stack, so we move it to vcpu regs buffer. */ |
| 48 | ldr x0, [sp], #16 |
| 49 | str x0, [x18, #VCPU_REGS + 8 * 18] |
| 50 | |
| 51 | /* Save return address & mode. */ |
| 52 | mrs x1, elr_el2 |
| 53 | mrs x2, spsr_el2 |
| 54 | stp x1, x2, [x18, #VCPU_REGS + 8 * 31] |
| 55 | .endm |
| 56 | |
| 57 | /** |
| 58 | * This is a generic handler for exceptions taken at a lower EL. It saves the |
| 59 | * volatile registers to the current vcpu and calls the C handler, which can |
| 60 | * select one of two paths: (a) restore volatile registers and return, or |
| 61 | * (b) switch to a different vcpu. In the latter case, the handler needs to save |
| 62 | * all non-volatile registers (they haven't been saved yet), then restore all |
| 63 | * registers from the new vcpu. |
| 64 | */ |
| 65 | .macro lower_exception handler:req |
| 66 | save_volatile_to_vcpu also_save_x18 |
| 67 | |
| 68 | /* Call C handler. */ |
| 69 | bl \handler |
| 70 | |
| 71 | /* Switch vcpu if requested by handler. */ |
| 72 | cbnz x0, vcpu_switch |
| 73 | |
| 74 | /* vcpu is not changing. */ |
| 75 | mrs x0, tpidr_el2 |
| 76 | b vcpu_restore_volatile_and_run |
| 77 | .endm |
| 78 | |
| 79 | /** |
| 80 | * This is the handler for a sync exception taken at a lower EL. If the reason |
| 81 | * for the exception is an HVC call, it calls the faster hvc_handler without |
| 82 | * saving a lot of the registers, otherwise it goes to slow_sync_lower, which is |
| 83 | * the slow path where all registers needs to be saved/restored. |
| 84 | */ |
| 85 | .macro lower_sync_exception |
| 86 | /* Save x18 as save_volatile_to_vcpu would have. */ |
| 87 | str x18, [sp, #-16]! |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 88 | |
| 89 | /* Extract the exception class (EC) from exception syndrome register. */ |
| 90 | mrs x18, esr_el2 |
| 91 | lsr x18, x18, #26 |
| 92 | |
| 93 | /* Take the slow path if exception is not due to an HVC instruction. */ |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 94 | sub x18, x18, #0x16 |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 95 | cbnz x18, slow_sync_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 96 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 97 | /* |
| 98 | * Save x29 and x30, which are not saved by the callee, then jump to |
| 99 | * HVC handler. |
| 100 | */ |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 101 | stp x29, x30, [sp, #-16]! |
| 102 | bl hvc_handler |
| 103 | ldp x29, x30, [sp], #16 |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 104 | cbnz x1, sync_lower_switch |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 105 | |
| 106 | /* Zero out all volatile registers (except x0) and return. */ |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 107 | stp xzr, xzr, [sp, #-16]! |
| 108 | ldp x1, x2, [sp] |
| 109 | ldp x3, x4, [sp] |
| 110 | ldp x5, x6, [sp] |
| 111 | ldp x7, x8, [sp] |
| 112 | ldp x9, x10, [sp] |
| 113 | ldp x11, x12, [sp] |
| 114 | ldp x13, x14, [sp] |
| 115 | ldp x15, x16, [sp], #16 |
Wedson Almeida Filho | 5bc0b4c | 2018-07-30 15:31:44 +0100 | [diff] [blame] | 116 | mov x17, xzr |
Wedson Almeida Filho | 450ccb8 | 2018-08-12 16:25:36 +0100 | [diff] [blame] | 117 | |
| 118 | /* Restore x18, which was saved on the stack. */ |
| 119 | ldr x18, [sp], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 120 | eret |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 121 | .endm |
| 122 | |
| 123 | /** |
| 124 | * The following is the exception table. A pointer to it will be stored in |
| 125 | * register vbar_el2. |
| 126 | */ |
| 127 | .section .text.vector_table_el2, "ax" |
| 128 | .global vector_table_el2 |
| 129 | .balign 0x800 |
| 130 | vector_table_el2: |
| 131 | sync_cur_sp0: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 132 | current_exception_sp0 el2 sync_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 133 | |
| 134 | .balign 0x80 |
| 135 | irq_cur_sp0: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 136 | current_exception_sp0 el2 irq_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 137 | |
| 138 | .balign 0x80 |
| 139 | fiq_cur_sp0: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 140 | current_exception_sp0 el2 fiq_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 141 | |
| 142 | .balign 0x80 |
| 143 | serr_cur_sp0: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 144 | current_exception_sp0 el2 serr_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 145 | |
| 146 | .balign 0x80 |
| 147 | sync_cur_spx: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 148 | current_exception_spx el2 sync_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 149 | |
| 150 | .balign 0x80 |
| 151 | irq_cur_spx: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 152 | current_exception_spx el2 irq_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 153 | |
| 154 | .balign 0x80 |
| 155 | fiq_cur_spx: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 156 | current_exception_spx el2 fiq_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 157 | |
| 158 | .balign 0x80 |
| 159 | serr_cur_spx: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 160 | current_exception_spx el2 serr_current_exception |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 161 | |
| 162 | .balign 0x80 |
| 163 | sync_lower_64: |
| 164 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 165 | |
| 166 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 167 | irq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 168 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 169 | |
| 170 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 171 | fiq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 172 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 173 | |
| 174 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 175 | serr_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 176 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 177 | |
| 178 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 179 | sync_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 180 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 181 | |
| 182 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 183 | irq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 184 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 185 | |
| 186 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 187 | fiq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 188 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 189 | |
| 190 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 191 | serr_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 192 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 193 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 194 | .balign 0x40 |
| 195 | slow_sync_lower: |
| 196 | /* The caller must have saved x18, so we don't save it here. */ |
| 197 | save_volatile_to_vcpu |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 198 | |
| 199 | /* Read syndrome register and call C handler. */ |
| 200 | mrs x0, esr_el2 |
| 201 | bl sync_lower_exception |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 202 | cbnz x0, vcpu_switch |
| 203 | |
| 204 | /* vcpu is not changing. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 205 | mrs x0, tpidr_el2 |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 206 | b vcpu_restore_volatile_and_run |
| 207 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 208 | sync_lower_switch: |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 209 | /* We'll have to switch, so save volatile state before doing so. */ |
| 210 | mrs x18, tpidr_el2 |
| 211 | |
| 212 | /* Store zeroes in volatile register storage, except x0. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 213 | stp x0, xzr, [x18, #VCPU_REGS + 8 * 0] |
| 214 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 2] |
| 215 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 4] |
| 216 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 6] |
| 217 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 8] |
| 218 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 10] |
| 219 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 12] |
| 220 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 14] |
| 221 | stp xzr, xzr, [x18, #VCPU_REGS + 8 * 16] |
| 222 | stp x29, x30, [x18, #VCPU_REGS + 8 * 29] |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 223 | |
| 224 | /* x18 was saved on the stack, so we move it to vcpu regs buffer. */ |
| 225 | ldr x2, [sp], #16 |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 226 | str x2, [x18, #VCPU_REGS + 8 * 18] |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 227 | |
| 228 | /* Save return address & mode. */ |
| 229 | mrs x2, elr_el2 |
| 230 | mrs x3, spsr_el2 |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 231 | stp x2, x3, [x18, #VCPU_REGS + 8 * 31] |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 232 | |
| 233 | /* Save lazy state, then switch to new vcpu. */ |
| 234 | mov x0, x1 |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 235 | |
| 236 | /* Intentional fallthrough. */ |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 237 | /** |
| 238 | * Switch to a new vcpu. |
| 239 | * |
| 240 | * All volatile registers from the old vcpu have already been saved. We need |
| 241 | * to save only non-volatile ones from the old vcpu, and restore all from the |
| 242 | * new one. |
| 243 | * |
| 244 | * x0 is a pointer to the new vcpu. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 245 | */ |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 246 | vcpu_switch: |
| 247 | /* Save non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 248 | mrs x1, tpidr_el2 |
| 249 | stp x19, x20, [x1, #VCPU_REGS + 8 * 19] |
| 250 | stp x21, x22, [x1, #VCPU_REGS + 8 * 21] |
| 251 | stp x23, x24, [x1, #VCPU_REGS + 8 * 23] |
| 252 | stp x25, x26, [x1, #VCPU_REGS + 8 * 25] |
| 253 | stp x27, x28, [x1, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 254 | |
| 255 | /* Save lazy state. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 256 | /* Use x28 as the base */ |
| 257 | add x28, x1, #VCPU_LAZY |
| 258 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 259 | mrs x24, vmpidr_el2 |
| 260 | mrs x25, csselr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 261 | stp x24, x25, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 262 | |
| 263 | mrs x2, sctlr_el1 |
| 264 | mrs x3, actlr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 265 | stp x2, x3, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 266 | |
| 267 | mrs x4, cpacr_el1 |
| 268 | mrs x5, ttbr0_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 269 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 270 | |
| 271 | mrs x6, ttbr1_el1 |
| 272 | mrs x7, tcr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 273 | stp x6, x7, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 274 | |
| 275 | mrs x8, esr_el1 |
| 276 | mrs x9, afsr0_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 277 | stp x8, x9, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 278 | |
| 279 | mrs x10, afsr1_el1 |
| 280 | mrs x11, far_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 281 | stp x10, x11, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 282 | |
| 283 | mrs x12, mair_el1 |
| 284 | mrs x13, vbar_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 285 | stp x12, x13, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 286 | |
| 287 | mrs x14, contextidr_el1 |
| 288 | mrs x15, tpidr_el0 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 289 | stp x14, x15, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 290 | |
| 291 | mrs x16, tpidrro_el0 |
| 292 | mrs x17, tpidr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 293 | stp x16, x17, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 294 | |
| 295 | mrs x18, amair_el1 |
| 296 | mrs x19, cntkctl_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 297 | stp x18, x19, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 298 | |
| 299 | mrs x20, sp_el0 |
| 300 | mrs x21, sp_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 301 | stp x20, x21, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 302 | |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 303 | mrs x22, elr_el1 |
| 304 | mrs x23, spsr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 305 | stp x22, x23, [x28], #16 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 306 | |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 307 | mrs x24, par_el1 |
| 308 | mrs x25, hcr_el2 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 309 | stp x24, x25, [x28], #16 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 310 | |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 311 | mrs x26, cptr_el2 |
| 312 | mrs x27, cnthctl_el2 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 313 | stp x26, x27, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 314 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 315 | mrs x4, vttbr_el2 |
| 316 | mrs x5, mdcr_el2 |
| 317 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 318 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 319 | /* Save GIC registers. */ |
| 320 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 321 | /* Offset is too large, so start from a new base. */ |
| 322 | add x2, x1, #VCPU_GIC |
| 323 | |
| 324 | mrs x3, ich_hcr_el2 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame^] | 325 | mrs x4, icc_sre_el2 |
| 326 | stp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 327 | #endif |
| 328 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 329 | /* Save floating point registers. */ |
| 330 | /* Use x28 as the base. */ |
| 331 | add x28, x1, #VCPU_FREGS |
| 332 | stp q0, q1, [x28], #32 |
| 333 | stp q2, q3, [x28], #32 |
| 334 | stp q4, q5, [x28], #32 |
| 335 | stp q6, q7, [x28], #32 |
| 336 | stp q8, q9, [x28], #32 |
| 337 | stp q10, q11, [x28], #32 |
| 338 | stp q12, q13, [x28], #32 |
| 339 | stp q14, q15, [x28], #32 |
| 340 | stp q16, q17, [x28], #32 |
| 341 | stp q18, q19, [x28], #32 |
| 342 | stp q20, q21, [x28], #32 |
| 343 | stp q22, q23, [x28], #32 |
| 344 | stp q24, q25, [x28], #32 |
| 345 | stp q26, q27, [x28], #32 |
| 346 | stp q28, q29, [x28], #32 |
| 347 | stp q30, q31, [x28], #32 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 348 | mrs x3, fpsr |
| 349 | mrs x4, fpcr |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 350 | stp x3, x4, [x28], #32 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 351 | |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 352 | /* Save new vcpu pointer in non-volatile register. */ |
| 353 | mov x19, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 354 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 355 | /* |
| 356 | * Save peripheral registers, and inform the arch-independent sections |
| 357 | * that registers have been saved. |
| 358 | */ |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 359 | mov x0, x1 |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 360 | bl complete_saving_state |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 361 | mov x0, x19 |
| 362 | |
| 363 | /* Intentional fallthrough. */ |
Andrew Walbran | 375f453 | 2019-07-09 16:54:37 +0100 | [diff] [blame] | 364 | .global vcpu_restore_all_and_run |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 365 | vcpu_restore_all_and_run: |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 366 | /* Update pointer to current vcpu. */ |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 367 | msr tpidr_el2, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 368 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 369 | /* Restore peripheral registers. */ |
| 370 | mov x19, x0 |
| 371 | bl begin_restoring_state |
| 372 | mov x0, x19 |
| 373 | |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 374 | /* |
| 375 | * Restore floating point registers. |
| 376 | * |
| 377 | * Offset is too large, so start from a new base. |
| 378 | */ |
| 379 | add x2, x0, #VCPU_FREGS |
| 380 | ldp q0, q1, [x2, #32 * 0] |
| 381 | ldp q2, q3, [x2, #32 * 1] |
| 382 | ldp q4, q5, [x2, #32 * 2] |
| 383 | ldp q6, q7, [x2, #32 * 3] |
| 384 | ldp q8, q9, [x2, #32 * 4] |
| 385 | ldp q10, q11, [x2, #32 * 5] |
| 386 | ldp q12, q13, [x2, #32 * 6] |
| 387 | ldp q14, q15, [x2, #32 * 7] |
| 388 | ldp q16, q17, [x2, #32 * 8] |
| 389 | ldp q18, q19, [x2, #32 * 9] |
| 390 | ldp q20, q21, [x2, #32 * 10] |
| 391 | ldp q22, q23, [x2, #32 * 11] |
| 392 | ldp q24, q25, [x2, #32 * 12] |
| 393 | ldp q26, q27, [x2, #32 * 13] |
| 394 | ldp q28, q29, [x2, #32 * 14] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 395 | /* Offset becomes too large, so move the base. */ |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 396 | ldp q30, q31, [x2, #32 * 15]! |
| 397 | ldp x3, x4, [x2, #32 * 1] |
| 398 | msr fpsr, x3 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 399 | |
Conrad Grobler | 02ff6af | 2019-06-04 09:40:28 +0100 | [diff] [blame] | 400 | /* |
| 401 | * Only restore FPCR if changed, to avoid expensive |
| 402 | * self-synchronising operation where possible. |
| 403 | */ |
| 404 | mrs x5, fpcr |
| 405 | cmp x5, x4 |
| 406 | b.eq vcpu_restore_lazy_and_run |
| 407 | msr fpcr, x4 |
| 408 | /* Intentional fallthrough. */ |
| 409 | |
| 410 | vcpu_restore_lazy_and_run: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 411 | /* Restore lazy registers. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 412 | /* Use x28 as the base. */ |
| 413 | add x28, x0, #VCPU_LAZY |
| 414 | |
| 415 | ldp x24, x25, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 416 | msr vmpidr_el2, x24 |
| 417 | msr csselr_el1, x25 |
| 418 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 419 | ldp x2, x3, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 420 | msr sctlr_el1, x2 |
| 421 | msr actlr_el1, x3 |
| 422 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 423 | ldp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 424 | msr cpacr_el1, x4 |
| 425 | msr ttbr0_el1, x5 |
| 426 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 427 | ldp x6, x7, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 428 | msr ttbr1_el1, x6 |
| 429 | msr tcr_el1, x7 |
| 430 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 431 | ldp x8, x9, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 432 | msr esr_el1, x8 |
| 433 | msr afsr0_el1, x9 |
| 434 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 435 | ldp x10, x11, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 436 | msr afsr1_el1, x10 |
| 437 | msr far_el1, x11 |
| 438 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 439 | ldp x12, x13, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 440 | msr mair_el1, x12 |
| 441 | msr vbar_el1, x13 |
| 442 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 443 | ldp x14, x15, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 444 | msr contextidr_el1, x14 |
| 445 | msr tpidr_el0, x15 |
| 446 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 447 | ldp x16, x17, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 448 | msr tpidrro_el0, x16 |
| 449 | msr tpidr_el1, x17 |
| 450 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 451 | ldp x18, x19, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 452 | msr amair_el1, x18 |
| 453 | msr cntkctl_el1, x19 |
| 454 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 455 | ldp x20, x21, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 456 | msr sp_el0, x20 |
| 457 | msr sp_el1, x21 |
| 458 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 459 | ldp x22, x23, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 460 | msr elr_el1, x22 |
| 461 | msr spsr_el1, x23 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 462 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 463 | ldp x24, x25, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 464 | msr par_el1, x24 |
| 465 | msr hcr_el2, x25 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 466 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 467 | ldp x26, x27, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 468 | msr cptr_el2, x26 |
| 469 | msr cnthctl_el2, x27 |
| 470 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 471 | ldp x4, x5, [x28], #16 |
| 472 | msr vttbr_el2, x4 |
| 473 | msr mdcr_el2, x5 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 474 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 475 | /* Restore GIC registers. */ |
| 476 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 477 | /* Offset is too large, so start from a new base. */ |
| 478 | add x2, x0, #VCPU_GIC |
| 479 | |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame^] | 480 | ldp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 481 | msr ich_hcr_el2, x3 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame^] | 482 | msr icc_sre_el2, x4 |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 483 | #endif |
| 484 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 485 | /* |
| 486 | * If a different vCPU is being run on this physical CPU to the last one |
| 487 | * which was run for this VM, invalidate the TLB. This must be called |
| 488 | * after vttbr_el2 has been updated, so that we have the page table and |
| 489 | * VMID of the vCPU to which we are switching. |
| 490 | */ |
| 491 | mov x19, x0 |
| 492 | bl maybe_invalidate_tlb |
| 493 | mov x0, x19 |
| 494 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 495 | /* Restore non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 496 | ldp x19, x20, [x0, #VCPU_REGS + 8 * 19] |
| 497 | ldp x21, x22, [x0, #VCPU_REGS + 8 * 21] |
| 498 | ldp x23, x24, [x0, #VCPU_REGS + 8 * 23] |
| 499 | ldp x25, x26, [x0, #VCPU_REGS + 8 * 25] |
| 500 | ldp x27, x28, [x0, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 501 | |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 502 | /* Intentional fallthrough. */ |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 503 | /** |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 504 | * Restore volatile registers and run the given vcpu. |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 505 | * |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 506 | * x0 is a pointer to the target vcpu. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 507 | */ |
| 508 | vcpu_restore_volatile_and_run: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 509 | ldp x4, x5, [x0, #VCPU_REGS + 8 * 4] |
| 510 | ldp x6, x7, [x0, #VCPU_REGS + 8 * 6] |
| 511 | ldp x8, x9, [x0, #VCPU_REGS + 8 * 8] |
| 512 | ldp x10, x11, [x0, #VCPU_REGS + 8 * 10] |
| 513 | ldp x12, x13, [x0, #VCPU_REGS + 8 * 12] |
| 514 | ldp x14, x15, [x0, #VCPU_REGS + 8 * 14] |
| 515 | ldp x16, x17, [x0, #VCPU_REGS + 8 * 16] |
| 516 | ldr x18, [x0, #VCPU_REGS + 8 * 18] |
| 517 | ldp x29, x30, [x0, #VCPU_REGS + 8 * 29] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 518 | |
| 519 | /* Restore return address & mode. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 520 | ldp x1, x2, [x0, #VCPU_REGS + 8 * 31] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 521 | msr elr_el2, x1 |
| 522 | msr spsr_el2, x2 |
| 523 | |
| 524 | /* Restore x0..x3, which we have used as scratch before. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 525 | ldp x2, x3, [x0, #VCPU_REGS + 8 * 2] |
| 526 | ldp x0, x1, [x0, #VCPU_REGS + 8 * 0] |
| 527 | eret |
| 528 | |
| 529 | .balign 0x40 |
| 530 | /** |
| 531 | * Restores volatile registers from stack and returns. |
| 532 | */ |
| 533 | restore_from_stack_and_return: |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 534 | restore_volatile_from_stack el2 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 535 | eret |