Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 3 | * |
Andrew Walbran | e959ec1 | 2020-06-17 15:01:09 +0100 | [diff] [blame] | 4 | * Use of this source code is governed by a BSD-style |
| 5 | * license that can be found in the LICENSE file or at |
| 6 | * https://opensource.org/licenses/BSD-3-Clause. |
Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
David Brazdil | 863b150 | 2019-10-24 13:55:50 +0100 | [diff] [blame] | 9 | #include "hf/arch/offsets.h" |
Jose Marinho | ab1081d | 2019-10-18 11:39:01 +0100 | [diff] [blame] | 10 | #include "msr.h" |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 11 | #include "exception_macros.S" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 12 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 13 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 14 | * Saves the volatile registers into the register buffer of the current vCPU. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 15 | */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 16 | .macro save_volatile_to_vcpu |
Wedson Almeida Filho | 5bc0b4c | 2018-07-30 15:31:44 +0100 | [diff] [blame] | 17 | /* |
| 18 | * Save x18 since we're about to clobber it. We subtract 16 instead of |
| 19 | * 8 from the stack pointer to keep it 16-byte aligned. |
| 20 | */ |
| 21 | str x18, [sp, #-16]! |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 22 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 23 | /* Get the current vCPU. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 24 | mrs x18, tpidr_el2 |
| 25 | stp x0, x1, [x18, #VCPU_REGS + 8 * 0] |
| 26 | stp x2, x3, [x18, #VCPU_REGS + 8 * 2] |
| 27 | stp x4, x5, [x18, #VCPU_REGS + 8 * 4] |
| 28 | stp x6, x7, [x18, #VCPU_REGS + 8 * 6] |
| 29 | stp x8, x9, [x18, #VCPU_REGS + 8 * 8] |
| 30 | stp x10, x11, [x18, #VCPU_REGS + 8 * 10] |
| 31 | stp x12, x13, [x18, #VCPU_REGS + 8 * 12] |
| 32 | stp x14, x15, [x18, #VCPU_REGS + 8 * 14] |
| 33 | stp x16, x17, [x18, #VCPU_REGS + 8 * 16] |
| 34 | stp x29, x30, [x18, #VCPU_REGS + 8 * 29] |
| 35 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 36 | /* x18 was saved on the stack, so we move it to vCPU regs buffer. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 37 | ldr x0, [sp], #16 |
| 38 | str x0, [x18, #VCPU_REGS + 8 * 18] |
| 39 | |
| 40 | /* Save return address & mode. */ |
| 41 | mrs x1, elr_el2 |
| 42 | mrs x2, spsr_el2 |
| 43 | stp x1, x2, [x18, #VCPU_REGS + 8 * 31] |
| 44 | .endm |
| 45 | |
| 46 | /** |
| 47 | * This is a generic handler for exceptions taken at a lower EL. It saves the |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 48 | * volatile registers to the current vCPU and calls the C handler, which can |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 49 | * select one of two paths: (a) restore volatile registers and return, or |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 50 | * (b) switch to a different vCPU. In the latter case, the handler needs to save |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 51 | * all non-volatile registers (they haven't been saved yet), then restore all |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 52 | * registers from the new vCPU. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 53 | */ |
| 54 | .macro lower_exception handler:req |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 55 | save_volatile_to_vcpu |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 56 | |
| 57 | /* Call C handler. */ |
| 58 | bl \handler |
| 59 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 60 | /* Switch vCPU if requested by handler. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 61 | cbnz x0, vcpu_switch |
| 62 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 63 | /* vCPU is not changing. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 64 | mrs x0, tpidr_el2 |
| 65 | b vcpu_restore_volatile_and_run |
| 66 | .endm |
| 67 | |
| 68 | /** |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 69 | * This is the handler for a sync exception taken at a lower EL. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 70 | */ |
| 71 | .macro lower_sync_exception |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 72 | save_volatile_to_vcpu |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 73 | |
| 74 | /* Extract the exception class (EC) from exception syndrome register. */ |
| 75 | mrs x18, esr_el2 |
| 76 | lsr x18, x18, #26 |
| 77 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 78 | /* Take the system register path for EC 0x18. */ |
| 79 | sub x18, x18, #0x18 |
| 80 | cbz x18, system_register_access |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 81 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 82 | /* Read syndrome register and call C handler. */ |
| 83 | mrs x0, esr_el2 |
| 84 | bl sync_lower_exception |
Andrew Walbran | 3a71c98 | 2019-09-12 18:22:11 +0100 | [diff] [blame] | 85 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 86 | /* Switch vCPU if requested by handler. */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 87 | cbnz x0, vcpu_switch |
Andrew Walbran | fed412e | 2019-09-02 18:23:16 +0100 | [diff] [blame] | 88 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 89 | /* vCPU is not changing. */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 90 | mrs x0, tpidr_el2 |
| 91 | b vcpu_restore_volatile_and_run |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 92 | .endm |
| 93 | |
| 94 | /** |
| 95 | * The following is the exception table. A pointer to it will be stored in |
| 96 | * register vbar_el2. |
| 97 | */ |
| 98 | .section .text.vector_table_el2, "ax" |
| 99 | .global vector_table_el2 |
| 100 | .balign 0x800 |
| 101 | vector_table_el2: |
| 102 | sync_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 103 | noreturn_current_exception_sp0 el2 sync_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 104 | |
| 105 | .balign 0x80 |
| 106 | irq_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 107 | noreturn_current_exception_sp0 el2 irq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 108 | |
| 109 | .balign 0x80 |
| 110 | fiq_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 111 | noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 112 | |
| 113 | .balign 0x80 |
| 114 | serr_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 115 | noreturn_current_exception_sp0 el2 serr_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 116 | |
| 117 | .balign 0x80 |
| 118 | sync_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 119 | noreturn_current_exception_spx el2 sync_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 120 | |
| 121 | .balign 0x80 |
| 122 | irq_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 123 | noreturn_current_exception_spx el2 irq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 124 | |
| 125 | .balign 0x80 |
| 126 | fiq_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 127 | noreturn_current_exception_spx el2 fiq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 128 | |
| 129 | .balign 0x80 |
| 130 | serr_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 131 | noreturn_current_exception_spx el2 serr_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 132 | |
| 133 | .balign 0x80 |
| 134 | sync_lower_64: |
| 135 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 136 | |
| 137 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 138 | irq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 139 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 140 | |
| 141 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 142 | fiq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 143 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 144 | |
| 145 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 146 | serr_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 147 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 148 | |
| 149 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 150 | sync_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 151 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 152 | |
| 153 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 154 | irq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 155 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 156 | |
| 157 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 158 | fiq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 159 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 160 | |
| 161 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 162 | serr_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 163 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 164 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 165 | .balign 0x40 |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 166 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 167 | /** |
| 168 | * Handle accesses to system registers (EC=0x18) and return to original caller. |
| 169 | */ |
| 170 | system_register_access: |
| 171 | /* |
| 172 | * Non-volatile registers are (conservatively) saved because the handler |
| 173 | * can clobber non-volatile registers that are used by the msr/mrs, |
| 174 | * which results in the wrong value being read or written. |
| 175 | */ |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 176 | /* Get the current vCPU. */ |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 177 | mrs x18, tpidr_el2 |
| 178 | stp x19, x20, [x18, #VCPU_REGS + 8 * 19] |
| 179 | stp x21, x22, [x18, #VCPU_REGS + 8 * 21] |
| 180 | stp x23, x24, [x18, #VCPU_REGS + 8 * 23] |
| 181 | stp x25, x26, [x18, #VCPU_REGS + 8 * 25] |
| 182 | stp x27, x28, [x18, #VCPU_REGS + 8 * 27] |
| 183 | |
| 184 | /* Read syndrome register and call C handler. */ |
| 185 | mrs x0, esr_el2 |
| 186 | bl handle_system_register_access |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 187 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 188 | /* Continue running the same vCPU. */ |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 189 | mrs x0, tpidr_el2 |
| 190 | b vcpu_restore_nonvolatile_and_run |
| 191 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 192 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 193 | * Switch to a new vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 194 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 195 | * All volatile registers from the old vCPU have already been saved. We need |
| 196 | * to save only non-volatile ones from the old vCPU, and restore all from the |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 197 | * new one. |
| 198 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 199 | * x0 is a pointer to the new vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 200 | */ |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 201 | vcpu_switch: |
| 202 | /* Save non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 203 | mrs x1, tpidr_el2 |
| 204 | stp x19, x20, [x1, #VCPU_REGS + 8 * 19] |
| 205 | stp x21, x22, [x1, #VCPU_REGS + 8 * 21] |
| 206 | stp x23, x24, [x1, #VCPU_REGS + 8 * 23] |
| 207 | stp x25, x26, [x1, #VCPU_REGS + 8 * 25] |
| 208 | stp x27, x28, [x1, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 209 | |
| 210 | /* Save lazy state. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 211 | /* Use x28 as the base */ |
| 212 | add x28, x1, #VCPU_LAZY |
| 213 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 214 | mrs x24, vmpidr_el2 |
| 215 | mrs x25, csselr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 216 | stp x24, x25, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 217 | |
| 218 | mrs x2, sctlr_el1 |
| 219 | mrs x3, actlr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 220 | stp x2, x3, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 221 | |
| 222 | mrs x4, cpacr_el1 |
| 223 | mrs x5, ttbr0_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 224 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 225 | |
| 226 | mrs x6, ttbr1_el1 |
| 227 | mrs x7, tcr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 228 | stp x6, x7, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 229 | |
| 230 | mrs x8, esr_el1 |
| 231 | mrs x9, afsr0_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 232 | stp x8, x9, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 233 | |
| 234 | mrs x10, afsr1_el1 |
| 235 | mrs x11, far_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 236 | stp x10, x11, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 237 | |
| 238 | mrs x12, mair_el1 |
| 239 | mrs x13, vbar_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 240 | stp x12, x13, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 241 | |
| 242 | mrs x14, contextidr_el1 |
| 243 | mrs x15, tpidr_el0 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 244 | stp x14, x15, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 245 | |
| 246 | mrs x16, tpidrro_el0 |
| 247 | mrs x17, tpidr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 248 | stp x16, x17, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 249 | |
| 250 | mrs x18, amair_el1 |
| 251 | mrs x19, cntkctl_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 252 | stp x18, x19, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 253 | |
| 254 | mrs x20, sp_el0 |
| 255 | mrs x21, sp_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 256 | stp x20, x21, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 257 | |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 258 | mrs x22, elr_el1 |
| 259 | mrs x23, spsr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 260 | stp x22, x23, [x28], #16 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 261 | |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 262 | mrs x24, par_el1 |
| 263 | mrs x25, hcr_el2 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 264 | stp x24, x25, [x28], #16 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 265 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 266 | mrs x26, cnthctl_el2 |
| 267 | mrs x27, vttbr_el2 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 268 | stp x26, x27, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 269 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 270 | mrs x4, mdcr_el2 |
| 271 | mrs x5, mdscr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 272 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 273 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 274 | mrs x6, pmccfiltr_el0 |
| 275 | mrs x7, pmcr_el0 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 276 | stp x6, x7, [x28], #16 |
| 277 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 278 | mrs x8, pmcntenset_el0 |
| 279 | mrs x9, pmintenset_el1 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 280 | stp x8, x9, [x28], #16 |
| 281 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 282 | /* Save GIC registers. */ |
| 283 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 284 | /* Offset is too large, so start from a new base. */ |
| 285 | add x2, x1, #VCPU_GIC |
| 286 | |
| 287 | mrs x3, ich_hcr_el2 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 288 | mrs x4, icc_sre_el2 |
| 289 | stp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 290 | #endif |
| 291 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 292 | /* Save floating point registers. */ |
| 293 | /* Use x28 as the base. */ |
| 294 | add x28, x1, #VCPU_FREGS |
| 295 | stp q0, q1, [x28], #32 |
| 296 | stp q2, q3, [x28], #32 |
| 297 | stp q4, q5, [x28], #32 |
| 298 | stp q6, q7, [x28], #32 |
| 299 | stp q8, q9, [x28], #32 |
| 300 | stp q10, q11, [x28], #32 |
| 301 | stp q12, q13, [x28], #32 |
| 302 | stp q14, q15, [x28], #32 |
| 303 | stp q16, q17, [x28], #32 |
| 304 | stp q18, q19, [x28], #32 |
| 305 | stp q20, q21, [x28], #32 |
| 306 | stp q22, q23, [x28], #32 |
| 307 | stp q24, q25, [x28], #32 |
| 308 | stp q26, q27, [x28], #32 |
| 309 | stp q28, q29, [x28], #32 |
| 310 | stp q30, q31, [x28], #32 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 311 | mrs x3, fpsr |
| 312 | mrs x4, fpcr |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 313 | stp x3, x4, [x28], #32 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 314 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 315 | /* Save new vCPU pointer in non-volatile register. */ |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 316 | mov x19, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 317 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 318 | /* |
| 319 | * Save peripheral registers, and inform the arch-independent sections |
| 320 | * that registers have been saved. |
| 321 | */ |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 322 | mov x0, x1 |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 323 | bl complete_saving_state |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 324 | mov x0, x19 |
| 325 | |
| 326 | /* Intentional fallthrough. */ |
Andrew Walbran | 375f453 | 2019-07-09 16:54:37 +0100 | [diff] [blame] | 327 | .global vcpu_restore_all_and_run |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 328 | vcpu_restore_all_and_run: |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 329 | /* Update pointer to current vCPU. */ |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 330 | msr tpidr_el2, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 331 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 332 | /* Restore peripheral registers. */ |
| 333 | mov x19, x0 |
| 334 | bl begin_restoring_state |
| 335 | mov x0, x19 |
| 336 | |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 337 | /* |
| 338 | * Restore floating point registers. |
| 339 | * |
| 340 | * Offset is too large, so start from a new base. |
| 341 | */ |
| 342 | add x2, x0, #VCPU_FREGS |
| 343 | ldp q0, q1, [x2, #32 * 0] |
| 344 | ldp q2, q3, [x2, #32 * 1] |
| 345 | ldp q4, q5, [x2, #32 * 2] |
| 346 | ldp q6, q7, [x2, #32 * 3] |
| 347 | ldp q8, q9, [x2, #32 * 4] |
| 348 | ldp q10, q11, [x2, #32 * 5] |
| 349 | ldp q12, q13, [x2, #32 * 6] |
| 350 | ldp q14, q15, [x2, #32 * 7] |
| 351 | ldp q16, q17, [x2, #32 * 8] |
| 352 | ldp q18, q19, [x2, #32 * 9] |
| 353 | ldp q20, q21, [x2, #32 * 10] |
| 354 | ldp q22, q23, [x2, #32 * 11] |
| 355 | ldp q24, q25, [x2, #32 * 12] |
| 356 | ldp q26, q27, [x2, #32 * 13] |
| 357 | ldp q28, q29, [x2, #32 * 14] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 358 | /* Offset becomes too large, so move the base. */ |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 359 | ldp q30, q31, [x2, #32 * 15]! |
| 360 | ldp x3, x4, [x2, #32 * 1] |
| 361 | msr fpsr, x3 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 362 | |
Conrad Grobler | 02ff6af | 2019-06-04 09:40:28 +0100 | [diff] [blame] | 363 | /* |
| 364 | * Only restore FPCR if changed, to avoid expensive |
| 365 | * self-synchronising operation where possible. |
| 366 | */ |
| 367 | mrs x5, fpcr |
| 368 | cmp x5, x4 |
| 369 | b.eq vcpu_restore_lazy_and_run |
| 370 | msr fpcr, x4 |
| 371 | /* Intentional fallthrough. */ |
| 372 | |
| 373 | vcpu_restore_lazy_and_run: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 374 | /* Restore lazy registers. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 375 | /* Use x28 as the base. */ |
| 376 | add x28, x0, #VCPU_LAZY |
| 377 | |
| 378 | ldp x24, x25, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 379 | msr vmpidr_el2, x24 |
| 380 | msr csselr_el1, x25 |
| 381 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 382 | ldp x2, x3, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 383 | msr sctlr_el1, x2 |
| 384 | msr actlr_el1, x3 |
| 385 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 386 | ldp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 387 | msr cpacr_el1, x4 |
| 388 | msr ttbr0_el1, x5 |
| 389 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 390 | ldp x6, x7, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 391 | msr ttbr1_el1, x6 |
| 392 | msr tcr_el1, x7 |
| 393 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 394 | ldp x8, x9, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 395 | msr esr_el1, x8 |
| 396 | msr afsr0_el1, x9 |
| 397 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 398 | ldp x10, x11, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 399 | msr afsr1_el1, x10 |
| 400 | msr far_el1, x11 |
| 401 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 402 | ldp x12, x13, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 403 | msr mair_el1, x12 |
| 404 | msr vbar_el1, x13 |
| 405 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 406 | ldp x14, x15, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 407 | msr contextidr_el1, x14 |
| 408 | msr tpidr_el0, x15 |
| 409 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 410 | ldp x16, x17, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 411 | msr tpidrro_el0, x16 |
| 412 | msr tpidr_el1, x17 |
| 413 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 414 | ldp x18, x19, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 415 | msr amair_el1, x18 |
| 416 | msr cntkctl_el1, x19 |
| 417 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 418 | ldp x20, x21, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 419 | msr sp_el0, x20 |
| 420 | msr sp_el1, x21 |
| 421 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 422 | ldp x22, x23, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 423 | msr elr_el1, x22 |
| 424 | msr spsr_el1, x23 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 425 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 426 | ldp x24, x25, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 427 | msr par_el1, x24 |
| 428 | msr hcr_el2, x25 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 429 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 430 | ldp x26, x27, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 431 | msr cnthctl_el2, x26 |
| 432 | msr vttbr_el2, x27 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 433 | |
Jose Marinho | ab1081d | 2019-10-18 11:39:01 +0100 | [diff] [blame] | 434 | #if SECURE_WORLD == 1 |
| 435 | msr MSR_VSTTBR_EL2, x27 |
| 436 | #endif |
| 437 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 438 | ldp x4, x5, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 439 | msr mdcr_el2, x4 |
| 440 | msr mdscr_el1, x5 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 441 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 442 | ldp x6, x7, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 443 | msr pmccfiltr_el0, x6 |
| 444 | msr pmcr_el0, x7 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 445 | |
| 446 | ldp x8, x9, [x28], #16 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 447 | /* |
| 448 | * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values. |
| 449 | * To reset them, clear the register by writing to pmcntenclr_el0. |
| 450 | */ |
| 451 | mov x27, #0xffffffff |
| 452 | msr pmcntenclr_el0, x27 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 453 | msr pmcntenset_el0, x8 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 454 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 455 | /* |
| 456 | * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values. |
| 457 | * To reset them, clear the register by writing to pmintenclr_el1. |
| 458 | */ |
| 459 | msr pmintenclr_el1, x27 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 460 | msr pmintenset_el1, x9 |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 461 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 462 | /* Restore GIC registers. */ |
| 463 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 464 | /* Offset is too large, so start from a new base. */ |
| 465 | add x2, x0, #VCPU_GIC |
| 466 | |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 467 | ldp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 468 | msr ich_hcr_el2, x3 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 469 | msr icc_sre_el2, x4 |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 470 | #endif |
| 471 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 472 | /* |
| 473 | * If a different vCPU is being run on this physical CPU to the last one |
| 474 | * which was run for this VM, invalidate the TLB. This must be called |
| 475 | * after vttbr_el2 has been updated, so that we have the page table and |
| 476 | * VMID of the vCPU to which we are switching. |
| 477 | */ |
| 478 | mov x19, x0 |
| 479 | bl maybe_invalidate_tlb |
| 480 | mov x0, x19 |
| 481 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 482 | /* Intentional fallthrough. */ |
| 483 | |
| 484 | vcpu_restore_nonvolatile_and_run: |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 485 | /* Restore non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 486 | ldp x19, x20, [x0, #VCPU_REGS + 8 * 19] |
| 487 | ldp x21, x22, [x0, #VCPU_REGS + 8 * 21] |
| 488 | ldp x23, x24, [x0, #VCPU_REGS + 8 * 23] |
| 489 | ldp x25, x26, [x0, #VCPU_REGS + 8 * 25] |
| 490 | ldp x27, x28, [x0, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 491 | |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 492 | /* Intentional fallthrough. */ |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 493 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 494 | * Restore volatile registers and run the given vCPU. |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 495 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 496 | * x0 is a pointer to the target vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 497 | */ |
| 498 | vcpu_restore_volatile_and_run: |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 499 | ldp x4, x5, [x0, #VCPU_REGS + 8 * 4] |
| 500 | ldp x6, x7, [x0, #VCPU_REGS + 8 * 6] |
| 501 | ldp x8, x9, [x0, #VCPU_REGS + 8 * 8] |
| 502 | ldp x10, x11, [x0, #VCPU_REGS + 8 * 10] |
| 503 | ldp x12, x13, [x0, #VCPU_REGS + 8 * 12] |
| 504 | ldp x14, x15, [x0, #VCPU_REGS + 8 * 14] |
| 505 | ldp x16, x17, [x0, #VCPU_REGS + 8 * 16] |
| 506 | ldr x18, [x0, #VCPU_REGS + 8 * 18] |
| 507 | ldp x29, x30, [x0, #VCPU_REGS + 8 * 29] |
| 508 | |
| 509 | /* Restore return address & mode. */ |
| 510 | ldp x1, x2, [x0, #VCPU_REGS + 8 * 31] |
| 511 | msr elr_el2, x1 |
| 512 | msr spsr_el2, x2 |
| 513 | |
| 514 | /* Restore x0..x3, which we have used as scratch before. */ |
| 515 | ldp x2, x3, [x0, #VCPU_REGS + 8 * 2] |
| 516 | ldp x0, x1, [x0, #VCPU_REGS + 8 * 0] |
David Brazdil | d623d31 | 2019-12-19 16:04:06 +0000 | [diff] [blame] | 517 | eret_with_sb |