blob: c37666f81fbb8e85860d9e8338d8b13b9ee3aab5 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000014#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010015
Andrew Scull18c78fc2018-08-20 12:57:41 +010016#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010017#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010018#include "hf/cpu.h"
19#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010020#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010021#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010022#include "hf/panic.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010023#include "hf/vm.h"
24
Andrew Scullf35a5c92018-08-07 18:09:46 +010025#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010026
Fuad Tabbac76466d2019-09-06 10:42:12 +010027#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000028#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010029#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010030#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010031#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010032#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000033#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010034#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010035
Fuad Tabbac76466d2019-09-06 10:42:12 +010036/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020037 * Hypervisor Fault Address Register Non-Secure.
38 */
39#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
40
41/**
42 * Hypervisor Fault Address Register Faulting IPA.
43 */
44#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
45
46/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010047 * Gets the value to increment for the next PC.
48 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
49 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000050#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010051
Fuad Tabbac76466d2019-09-06 10:42:12 +010052/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010053 * The Client ID field within X7 for an SMC64 call.
54 */
55#define CLIENT_ID_MASK UINT64_C(0xffff)
56
57/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010058 * Returns a reference to the currently executing vCPU.
59 */
Andrew Scullc960c032018-10-24 15:13:35 +010060static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000061{
62 return (struct vcpu *)read_msr(tpidr_el2);
63}
64
Andrew Walbran1f8d4872018-12-20 11:21:32 +000065/**
66 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
67 * informs the arch-independent sections that registers have been saved.
68 */
69void complete_saving_state(struct vcpu *vcpu)
70{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010071 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
72 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000073
74 api_regs_state_saved(vcpu);
75
76 /*
77 * If switching away from the primary, copy the current EL0 virtual
78 * timer registers to the corresponding EL2 physical timer registers.
79 * This is used to emulate the virtual timer for the primary in case it
80 * should fire while the secondary is running.
81 */
82 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
83 /*
84 * Clear timer control register before copying compare value, to
85 * avoid a spurious timer interrupt. This could be a problem if
86 * the interrupt is configured as edge-triggered, as it would
87 * then be latched in.
88 */
89 write_msr(cnthp_ctl_el2, 0);
90 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
91 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
92 }
93}
94
95/**
96 * Restores the state of per-vCPU peripherals, such as the virtual timer.
97 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
100 /*
101 * Clear timer control register before restoring compare value, to avoid
102 * a spurious timer interrupt. This could be a problem if the interrupt
103 * is configured as edge-triggered, as it would then be latched in.
104 */
105 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100106 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
107 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108
109 /*
110 * If we are switching (back) to the primary, disable the EL2 physical
111 * timer which was being used to emulate the EL0 virtual timer, as the
112 * virtual timer is now running for the primary again.
113 */
114 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
115 write_msr(cnthp_ctl_el2, 0);
116 write_msr(cnthp_cval_el2, 0);
117 }
118}
119
Andrew Walbran1f32e722019-06-07 17:57:26 +0100120/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
122 * current VMID.
123 */
124static void invalidate_vm_tlb(void)
125{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100126 /*
127 * Ensure that the last VTTBR write has taken effect so we invalidate
128 * the right set of TLB entries.
129 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131
Andrew Walbran1f32e722019-06-07 17:57:26 +0100132 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100133
134 /*
135 * Ensure that no instructions are fetched for the VM until after the
136 * TLB invalidation has taken effect.
137 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100138 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100139
140 /*
141 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000142 * TLB invalidation has taken effect. Non-shareable is enough because
143 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100144 */
David Brazdil851948e2019-08-09 12:02:12 +0100145 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100146}
147
148/**
149 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
150 * the same VM which was run on the current pCPU.
151 *
152 * This is necessary because VMs may (contrary to the architecture
153 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
154 * workaround:
155 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
156 */
157void maybe_invalidate_tlb(struct vcpu *vcpu)
158{
159 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100160 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100161
162 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
163 new_vcpu_index) {
164 /*
165 * The vCPU has changed since the last time this VM was run on
166 * this pCPU, so we need to invalidate the TLB.
167 */
168 invalidate_vm_tlb();
169
170 /* Record the fact that this vCPU is now running on this CPU. */
171 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
172 new_vcpu_index;
173 }
174}
175
David Brazdil768f69c2019-12-19 15:46:12 +0000176noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100177{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000178 (void)elr;
179 (void)spsr;
180
Fuad Tabbad1d67982020-01-08 11:28:29 +0000181 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182}
183
David Brazdil768f69c2019-12-19 15:46:12 +0000184noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100185{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000186 (void)elr;
187 (void)spsr;
188
Fuad Tabbad1d67982020-01-08 11:28:29 +0000189 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190}
191
David Brazdil768f69c2019-12-19 15:46:12 +0000192noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000193{
194 (void)elr;
195 (void)spsr;
196
Fuad Tabbad1d67982020-01-08 11:28:29 +0000197 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198}
199
David Brazdil768f69c2019-12-19 15:46:12 +0000200noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201{
202 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000203 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000204
205 (void)spsr;
206
Fuad Tabbac76466d2019-09-06 10:42:12 +0100207 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000208 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100209 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000210 dlog_error(
211 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
212 "far=%#x\n",
213 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100214 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000215 dlog_error(
216 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
217 "far=invalid\n",
218 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100219 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100220
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000221 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100222
223 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000224 dlog_error(
225 "Unknown current sync exception pc=%#x, esr=%#x, "
226 "ec=%#x\n",
227 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100228 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100229 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000230
Andrew Sculla9c172d2019-04-03 14:10:00 +0100231 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100232}
233
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100234/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000235 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
236 * arch_regs.
237 */
238static void set_virtual_interrupt(struct arch_regs *r, bool enable)
239{
240 if (enable) {
241 r->lazy.hcr_el2 |= HCR_EL2_VI;
242 } else {
243 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
244 }
245}
246
247/**
248 * Sets or clears the VI bit in the HCR_EL2 register.
249 */
250static void set_virtual_interrupt_current(bool enable)
251{
252 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000253
Andrew Walbran3d84a262018-12-13 14:41:19 +0000254 if (enable) {
255 hcr_el2 |= HCR_EL2_VI;
256 } else {
257 hcr_el2 &= ~HCR_EL2_VI;
258 }
259 write_msr(hcr_el2, hcr_el2);
260}
261
J-Alvesb37fd082020-10-22 12:29:21 +0100262#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100263
J-Alvesb37fd082020-10-22 12:29:21 +0100264static bool sp_boot_next(struct vcpu *current, struct vcpu **next,
265 struct ffa_value *ffa_ret)
266{
267 struct vm_locked current_vm_locked;
268 struct vm *vm_next = NULL;
269 bool ret = false;
270
271 /*
272 * If VM hasn't been initialized, initialize it and traverse
273 * booting list following "next_boot" field in the VM structure.
274 * Once all the SPs have been booted (when "next_boot" is NULL),
275 * return execution to the NWd.
276 */
277 current_vm_locked = vm_lock(current->vm);
278 if (current_vm_locked.vm->initialized == false) {
279 current_vm_locked.vm->initialized = true;
280 dlog_verbose("Initialized VM: %#x, boot_order: %u\n",
281 current_vm_locked.vm->id,
282 current_vm_locked.vm->boot_order);
283
284 if (current_vm_locked.vm->next_boot != NULL) {
285 current->state = VCPU_STATE_BLOCKED_MAILBOX;
286 vm_next = current_vm_locked.vm->next_boot;
287 CHECK(vm_next->initialized == false);
288 *next = vm_get_vcpu(vm_next, vcpu_index(current));
289 arch_regs_reset(*next);
290 (*next)->cpu = current->cpu;
291 (*next)->state = VCPU_STATE_RUNNING;
292 (*next)->regs_available = false;
293
294 *ffa_ret = (struct ffa_value){.func = FFA_INTERRUPT_32};
295 ret = true;
296 goto out;
297 }
298
299 dlog_verbose("Finished initializing all VMs.\n");
300 }
301
302out:
303 vm_unlock(&current_vm_locked);
304 return ret;
305}
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100306
307/**
308 * Handle special direct messages from SPMD to SPMC. For now related to power
309 * management only.
310 */
311static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
312{
313 ffa_vm_id_t sender = ffa_msg_send_sender(*args);
314 ffa_vm_id_t receiver = ffa_msg_send_receiver(*args);
315 ffa_vm_id_t current_vm_id = current->vm->id;
316
317 /*
318 * Check if direct message request is originating from the SPMD and
319 * directed to the SPMC.
320 */
321 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
322 current_vm_id == HF_OTHER_WORLD_ID)) {
323 return false;
324 }
325
326 switch (args->arg3) {
327 case PSCI_CPU_OFF: {
328 struct vm *vm = vm_get_first_boot();
329 struct vcpu *vcpu = vm_get_vcpu(vm, vcpu_index(current));
330
331 /*
332 * TODO: the PM event reached the SPMC. In a later iteration,
333 * the PM event can be passed to the SP by resuming it.
334 */
335 *args = (struct ffa_value){
336 .func = FFA_MSG_SEND_DIRECT_RESP_32,
337 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
338 .arg2 = 0U};
339
340 dlog_verbose("%s cpu off notification cpuid %#x\n", __func__,
341 vcpu->cpu->id);
342 cpu_off(vcpu->cpu);
343 break;
344 }
345 default:
346 dlog_verbose("%s message not handled %#x\n", __func__,
347 args->arg3);
348 return false;
349 }
350
351 return true;
352}
353
J-Alvesb37fd082020-10-22 12:29:21 +0100354#endif
355
Andrew Scullae9962e2019-10-03 16:51:16 +0100356/**
357 * Checks whether to block an SMC being forwarded from a VM.
358 */
359static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100360{
Andrew Scullae9962e2019-10-03 16:51:16 +0100361 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100362
Andrew Scullae9962e2019-10-03 16:51:16 +0100363 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
364 if (func == vm->smc_whitelist.smcs[i]) {
365 return false;
366 }
367 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100368
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100369 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000370 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100371
372 /* Access is still allowed in permissive mode. */
373 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100374}
375
376/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100377 * Applies SMC access control according to manifest and forwards the call if
378 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100379 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100380static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100381{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100382 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000383 uint32_t client_id = vm->id;
384 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100385
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000386 if (smc_is_blocked(vm, args->func)) {
387 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100388 return;
389 }
390
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100391 /*
392 * Set the Client ID but keep the existing Secure OS ID and anything
393 * else (currently unspecified) that the client may have passed in the
394 * upper bits.
395 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000396 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000397 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
398 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100399
Andrew Scullae9962e2019-10-03 16:51:16 +0100400 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000401 * Preserve the value passed by the caller, rather than the generated
402 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100403 * may be in x7, but the SMCs that we are forwarding are legacy calls
404 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
405 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000406 ret.arg7 = arg7;
407
408 plat_smc_post_forward(*args, &ret);
409
410 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100411}
412
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200413/**
414 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100415 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
416 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
417 * (from the normal world via EL3). The function returns true when the call is
418 * handled. The *next pointer is updated to the next vCPU to run, which might be
419 * the 'other world' vCPU if the call originated from the virtual FF-A instance
420 * and has to be forwarded down to EL3, or left as is to resume the current
421 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200422 */
423static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
424 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100425{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000426 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000427
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100428 /*
429 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100430 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100431 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000432 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100433 case FFA_VERSION_32:
434 *args = api_ffa_version(args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100435 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100436 case FFA_PARTITION_INFO_GET_32: {
437 struct ffa_uuid uuid;
438
439 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
440 &uuid);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200441 *args = api_ffa_partition_info_get(current, &uuid);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100442 return true;
443 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100444 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200445 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100446 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100447 case FFA_FEATURES_32:
448 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100449 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100450 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200451 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000452 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000453 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100454 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
455 ipa_init(args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200456 current, next);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000457 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100458 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200459 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100460 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100461 case FFA_MSG_SEND_32:
462 *args = api_ffa_msg_send(
463 ffa_msg_send_sender(*args),
464 ffa_msg_send_receiver(*args), ffa_msg_send_size(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200465 ffa_msg_send_attributes(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100466 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100467 case FFA_MSG_WAIT_32:
J-Alvesb37fd082020-10-22 12:29:21 +0100468#if SECURE_WORLD == 1
469 if (sp_boot_next(current, next, args)) {
470 return true;
471 }
472#endif
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200473 *args = api_ffa_msg_recv(true, current, next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100474 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100475 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200476 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100477 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100478 case FFA_RUN_32:
479 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200480 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100481 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100482 case FFA_MEM_DONATE_32:
483 case FFA_MEM_LEND_32:
484 case FFA_MEM_SHARE_32:
485 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
486 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200487 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000488 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100489 case FFA_MEM_RETRIEVE_REQ_32:
490 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
491 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200492 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000493 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100494 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200495 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000496 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100497 case FFA_MEM_RECLAIM_32:
498 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100499 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200500 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000501 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100502 case FFA_MEM_FRAG_RX_32:
503 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
504 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200505 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100506 return true;
507 case FFA_MEM_FRAG_TX_32:
508 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
509 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200510 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100511 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000512 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100513 case FFA_MSG_SEND_DIRECT_REQ_32: {
514#if SECURE_WORLD == 1
515 if (spmd_handler(args, current)) {
516 return true;
517 }
518#endif
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000519 *args = api_ffa_msg_send_direct_req(
520 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200521 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000522 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100523 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000524 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000525 case FFA_MSG_SEND_DIRECT_RESP_32:
526 *args = api_ffa_msg_send_direct_resp(
527 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200528 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000529 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000530 case FFA_SECONDARY_EP_REGISTER_64:
Max Shvetsov40108e72020-08-27 12:39:50 +0100531 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
532 current);
533 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100534 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100535
536 return false;
537}
538
539/**
540 * Set or clear VI bit according to pending interrupts.
541 */
542static void update_vi(struct vcpu *next)
543{
544 if (next == NULL) {
545 /*
546 * Not switching vCPUs, set the bit for the current vCPU
547 * directly in the register.
548 */
549 struct vcpu *vcpu = current();
550
551 sl_lock(&vcpu->lock);
552 set_virtual_interrupt_current(
553 vcpu->interrupts.enabled_and_pending_count > 0);
554 sl_unlock(&vcpu->lock);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100555 } else if (vm_id_is_current_world(next->vm->id)) {
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100556 /*
557 * About to switch vCPUs, set the bit for the vCPU to which we
558 * are switching in the saved copy of the register.
559 */
560 sl_lock(&next->lock);
561 set_virtual_interrupt(
562 &next->regs,
563 next->interrupts.enabled_and_pending_count > 0);
564 sl_unlock(&next->lock);
565 }
566}
567
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100568/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100569 * Handles PSCI and FF-A calls and writes the return value back to the registers
570 * of the vCPU. This is shared between smc_handler and hvc_handler.
571 *
572 * Returns true if the call was handled.
573 */
574static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
575 struct vcpu **next)
576{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100577 /* Do not expect PSCI calls emitted from within the secure world. */
578#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100579 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
580 &vcpu->regs.r[0], next)) {
581 return true;
582 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100583#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100584
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100585 if (ffa_handler(&args, vcpu, next)) {
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100586 arch_regs_set_retval(&vcpu->regs, args);
587 update_vi(*next);
588 return true;
589 }
590
591 return false;
592}
593
594/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100595 * Processes SMC instruction calls.
596 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000597static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100598{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100599 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000600 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100601
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100602 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000603 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100604 }
605
Andrew Walbran85c37662019-12-05 16:29:33 +0000606 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100607 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000608 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000609 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100610 }
611
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000612 smc_forwarder(vcpu->vm, &args);
613 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000614 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100615}
616
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100617#if SECURE_WORLD == 1
618
619/**
620 * Called from other_world_loop return from SMC.
621 * Processes SMC calls originating from the NWd.
622 */
623struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
624{
625 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
626 struct vcpu *next = NULL;
627
628 if (hvc_smc_handler(args, vcpu, &next)) {
629 return next;
630 }
631
632 /*
633 * If the SMC emitted by the normal world is not handled in the secure
634 * world then return an error stating such ABI is not supported. Only
635 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
636 * directly because the SPMD smc handler would not recognize it as a
637 * standard FF-A call returning from the SPMC.
638 */
639 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
640
641 return NULL;
642}
643
644#endif
645
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000646/*
647 * Exception vector offsets.
648 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
649 */
650
651/**
652 * Offset for synchronous exceptions at current EL with SPx.
653 */
654#define OFFSET_CURRENT_SPX UINT64_C(0x200)
655
656/**
657 * Offset for synchronous exceptions at lower EL using AArch64.
658 */
659#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
660
661/**
662 * Offset for synchronous exceptions at lower EL using AArch32.
663 */
664#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
665
666/**
667 * Returns the address for the exception handler at EL1.
668 */
669static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
670{
671 uintreg_t base_addr = read_msr(vbar_el1);
672 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
673 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
674
675 if (pe_mode == PSR_PE_MODE_EL0T) {
676 if (is_arch32) {
677 base_addr += OFFSET_LOWER_EL_32;
678 } else {
679 base_addr += OFFSET_LOWER_EL_64;
680 }
681 } else {
682 CHECK(!is_arch32);
683 base_addr += OFFSET_CURRENT_SPX;
684 }
685
686 return base_addr;
687}
688
689/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000690 * Injects an exception with the specified Exception Syndrom Register value into
691 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000692 *
693 * NOTE: This function assumes that the lazy registers haven't been saved, and
694 * writes to the lazy registers of the CPU directly instead of the vCPU.
695 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100696static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
697 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000698{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000699 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000700
701 /* Update the CPU state to inject the exception. */
702 write_msr(esr_el1, esr_el1_value);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100703 write_msr(far_el1, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000704 write_msr(elr_el1, vcpu->regs.pc);
705 write_msr(spsr_el1, vcpu->regs.spsr);
706
707 /*
708 * Mask (disable) interrupts and run in EL1h mode.
709 * EL1h mode is used because by default, taking an exception selects the
710 * stack pointer for the target Exception level. The software can change
711 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000712 */
713 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
714
715 /* Transfer control to the exception hander. */
716 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000717}
718
719/**
720 * Injects a Data Abort exception (same exception level).
721 */
722static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100723 uintreg_t esr_el2,
724 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000725{
726 /*
727 * ISS encoding remains the same, but the EC is changed to reflect
728 * where the exception came from.
729 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
730 */
731 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
732 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
733
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100734 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000735 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000736
Fuad Tabbac3847c72020-08-11 09:32:25 +0100737 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000738}
739
740/**
741 * Injects a Data Abort exception (same exception level).
742 */
743static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100744 uintreg_t esr_el2,
745 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000746{
747 /*
748 * ISS encoding remains the same, but the EC is changed to reflect
749 * where the exception came from.
750 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
751 */
752 uintreg_t esr_el1_value =
753 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
754 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
755
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100756 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000757 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000758
Fuad Tabbac3847c72020-08-11 09:32:25 +0100759 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000760}
761
762/**
763 * Injects an exception with an unknown reason into the EL1.
764 */
765static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
766{
767 uintreg_t esr_el1_value =
768 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100769
770 /*
771 * The value of the far_el2 register is UNKNOWN in this case,
772 * therefore, don't propagate it to avoid leaking sensitive information.
773 */
774 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000775 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000776
777 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000778 dlog_notice(
779 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
780 "crm=%d, op2=%d, rt=%d.\n",
781 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
782 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
783 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000784
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100785 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000786 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000787
Fuad Tabbac3847c72020-08-11 09:32:25 +0100788 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000789}
790
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100791static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100792{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100793 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100794 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100795
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100796 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100797 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100798 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100799
Andrew Walbran7f920af2019-09-03 17:09:30 +0100800 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000801 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100802 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000803 break;
804
805 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100806 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100807 break;
808
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000809 case HF_INTERRUPT_ENABLE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100810 vcpu->regs.r[0] =
811 api_interrupt_enable(args.arg1, args.arg2, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000812 break;
813
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000814 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100815 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000816 break;
817
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000818 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100819 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
820 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000821 break;
822
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100823 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100824 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100825 break;
826
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100827 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100828 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100829 }
830
Andrew Walbran59182d52019-09-23 17:55:39 +0100831 update_vi(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000832
Andrew Walbran59182d52019-09-23 17:55:39 +0100833 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100834}
835
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100836struct vcpu *irq_lower(void)
837{
Andrew Scull9726c252019-01-23 13:44:19 +0000838 /*
839 * Switch back to primary VM, interrupts will be handled there.
840 *
841 * If the VM has aborted, this vCPU will be aborted when the scheduler
842 * tries to run it again. This means the interrupt will not be delayed
843 * by the aborted VM.
844 *
845 * TODO: Only switch when the interrupt isn't for the current VM.
846 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000847 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100848}
849
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000850struct vcpu *fiq_lower(void)
851{
852 return irq_lower();
853}
854
Fuad Tabbad1d67982020-01-08 11:28:29 +0000855noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000856{
Fuad Tabbad1d67982020-01-08 11:28:29 +0000857 /*
858 * SError exceptions should be isolated and handled by the responsible
859 * VM/exception level. Getting here indicates a bug, that isolation is
860 * not working, or a processor that does not support ARMv8.2-IESB, in
861 * which case Hafnium routes SError exceptions to EL2 (here).
862 */
863 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000864}
865
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000866/**
867 * Initialises a fault info structure. It assumes that an FnV bit exists at
868 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
869 * the ESR (the fault status code) are 010000; this is the case for both
870 * instruction and data aborts, but not necessarily for other exception reasons.
871 */
872static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100873 const struct vcpu *vcpu,
874 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000875{
876 uint32_t fsc = esr & 0x3f;
877 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200878 uint64_t hpfar_el2_val;
879 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000880
881 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000882 r.pc = va_init(vcpu->regs.pc);
883
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200884 /* Get Hypervisor IPA Fault Address value. */
885 hpfar_el2_val = read_msr(hpfar_el2);
886
887 /* Extract Faulting IPA. */
888 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
889
890#if SECURE_WORLD == 1
891
892 /**
893 * Determine if faulting IPA targets NS space.
894 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
895 * the faulting Stage-1 address output is a secure or non-secure IPA.
896 */
897 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
898 r.mode |= MM_MODE_NS;
899 }
900
901#endif
902
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000903 /*
904 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
905 * indicates that we cannot rely on far_el2.
906 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100907 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000908 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200909 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000910 } else {
911 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200912 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000913 (read_msr(far_el2) & (PAGE_SIZE - 1)));
914 }
915
916 return r;
917}
918
Fuad Tabbac3847c72020-08-11 09:32:25 +0100919struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100920{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100921 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000922 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000923 struct vcpu *new_vcpu;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000924 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100925
Fuad Tabbac76466d2019-09-06 10:42:12 +0100926 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000927 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +0000928 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100929 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100930 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100931 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000932 /* WFE */
933 /*
934 * TODO: consider giving the scheduler more context,
935 * somehow.
936 */
Andrew Walbran16075b62019-09-03 17:11:07 +0100937 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +0000938 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100939 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000940 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000941 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100942
Fuad Tabbab86325a2020-01-10 13:38:15 +0000943 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000944 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +0100945 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000946 if (vcpu_handle_page_fault(vcpu, &info)) {
947 return NULL;
948 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000949 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100950 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100951
Fuad Tabbab86325a2020-01-10 13:38:15 +0000952 /* Schedule the same VM to continue running. */
953 return NULL;
954
955 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100956 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000957 if (vcpu_handle_page_fault(vcpu, &info)) {
958 return NULL;
959 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000960 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100961 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100962
Fuad Tabbab86325a2020-01-10 13:38:15 +0000963 /* Schedule the same VM to continue running. */
964 return NULL;
965
966 case EC_HVC:
Andrew Walbran59182d52019-09-23 17:55:39 +0100967 return hvc_handler(vcpu);
968
Fuad Tabbab86325a2020-01-10 13:38:15 +0000969 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +0100970 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000971 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100972
973 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100974 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000975
Andrew Walbran33645652019-04-15 12:29:31 +0100976 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100977 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100978
Fuad Tabbab86325a2020-01-10 13:38:15 +0000979 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +0100980 /*
981 * NOTE: This should never be reached because it goes through a
982 * separate path handled by handle_system_register_access().
983 */
984 panic("Handled by handle_system_register_access().");
985
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100986 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000987 dlog_notice(
988 "Unknown lower sync exception pc=%#x, esr=%#x, "
989 "ec=%#x\n",
990 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000991 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100992 }
993
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000994 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000995 * The exception wasn't handled. Inject to the VM to give it chance to
996 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000997 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000998 inject_el1_unknown_exception(vcpu, esr);
999
1000 /* Schedule the same VM to continue running. */
1001 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001002}
1003
Fuad Tabbac76466d2019-09-06 10:42:12 +01001004/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001005 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001006 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001007 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001008void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001009{
1010 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001011 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001012 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001013
Fuad Tabbab86325a2020-01-10 13:38:15 +00001014 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001015 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001016 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001017 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001018 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001019 if (debug_el1_is_register_access(esr_el2)) {
1020 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001021 inject_el1_unknown_exception(vcpu, esr_el2);
1022 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001023 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001024 } else if (perfmon_is_register_access(esr_el2)) {
1025 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001026 inject_el1_unknown_exception(vcpu, esr_el2);
1027 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001028 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001029 } else if (feature_id_is_register_access(esr_el2)) {
1030 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001031 inject_el1_unknown_exception(vcpu, esr_el2);
1032 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001033 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001034 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001035 inject_el1_unknown_exception(vcpu, esr_el2);
1036 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001037 }
1038
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001039 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001040 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001041}