blob: db6038a41a159d71c06b2276d4f7957592d864ee [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
16 * [Boot Loader stage 3-1 (BL3-1)](#32-boot-loader-stage-3-1-bl3-1)
17 * [PSCI implementation (in BL3-1)](#33-power-state-coordination-interface-in-bl3-1)
18 * [Interrupt Management framework (in BL3-1)](#34--interrupt-management-framework-in-bl3-1)
19 * [Crash Reporting mechanism (in BL3-1)](#35--crash-reporting-mechanism-in-bl3-1)
204. [Build flags](#4--build-flags)
215. [C Library](#5--c-library)
226. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
24- - - - - - - - - - - - - - - - - -
25
261. Introduction
27----------------
28
Soby Mathew58523c02015-06-08 12:32:50 +010029Please note that this document has been updated for the new platform API
30as required by the PSCI v1.0 implementation. Please refer to the
31[Migration Guide] for the previous platform API.
32
Achin Gupta4f6ad662013-10-25 09:08:21 +010033Porting the ARM Trusted Firmware to a new platform involves making some
34mandatory and optional modifications for both the cold and warm boot paths.
35Modifications consist of:
36
37* Implementing a platform-specific function or variable,
38* Setting up the execution context in a certain way, or
39* Defining certain constants (for example #defines).
40
Dan Handley4a75b842015-03-19 19:24:43 +000041The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010042[include/plat/common/platform.h]. The firmware provides a default implementation
43of variables and functions to fulfill the optional requirements. These
44implementations are all weakly defined; they are provided to ease the porting
45effort. Each platform port can override them with its own implementation if the
46default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010047
Dan Handley4a75b842015-03-19 19:24:43 +000048Platform ports that want to be aligned with standard ARM platforms (for example
49FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
50corresponding source files in `plat/arm/common/`. These provide standard
51implementations for some of the required platform porting functions. However,
52using these functions requires the platform port to implement additional
53ARM standard platform porting functions. These additional functions are not
54documented here.
55
Achin Gupta4f6ad662013-10-25 09:08:21 +010056Some modifications are common to all Boot Loader (BL) stages. Section 2
57discusses these in detail. The subsequent sections discuss the remaining
58modifications for each BL stage in detail.
59
60This document should be read in conjunction with the ARM Trusted Firmware
61[User Guide].
62
63
642. Common modifications
65------------------------
66
67This section covers the modifications that should be made by the platform for
68each BL stage to correctly port the firmware stack. They are categorized as
69either mandatory or optional.
70
71
722.1 Common mandatory modifications
73----------------------------------
74A platform port must enable the Memory Management Unit (MMU) with identity
75mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000076stage. In ARM standard platforms, each BL stage configures the MMU in
77the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010078
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010079If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000080block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010081page boundary (4K) for each BL stage. All sections which allocate coherent
82memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
83section identified by name `bakery_lock` inside `coherent_ram` so that its
84possible for the firmware to place variables in it using the following C code
85directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010087 __attribute__ ((section("bakery_lock")))
Achin Gupta4f6ad662013-10-25 09:08:21 +010088
89Or alternatively the following assembler code directive:
90
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010091 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010093The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
94used to allocate any data structures that are accessed both when a CPU is
95executing with its MMU and caches enabled, and when it's running with its MMU
96and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98The following variables, functions and constants must be defined by the platform
99for the firmware to work correctly.
100
101
Dan Handleyb68954c2014-05-29 12:30:24 +0100102### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Dan Handleyb68954c2014-05-29 12:30:24 +0100104Each platform must ensure that a header file of this name is in the system
105include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000106list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
107platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
108
109Platform ports may optionally use the file [include/plat/common/common_def.h],
110which provides typical values for some of the constants below. These values are
111likely to be suitable for all platform ports.
112
113Platform ports that want to be aligned with standard ARM platforms (for example
114FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
115standard values for some of the constants below. However, this requires the
116platform port to define additional platform porting constants in
117`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118
James Morrisseyba3155b2013-10-29 10:56:46 +0000119* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
121 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000122 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100123
James Morrisseyba3155b2013-10-29 10:56:46 +0000124* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125
126 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000127 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000132 by [plat/common/aarch64/platform_mp_stack.S] and
133 [plat/common/aarch64/platform_up_stack.S].
134
Dan Handley4a75b842015-03-19 19:24:43 +0000135* **define : CACHE_WRITEBACK_GRANULE**
136
137 Defines the size in bits of the largest cache line across all the cache
138 levels in the platform.
139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the character string printed by BL1 upon entry into the `bl1_main()`
143 function.
144
James Morrisseyba3155b2013-10-29 10:56:46 +0000145* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
147 Defines the total number of CPUs implemented by the platform across all
148 clusters in the system.
149
Soby Mathew58523c02015-06-08 12:32:50 +0100150* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100151
Soby Mathew58523c02015-06-08 12:32:50 +0100152 Defines the total number of nodes in the power domain topology
153 tree at all the power domain levels used by the platform.
154 This macro is used by the PSCI implementation to allocate
155 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100156
Soby Mathew58523c02015-06-08 12:32:50 +0100157* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000158
Soby Mathew58523c02015-06-08 12:32:50 +0100159 Defines the maximum power domain level that the power management operations
160 should apply to. More often, but not always, the power domain level
161 corresponds to affinity level. This macro allows the PSCI implementation
162 to know the highest power domain level that it should consider for power
163 management operations in the system that the platform implements. For
164 example, the Base AEM FVP implements two clusters with a configurable
165 number of CPUs and it reports the maximum power domain level as 1.
166
167* **#define : PLAT_MAX_OFF_STATE**
168
169 Defines the local power state corresponding to the deepest power down
170 possible at every power domain level in the platform. The local power
171 states for each level may be sparsely allocated between 0 and this value
172 with 0 being reserved for the RUN state. The PSCI implementation uses this
173 value to initialize the local power states of the power domain nodes and
174 to specify the requested power state for a PSCI_CPU_OFF call.
175
176* **#define : PLAT_MAX_RET_STATE**
177
178 Defines the local power state corresponding to the deepest retention state
179 possible at every power domain level in the platform. This macro should be
180 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
181 PSCI implementation to distuiguish between retention and power down local
182 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000183
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100184* **#define : BL1_RO_BASE**
185
186 Defines the base address in secure ROM where BL1 originally lives. Must be
187 aligned on a page-size boundary.
188
189* **#define : BL1_RO_LIMIT**
190
191 Defines the maximum address in secure ROM that BL1's actual content (i.e.
192 excluding any data section allocated at runtime) can occupy.
193
194* **#define : BL1_RW_BASE**
195
196 Defines the base address in secure RAM where BL1's read-write data will live
197 at runtime. Must be aligned on a page-size boundary.
198
199* **#define : BL1_RW_LIMIT**
200
201 Defines the maximum address in secure RAM that BL1's read-write data can
202 occupy at runtime.
203
James Morrisseyba3155b2013-10-29 10:56:46 +0000204* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
206 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000207 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100209* **#define : BL2_LIMIT**
210
211 Defines the maximum address in secure RAM that the BL2 image can occupy.
212
James Morrisseyba3155b2013-10-29 10:56:46 +0000213* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214
215 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000216 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100218* **#define : BL31_LIMIT**
219
220 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
221
Harry Liebeld265bd72014-01-31 19:04:10 +0000222* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100223
Harry Liebeld265bd72014-01-31 19:04:10 +0000224 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
225 image. Must be aligned on a page-size boundary.
226
Juan Castillo16948ae2015-04-13 17:36:19 +0100227For every image, the platform must define individual identifiers that will be
228used by BL1 or BL2 to load the corresponding image into memory from non-volatile
229storage. For the sake of performance, integer numbers will be used as
230identifiers. The platform will use those identifiers to return the relevant
231information about the image to be loaded (file handler, load address,
232authentication information, etc.). The following image identifiers are
233mandatory:
234
235* **#define : BL2_IMAGE_ID**
236
237 BL2 image identifier, used by BL1 to load BL2.
238
239* **#define : BL31_IMAGE_ID**
240
241 BL3-1 image identifier, used by BL2 to load BL3-1.
242
243* **#define : BL33_IMAGE_ID**
244
245 BL3-3 image identifier, used by BL2 to load BL3-3.
246
247If Trusted Board Boot is enabled, the following certificate identifiers must
248also be defined:
249
250* **#define : BL2_CERT_ID**
251
252 BL2 content certificate identifier, used by BL1 to load the BL2 content
253 certificate.
254
255* **#define : TRUSTED_KEY_CERT_ID**
256
257 Trusted key certificate identifier, used by BL2 to load the trusted key
258 certificate.
259
260* **#define : BL31_KEY_CERT_ID**
261
262 BL3-1 key certificate identifier, used by BL2 to load the BL3-1 key
263 certificate.
264
265* **#define : BL31_CERT_ID**
266
267 BL3-1 content certificate identifier, used by BL2 to load the BL3-1 content
268 certificate.
269
270* **#define : BL33_KEY_CERT_ID**
271
272 BL3-3 key certificate identifier, used by BL2 to load the BL3-3 key
273 certificate.
274
275* **#define : BL33_CERT_ID**
276
277 BL3-3 content certificate identifier, used by BL2 to load the BL3-3 content
278 certificate.
279
Achin Gupta8d35f612015-01-25 22:44:23 +0000280If a BL3-0 image is supported by the platform, the following constants must
281also be defined:
282
Juan Castillo16948ae2015-04-13 17:36:19 +0100283* **#define : BL30_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000284
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 BL3-0 image identifier, used by BL2 to load BL3-0 into secure memory from
286 platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000287
Juan Castillo16948ae2015-04-13 17:36:19 +0100288* **#define : BL30_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000289
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 BL3-0 key certificate identifier, used by BL2 to load the BL3-0 key
291 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000292
Juan Castillo16948ae2015-04-13 17:36:19 +0100293* **#define : BL30_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000294
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 BL3-0 content certificate identifier, used by BL2 to load the BL3-0 content
296 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000297
Dan Handley5a06bb72014-08-04 11:41:20 +0100298If a BL3-2 image is supported by the platform, the following constants must
299also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100300
Juan Castillo16948ae2015-04-13 17:36:19 +0100301* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100302
Juan Castillo16948ae2015-04-13 17:36:19 +0100303 BL3-2 image identifier, used by BL2 to load BL3-2.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100304
Juan Castillo16948ae2015-04-13 17:36:19 +0100305* **#define : BL32_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000306
Juan Castillo16948ae2015-04-13 17:36:19 +0100307 BL3-2 key certificate identifier, used by BL2 to load the BL3-2 key
308 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000309
Juan Castillo16948ae2015-04-13 17:36:19 +0100310* **#define : BL32_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000311
Juan Castillo16948ae2015-04-13 17:36:19 +0100312 BL3-2 content certificate identifier, used by BL2 to load the BL3-2 content
313 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000314
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100315* **#define : BL32_BASE**
316
317 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100318 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100319
320* **#define : BL32_LIMIT**
321
Dan Handley5a06bb72014-08-04 11:41:20 +0100322 Defines the maximum address that the BL3-2 image can occupy.
323
324If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
325platform, the following constants must also be defined:
326
327* **#define : TSP_SEC_MEM_BASE**
328
329 Defines the base address of the secure memory used by the TSP image on the
330 platform. This must be at the same address or below `BL32_BASE`.
331
332* **#define : TSP_SEC_MEM_SIZE**
333
334 Defines the size of the secure memory used by the BL3-2 image on the
335 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
336 the memory required by the BL3-2 image, defined by `BL32_BASE` and
337 `BL32_LIMIT`.
338
339* **#define : TSP_IRQ_SEC_PHY_TIMER**
340
341 Defines the ID of the secure physical generic timer interrupt used by the
342 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100343
Dan Handley4a75b842015-03-19 19:24:43 +0000344If the platform port uses the translation table library code, the following
345constant must also be defined:
346
347* **#define : MAX_XLAT_TABLES**
348
349 Defines the maximum number of translation tables that are allocated by the
350 translation table library code. To minimize the amount of runtime memory
351 used, choose the smallest value needed to map the required virtual addresses
352 for each BL stage.
353
Dan Handley6d16ce02014-08-04 18:31:43 +0100354If the platform port uses the IO storage framework, the following constants
355must also be defined:
356
357* **#define : MAX_IO_DEVICES**
358
359 Defines the maximum number of registered IO devices. Attempting to register
360 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100361 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100362
363* **#define : MAX_IO_HANDLES**
364
365 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100366 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100367
Soby Mathewab8707e2015-01-08 18:02:44 +0000368If the platform needs to allocate data within the per-cpu data framework in
369BL3-1, it should define the following macro. Currently this is only required if
370the platform decides not to use the coherent memory section by undefining the
371USE_COHERENT_MEM build flag. In this case, the framework allocates the required
372memory within the the per-cpu data to minimize wastage.
373
374* **#define : PLAT_PCPU_DATA_SIZE**
375
376 Defines the memory (in bytes) to be reserved within the per-cpu data
377 structure for use by the platform layer.
378
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100379The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000380memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100381
382* **#define : BL31_PROGBITS_LIMIT**
383
384 Defines the maximum address in secure RAM that the BL3-1's progbits sections
385 can occupy.
386
Dan Handley5a06bb72014-08-04 11:41:20 +0100387* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100388
389 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100390
Dan Handleyb68954c2014-05-29 12:30:24 +0100391### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100392
Dan Handleyb68954c2014-05-29 12:30:24 +0100393Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000394the following macro defined. In the ARM development platforms, this file is
395found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100396
397* **Macro : plat_print_gic_regs**
398
399 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100400 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100401 this macro can be defined to be empty in case GIC register reporting is
402 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Soby Mathew8c106902014-07-16 09:23:52 +0100404* **Macro : plat_print_interconnect_regs**
405
Dan Handley4a75b842015-03-19 19:24:43 +0000406 This macro allows the crash reporting routine to print interconnect
407 registers in case of an unhandled exception in BL3-1. This aids in debugging
408 and this macro can be defined to be empty in case interconnect register
409 reporting is not desired. In ARM standard platforms, the CCI snoop
410 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000412
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004132.2 Handling Reset
414------------------
415
416BL1 by default implements the reset vector where execution starts from a cold
417or warm boot. BL3-1 can be optionally set as a reset vector using the
418RESET_TO_BL31 make variable.
419
420For each CPU, the reset vector code is responsible for the following tasks:
421
4221. Distinguishing between a cold boot and a warm boot.
423
4242. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
425 the CPU is placed in a platform-specific state until the primary CPU
426 performs the necessary steps to remove it from this state.
427
4283. In the case of a warm boot, ensuring that the CPU jumps to a platform-
429 specific address in the BL3-1 image in the same processor mode as it was
430 when released from reset.
431
432The following functions need to be implemented by the platform port to enable
433reset vector code to perform the above tasks.
434
435
Soby Mathew58523c02015-06-08 12:32:50 +0100436### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100437
Soby Mathew58523c02015-06-08 12:32:50 +0100438 Argument : void
439 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100440
Soby Mathew58523c02015-06-08 12:32:50 +0100441This function is called with the called with the MMU and caches disabled
442(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
443distinguishing between a warm and cold reset for the current CPU using
444platform-specific means. If it's a warm reset, then it returns the warm
445reset entrypoint point provided to `plat_setup_psci_ops()` during
446BL3-1 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100447
448This function does not follow the Procedure Call Standard used by the
449Application Binary Interface for the ARM 64-bit architecture. The caller should
450not assume that callee saved registers are preserved across a call to this
451function.
452
453This function fulfills requirement 1 and 3 listed above.
454
Soby Mathew58523c02015-06-08 12:32:50 +0100455Note that for platforms that support programming the reset address, it is
456expected that a CPU will start executing code directly at the right address,
457both on a cold and warm reset. In this case, there is no need to identify the
458type of reset nor to query the warm reset entrypoint. Therefore, implementing
459this function is not required on such platforms.
460
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100461
462### Function : plat_secondary_cold_boot_setup() [mandatory]
463
464 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100465
466This function is called with the MMU and data caches disabled. It is responsible
467for placing the executing secondary CPU in a platform-specific state until the
468primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100469allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100470
471In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
472responsible for powering up the secondary CPU when normal world software
473requires them.
474
475This function fulfills requirement 2 above.
476
477
Soby Mathew58523c02015-06-08 12:32:50 +0100478### Function : plat_is_my_cpu_primary() [mandatory]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100479
Soby Mathew58523c02015-06-08 12:32:50 +0100480 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100481 Return : unsigned int
482
Soby Mathew58523c02015-06-08 12:32:50 +0100483This function identifies whether the current CPU is the primary CPU or a
484secondary CPU. A return value of zero indicates that the CPU is not the
485primary CPU, while a non-zero return value indicates that the CPU is the
486primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100487
488
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100489### Function : platform_mem_init() [mandatory]
490
491 Argument : void
492 Return : void
493
494This function is called before any access to data is made by the firmware, in
495order to carry out any essential memory initialization.
496
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100497
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100498### Function: plat_get_rotpk_info()
499
500 Argument : void *, void **, unsigned int *, unsigned int *
501 Return : int
502
503This function is mandatory when Trusted Board Boot is enabled. It returns a
504pointer to the ROTPK stored in the platform (or a hash of it) and its length.
505The ROTPK must be encoded in DER format according to the following ASN.1
506structure:
507
508 AlgorithmIdentifier ::= SEQUENCE {
509 algorithm OBJECT IDENTIFIER,
510 parameters ANY DEFINED BY algorithm OPTIONAL
511 }
512
513 SubjectPublicKeyInfo ::= SEQUENCE {
514 algorithm AlgorithmIdentifier,
515 subjectPublicKey BIT STRING
516 }
517
518In case the function returns a hash of the key:
519
520 DigestInfo ::= SEQUENCE {
521 digestAlgorithm AlgorithmIdentifier,
522 digest OCTET STRING
523 }
524
525The function returns 0 on success. Any other value means the ROTPK could not be
526retrieved from the platform. The function also reports extra information related
527to the ROTPK in the flags parameter.
528
529
Soby Mathew58523c02015-06-08 12:32:50 +01005302.3 Common mandatory modifications
531---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100532
Soby Mathew58523c02015-06-08 12:32:50 +0100533The following functions are mandatory functions which need to be implemented
534by the platform port.
535
536### Function : plat_my_core_pos()
537
538 Argument : void
539 Return : unsigned int
540
541This funtion returns the index of the calling CPU which is used as a
542CPU-specific linear index into blocks of memory (for example while allocating
543per-CPU stacks). This function will be invoked very early in the
544initialization sequence which mandates that this function should be
545implemented in assembly and should not rely on the avalability of a C
546runtime environment.
547
548This function plays a crucial role in the power domain topology framework in
549PSCI and details of this can be found in [Power Domain Topology Design].
550
551### Function : plat_core_pos_by_mpidr()
552
553 Argument : u_register_t
554 Return : int
555
556This function validates the `MPIDR` of a CPU and converts it to an index,
557which can be used as a CPU-specific linear index into blocks of memory. In
558case the `MPIDR` is invalid, this function returns -1. This function will only
559be invoked by BL3-1 after the power domain topology is initialized and can
560utilize the C runtime environment. For further details about how ARM Trusted
561Firmware represents the power domain topology and how this relates to the
562linear CPU index, please refer [Power Domain Topology Design].
563
564
565
5662.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100567---------------------------------
568
569The following are helper functions implemented by the firmware that perform
570common platform-specific tasks. A platform may choose to override these
571definitions.
572
Soby Mathew58523c02015-06-08 12:32:50 +0100573### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100574
Soby Mathew58523c02015-06-08 12:32:50 +0100575 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576 Return : void
577
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000578This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100579has been allocated for the current CPU. For BL images that only require a
580stack for the primary CPU, the UP version of the function is used. The size
581of the stack allocated to each CPU is specified by the platform defined
582constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100583
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000584Common implementations of this function for the UP and MP BL images are
585provided in [plat/common/aarch64/platform_up_stack.S] and
586[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
588
Soby Mathew58523c02015-06-08 12:32:50 +0100589### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000590
Soby Mathew58523c02015-06-08 12:32:50 +0100591 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000592 Return : unsigned long
593
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000594This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100595has been allocated for the current CPU. For BL images that only require a
596stack for the primary CPU, the UP version of the function is used. The size
597of the stack allocated to each CPU is specified by the platform defined
598constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000599
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000600Common implementations of this function for the UP and MP BL images are
601provided in [plat/common/aarch64/platform_up_stack.S] and
602[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000603
604
Achin Gupta4f6ad662013-10-25 09:08:21 +0100605### Function : plat_report_exception()
606
607 Argument : unsigned int
608 Return : void
609
610A platform may need to report various information about its status when an
611exception is taken, for example the current exception level, the CPU security
612state (secure/non-secure), the exception type, and so on. This function is
613called in the following circumstances:
614
615* In BL1, whenever an exception is taken.
616* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100617
618The default implementation doesn't do anything, to avoid making assumptions
619about the way the platform displays its status information.
620
621This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000622exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100623that these constants are not related to any architectural exception code; they
624are just an ARM Trusted Firmware convention.
625
626
Soby Mathew24fb8382014-08-14 12:22:32 +0100627### Function : plat_reset_handler()
628
629 Argument : void
630 Return : void
631
632A platform may need to do additional initialization after reset. This function
633allows the platform to do the platform specific intializations. Platform
634specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000635preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100636
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000637The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000638the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100639guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100640
Soby Mathewadd40352014-08-14 12:49:05 +0100641### Function : plat_disable_acp()
642
643 Argument : void
644 Return : void
645
646This api allows a platform to disable the Accelerator Coherency Port (if
647present) during a cluster power down sequence. The default weak implementation
648doesn't do anything. Since this api is called during the power down sequence,
649it has restrictions for stack usage and it can use the registers x0 - x17 as
650scratch registers. It should preserve the value in x18 register as it is used
651by the caller to store the return address.
652
Soby Mathew24fb8382014-08-14 12:22:32 +0100653
Achin Gupta4f6ad662013-10-25 09:08:21 +01006543. Modifications specific to a Boot Loader stage
655-------------------------------------------------
656
6573.1 Boot Loader Stage 1 (BL1)
658-----------------------------
659
660BL1 implements the reset vector where execution starts from after a cold or
661warm boot. For each CPU, BL1 is responsible for the following tasks:
662
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006631. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100664
6652. In the case of a cold boot and the CPU being the primary CPU, ensuring that
666 only this CPU executes the remaining BL1 code, including loading and passing
667 control to the BL2 stage.
668
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006693. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100670 address specified by the platform defined constant `BL2_BASE`.
671
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006724. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100673 accessible by BL2 immediately upon entry.
674
675 meminfo.total_base = Base address of secure RAM visible to BL2
676 meminfo.total_size = Size of secure RAM visible to BL2
677 meminfo.free_base = Base address of secure RAM available for
678 allocation to BL2
679 meminfo.free_size = Size of secure RAM available for allocation to BL2
680
681 BL1 places this `meminfo` structure at the beginning of the free memory
682 available for its use. Since BL1 cannot allocate memory dynamically at the
683 moment, its free memory will be available for BL2's use as-is. However, this
684 means that BL2 must read the `meminfo` structure before it starts using its
685 free memory (this is discussed in Section 3.2).
686
687 In future releases of the ARM Trusted Firmware it will be possible for
688 the platform to decide where it wants to place the `meminfo` structure for
689 BL2.
690
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100691 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100692 BL2 `meminfo` structure. The platform may override this implementation, for
693 example if the platform wants to restrict the amount of memory visible to
694 BL2. Details of how to do this are given below.
695
696The following functions need to be implemented by the platform port to enable
697BL1 to perform the above tasks.
698
699
Dan Handley4a75b842015-03-19 19:24:43 +0000700### Function : bl1_early_platform_setup() [mandatory]
701
702 Argument : void
703 Return : void
704
705This function executes with the MMU and data caches disabled. It is only called
706by the primary CPU.
707
708In ARM standard platforms, this function initializes the console and enables
709snoop requests into the primary CPU's cluster.
710
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100711### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100712
713 Argument : void
714 Return : void
715
Achin Gupta4f6ad662013-10-25 09:08:21 +0100716This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000717platform requires. Platform-specific setup might include configuration of
718memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100719
Dan Handley4a75b842015-03-19 19:24:43 +0000720In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100721
722This function helps fulfill requirement 2 above.
723
724
725### Function : bl1_platform_setup() [mandatory]
726
727 Argument : void
728 Return : void
729
730This function executes with the MMU and data caches enabled. It is responsible
731for performing any remaining platform-specific setup that can occur after the
732MMU and data cache have been enabled.
733
Dan Handley4a75b842015-03-19 19:24:43 +0000734In ARM standard platforms, this function initializes the storage abstraction
735layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000736
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100737This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100738
739
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000740### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741
742 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000743 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100744
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000745This function should only be called on the cold boot path. It executes with the
746MMU and data caches enabled. The pointer returned by this function must point to
747a `meminfo` structure containing the extents and availability of secure RAM for
748the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100749
750 meminfo.total_base = Base address of secure RAM visible to BL1
751 meminfo.total_size = Size of secure RAM visible to BL1
752 meminfo.free_base = Base address of secure RAM available for allocation
753 to BL1
754 meminfo.free_size = Size of secure RAM available for allocation to BL1
755
756This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
757populates a similar structure to tell BL2 the extents of memory available for
758its own use.
759
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100760This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100761
762
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100763### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100764
765 Argument : meminfo *, meminfo *, unsigned int, unsigned long
766 Return : void
767
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100768BL1 needs to tell the next stage the amount of secure RAM available
769for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100770structure.
771
772Depending upon where BL2 has been loaded in secure RAM (determined by
773`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
774BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000775to BL2. An illustration of how this is done in ARM standard platforms is given
776in the **Memory layout on ARM development platforms** section in the
777[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100778
779
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100780### Function : bl1_plat_set_bl2_ep_info() [mandatory]
781
782 Argument : image_info *, entry_point_info *
783 Return : void
784
785This function is called after loading BL2 image and it can be used to overwrite
786the entry point set by loader and also set the security state and SPSR which
787represents the entry point system state for BL2.
788
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100789
Juan Castilloe3f67122015-10-05 16:59:38 +0100790### Function : bl1_plat_prepare_exit() [optional]
791
792 Argument : void
793 Return : void
794
795This function is called prior to exiting BL1 in response to the `RUN_IMAGE_SMC`
796request raised by BL2. It should be used to perform platform specific clean up
797or bookkeeping operations before transferring control to the next image. This
798function runs with MMU disabled.
799
800
Achin Gupta4f6ad662013-10-25 09:08:21 +01008013.2 Boot Loader Stage 2 (BL2)
802-----------------------------
803
804The BL2 stage is executed only by the primary CPU, which is determined in BL1
805using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
806`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
807
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008081. (Optional) Loading the BL3-0 binary image (if present) from platform
809 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
810 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
811 The platform also defines the address in memory where BL3-0 is loaded
812 through the optional constant `BL30_BASE`. BL2 uses this information
813 to determine if there is enough memory to load the BL3-0 image.
814 Subsequent handling of the BL3-0 image is platform-specific and is
815 implemented in the `bl2_plat_handle_bl30()` function.
816 If `BL30_BASE` is not defined then this step is not performed.
817
8182. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000819 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
820 by BL1. This structure allows BL2 to calculate how much secure RAM is
821 available for its use. The platform also defines the address in secure RAM
822 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
823 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100824
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008253. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100826 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100827 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
828 The platform also defines the address in memory where BL3-2 is loaded
829 through the optional constant `BL32_BASE`. BL2 uses this information
830 to determine if there is enough memory to load the BL3-2 image.
831 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000832
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008334. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100834 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100835 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100836 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000837
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008385. Loading the normal world BL3-3 binary image into non-secure DRAM from
839 platform storage and arranging for BL3-1 to pass control to this image. This
840 address is determined using the `plat_get_ns_image_entrypoint()` function
841 described below.
842
8436. BL2 populates an `entry_point_info` structure in memory provided by the
844 platform with information about how BL3-1 should pass control to the
845 other BL images.
846
Achin Gupta4f6ad662013-10-25 09:08:21 +0100847The following functions must be implemented by the platform port to enable BL2
848to perform the above tasks.
849
850
851### Function : bl2_early_platform_setup() [mandatory]
852
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100853 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100854 Return : void
855
856This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100857by the primary CPU. The arguments to this function is the address of the
858`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100859
860The platform must copy the contents of the `meminfo` structure into a private
861variable as the original memory may be subsequently overwritten by BL2. The
862copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000863`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100864
Dan Handley4a75b842015-03-19 19:24:43 +0000865In ARM standard platforms, this function also initializes the storage
866abstraction layer used to load further bootloader images. It is necessary to do
867this early on platforms with a BL3-0 image, since the later `bl2_platform_setup`
868must be done after BL3-0 is loaded.
869
Achin Gupta4f6ad662013-10-25 09:08:21 +0100870
871### Function : bl2_plat_arch_setup() [mandatory]
872
873 Argument : void
874 Return : void
875
876This function executes with the MMU and data caches disabled. It is only called
877by the primary CPU.
878
879The purpose of this function is to perform any architectural initialization
880that varies across platforms, for example enabling the MMU (since the memory
881map differs across platforms).
882
883
884### Function : bl2_platform_setup() [mandatory]
885
886 Argument : void
887 Return : void
888
889This function may execute with the MMU and data caches enabled if the platform
890port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
891called by the primary CPU.
892
Achin Guptae4d084e2014-02-19 17:18:23 +0000893The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +0000894specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +0100895
Dan Handley4a75b842015-03-19 19:24:43 +0000896In ARM standard platforms, this function performs security setup, including
897configuration of the TrustZone controller to allow non-secure masters access
898to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +0000899
Achin Gupta4f6ad662013-10-25 09:08:21 +0100900
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000901### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902
903 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000904 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100905
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000906This function should only be called on the cold boot path. It may execute with
907the MMU and data caches enabled if the platform port does the necessary
908initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100909
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000910The purpose of this function is to return a pointer to a `meminfo` structure
911populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100912`bl2_early_platform_setup()` above.
913
914
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100915### Function : bl2_plat_get_bl30_meminfo() [mandatory]
916
917 Argument : meminfo *
918 Return : void
919
920This function is used to get the memory limits where BL2 can load the
921BL3-0 image. The meminfo provided by this is used by load_image() to
922validate whether the BL3-0 image can be loaded within the given
923memory from the given base.
924
925
926### Function : bl2_plat_handle_bl30() [mandatory]
927
928 Argument : image_info *
929 Return : int
930
931This function is called after loading BL3-0 image and it is used to perform any
932platform-specific actions required to handle the SCP firmware. Typically it
933transfers the image into SCP memory using a platform-specific protocol and waits
934until SCP executes it and signals to the Application Processor (AP) for BL2
935execution to continue.
936
937This function returns 0 on success, a negative error code otherwise.
938
939
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100940### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000941
942 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100943 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000944
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100945BL2 platform code needs to return a pointer to a `bl31_params` structure it
946will use for passing information to BL3-1. The `bl31_params` structure carries
947the following information.
948 - Header describing the version information for interpreting the bl31_param
949 structure
950 - Information about executing the BL3-3 image in the `bl33_ep_info` field
951 - Information about executing the BL3-2 image in the `bl32_ep_info` field
952 - Information about the type and extents of BL3-1 image in the
953 `bl31_image_info` field
954 - Information about the type and extents of BL3-2 image in the
955 `bl32_image_info` field
956 - Information about the type and extents of BL3-3 image in the
957 `bl33_image_info` field
958
959The memory pointed by this structure and its sub-structures should be
960accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
961necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000962
963
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100964### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100965
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100966 Argument : void
967 Return : entry_point_info *
968
969BL2 platform code returns a pointer which is used to populate the entry point
970information for BL3-1 entry point. The location pointed by it should be
971accessible from BL1 while processing the synchronous exception to run to BL3-1.
972
Dan Handley4a75b842015-03-19 19:24:43 +0000973In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
974structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100975
976
977### Function : bl2_plat_set_bl31_ep_info() [mandatory]
978
979 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100980 Return : void
981
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100982This function is called after loading BL3-1 image and it can be used to
983overwrite the entry point set by loader and also set the security state
984and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100985
Achin Gupta4f6ad662013-10-25 09:08:21 +0100986
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100987### Function : bl2_plat_set_bl32_ep_info() [mandatory]
988
989 Argument : image_info *, entry_point_info *
990 Return : void
991
992This function is called after loading BL3-2 image and it can be used to
993overwrite the entry point set by loader and also set the security state
994and SPSR which represents the entry point system state for BL3-2.
995
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100996
997### Function : bl2_plat_set_bl33_ep_info() [mandatory]
998
999 Argument : image_info *, entry_point_info *
1000 Return : void
1001
1002This function is called after loading BL3-3 image and it can be used to
1003overwrite the entry point set by loader and also set the security state
1004and SPSR which represents the entry point system state for BL3-3.
1005
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001006
1007### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1008
1009 Argument : meminfo *
1010 Return : void
1011
1012This function is used to get the memory limits where BL2 can load the
1013BL3-2 image. The meminfo provided by this is used by load_image() to
1014validate whether the BL3-2 image can be loaded with in the given
1015memory from the given base.
1016
1017### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1018
1019 Argument : meminfo *
1020 Return : void
1021
1022This function is used to get the memory limits where BL2 can load the
1023BL3-3 image. The meminfo provided by this is used by load_image() to
1024validate whether the BL3-3 image can be loaded with in the given
1025memory from the given base.
1026
1027### Function : bl2_plat_flush_bl31_params() [mandatory]
1028
1029 Argument : void
1030 Return : void
1031
1032Once BL2 has populated all the structures that needs to be read by BL1
1033and BL3-1 including the bl31_params structures and its sub-structures,
1034the bl31_ep_info structure and any platform specific data. It flushes
1035all these data to the main memory so that it is available when we jump to
1036later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001037
1038### Function : plat_get_ns_image_entrypoint() [mandatory]
1039
1040 Argument : void
1041 Return : unsigned long
1042
1043As previously described, BL2 is responsible for arranging for control to be
1044passed to a normal world BL image through BL3-1. This function returns the
1045entrypoint of that image, which BL3-1 uses to jump to it.
1046
Harry Liebeld265bd72014-01-31 19:04:10 +00001047BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001048
1049
10503.2 Boot Loader Stage 3-1 (BL3-1)
1051---------------------------------
1052
1053During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
1054determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
1055control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
1056CPUs. BL3-1 executes at EL3 and is responsible for:
1057
10581. Re-initializing all architectural and platform state. Although BL1 performs
1059 some of this initialization, BL3-1 remains resident in EL3 and must ensure
1060 that EL3 architectural and platform state is completely initialized. It
1061 should make no assumptions about the system state when it receives control.
1062
10632. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001064 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001065 populated in memory to do this.
1066
10673. Providing runtime firmware services. Currently, BL3-1 only implements a
1068 subset of the Power State Coordination Interface (PSCI) API as a runtime
1069 service. See Section 3.3 below for details of porting the PSCI
1070 implementation.
1071
Achin Gupta35ca3512014-02-19 17:58:33 +000010724. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
1073 specific address by BL2. BL3-1 exports a set of apis that allow runtime
1074 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001075 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
1076 structure populated by BL2 to do this.
1077
1078If BL3-1 is a reset vector, It also needs to handle the reset as specified in
1079section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001080
Achin Gupta4f6ad662013-10-25 09:08:21 +01001081The following functions must be implemented by the platform port to enable BL3-1
1082to perform the above tasks.
1083
1084
1085### Function : bl31_early_platform_setup() [mandatory]
1086
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001087 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001088 Return : void
1089
1090This function executes with the MMU and data caches disabled. It is only called
1091by the primary CPU. The arguments to this function are:
1092
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001093* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001094* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001095
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001096The platform can copy the contents of the `bl31_params` structure and its
1097sub-structures into private variables if the original memory may be
1098subsequently overwritten by BL3-1 and similarly the `void *` pointing
1099to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001100
Dan Handley4a75b842015-03-19 19:24:43 +00001101In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
1102in BL2 memory. BL3-1 copies the information in this pointer to internal data
1103structures.
1104
Achin Gupta4f6ad662013-10-25 09:08:21 +01001105
1106### Function : bl31_plat_arch_setup() [mandatory]
1107
1108 Argument : void
1109 Return : void
1110
1111This function executes with the MMU and data caches disabled. It is only called
1112by the primary CPU.
1113
1114The purpose of this function is to perform any architectural initialization
1115that varies across platforms, for example enabling the MMU (since the memory
1116map differs across platforms).
1117
1118
1119### Function : bl31_platform_setup() [mandatory]
1120
1121 Argument : void
1122 Return : void
1123
1124This function may execute with the MMU and data caches enabled if the platform
1125port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1126called by the primary CPU.
1127
1128The purpose of this function is to complete platform initialization so that both
1129BL3-1 runtime services and normal world software can function correctly.
1130
Dan Handley4a75b842015-03-19 19:24:43 +00001131In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001132* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001133* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001134* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001135* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001136* Detects the system topology.
1137
1138
1139### Function : bl31_get_next_image_info() [mandatory]
1140
Achin Gupta35ca3512014-02-19 17:58:33 +00001141 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001142 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001143
1144This function may execute with the MMU and data caches enabled if the platform
1145port does the necessary initializations in `bl31_plat_arch_setup()`.
1146
1147This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +00001148BL2 for the next image in the security state specified by the argument. BL3-1
1149uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001150state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001151(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1152should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001153
Dan Handley4a75b842015-03-19 19:24:43 +00001154### Function : plat_get_syscnt_freq() [mandatory]
1155
1156 Argument : void
1157 Return : uint64_t
1158
1159This function is used by the architecture setup code to retrieve the counter
1160frequency for the CPU's generic timer. This value will be programmed into the
1161`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1162of the system counter, which is retrieved from the first entry in the frequency
1163modes table.
1164
Achin Gupta4f6ad662013-10-25 09:08:21 +01001165
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001166### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001167
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001168 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1169 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1170 accommodate all the bakery locks.
1171
1172 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1173 calculates the size of the `bakery_lock` input section, aligns it to the
1174 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1175 and stores the result in a linker symbol. This constant prevents a platform
1176 from relying on the linker and provide a more efficient mechanism for
1177 accessing per-cpu bakery lock information.
1178
1179 If this constant is defined and its value is not equal to the value
1180 calculated by the linker then a link time assertion is raised. A compile time
1181 assertion is raised if the value of the constant is not aligned to the cache
1182 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001183
Achin Gupta4f6ad662013-10-25 09:08:21 +010011843.3 Power State Coordination Interface (in BL3-1)
1185------------------------------------------------
1186
1187The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001188concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1189CPUs which share some state on which power management operations can be
1190performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1191index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
1192The _power domains_ are arranged in a hierarchial tree structure and
1193each _power domain_ can be identified in a system by the cpu index of any CPU
1194that is part of that domain and a _power domain level_. A processing element
1195(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1196a logical grouping of CPUs that share some state, then level 1 is that group
1197of CPUs (for example, a cluster), and level 2 is a group of clusters
1198(for example, the system). More details on the power domain topology and its
1199organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001200
1201BL3-1's platform initialization code exports a pointer to the platform-specific
1202power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001203correctly. This information is populated in the `plat_psci_ops` structure. The
1204PSCI implementation calls members of the `plat_psci_ops` structure for performing
1205power management operations on the power domains. For example, the target
1206CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1207handler (if present) is called for the CPU power domain.
1208
1209The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1210describe composite power states specific to a platform. The PSCI implementation
1211defines a generic representation of the power-state parameter viz which is an
1212array of local power states where each index corresponds to a power domain
1213level. Each entry contains the local power state the power domain at that power
1214level could enter. It depends on the `validate_power_state()` handler to
1215convert the power-state parameter (possibly encoding a composite power state)
1216passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001217
1218The following functions must be implemented to initialize PSCI functionality in
1219the ARM Trusted Firmware.
1220
1221
Soby Mathew58523c02015-06-08 12:32:50 +01001222### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001223
Soby Mathew58523c02015-06-08 12:32:50 +01001224 Argument : unsigned int, const plat_local_state_t *, unsigned int
1225 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001226
Soby Mathew58523c02015-06-08 12:32:50 +01001227The PSCI generic code uses this function to let the platform participate in
1228state coordination during a power management operation. The function is passed
1229a pointer to an array of platform specific local power state `states` (second
1230argument) which contains the requested power state for each CPU at a particular
1231power domain level `lvl` (first argument) within the power domain. The function
1232is expected to traverse this array of upto `ncpus` (third argument) and return
1233a coordinated target power state by the comparing all the requested power
1234states. The target power state should not be deeper than any of the requested
1235power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001236
Soby Mathew58523c02015-06-08 12:32:50 +01001237A weak definition of this API is provided by default wherein it assumes
1238that the platform assigns a local state value in order of increasing depth
1239of the power state i.e. for two power states X & Y, if X < Y
1240then X represents a shallower power state than Y. As a result, the
1241coordinated target local power state for a power domain will be the minimum
1242of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001243
1244
Soby Mathew58523c02015-06-08 12:32:50 +01001245### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001246
Soby Mathew58523c02015-06-08 12:32:50 +01001247 Argument : void
1248 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001249
Soby Mathew58523c02015-06-08 12:32:50 +01001250This function returns a pointer to the byte array containing the power domain
1251topology tree description. The format and method to construct this array are
1252described in [Power Domain Topology Design]. The BL3-1 PSCI initilization code
1253requires this array to be described by the platform, either statically or
1254dynamically, to initialize the power domain topology tree. In case the array
1255is populated dynamically, then plat_core_pos_by_mpidr() and
1256plat_my_core_pos() should also be implemented suitably so that the topology
1257tree description matches the CPU indices returned by these APIs. These APIs
1258together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001259
1260
Soby Mathew58523c02015-06-08 12:32:50 +01001261## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001262
Soby Mathew58523c02015-06-08 12:32:50 +01001263 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001264 Return : int
1265
1266This function may execute with the MMU and data caches enabled if the platform
1267port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1268called by the primary CPU.
1269
Soby Mathew58523c02015-06-08 12:32:50 +01001270This function is called by PSCI initialization code. Its purpose is to let
1271the platform layer know about the warm boot entrypoint through the
1272`sec_entrypoint` (first argument) and to export handler routines for
1273platform-specific psci power management actions by populating the passed
1274pointer with a pointer to BL3-1's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001275
1276A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001277the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001278[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1279platform wants to support, the associated operation or operations in this
1280structure must be provided and implemented (Refer section 4 of
1281[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1282a PSCI function in a platform port, the operation should be removed from this
1283structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001284
Soby Mathew58523c02015-06-08 12:32:50 +01001285#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001286
Soby Mathew58523c02015-06-08 12:32:50 +01001287Perform the platform-specific actions to enter the standby state for a cpu
1288indicated by the passed argument. This provides a fast path for CPU standby
1289wherein overheads of PSCI state management and lock acquistion is avoided.
1290For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1291the suspend state type specified in the `power-state` parameter should be
1292STANDBY and the target power domain level specified should be the CPU. The
1293handler should put the CPU into a low power retention state (usually by
1294issuing a wfi instruction) and ensure that it can be woken up from that
1295state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001296
Soby Mathew58523c02015-06-08 12:32:50 +01001297#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001298
Soby Mathew58523c02015-06-08 12:32:50 +01001299Perform the platform specific actions to power on a CPU, specified
1300by the `MPIDR` (first argument). The generic code expects the platform to
1301return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001302
Soby Mathew58523c02015-06-08 12:32:50 +01001303#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001304
Soby Mathew58523c02015-06-08 12:32:50 +01001305Perform the platform specific actions to prepare to power off the calling CPU
1306and its higher parent power domain levels as indicated by the `target_state`
1307(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001308
Soby Mathew58523c02015-06-08 12:32:50 +01001309The `target_state` encodes the platform coordinated target local power states
1310for the CPU power domain and its parent power domain levels. The handler
1311needs to perform power management operation corresponding to the local state
1312at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001313
Soby Mathew58523c02015-06-08 12:32:50 +01001314For this handler, the local power state for the CPU power domain will be a
1315power down state where as it could be either power down, retention or run state
1316for the higher power domain levels depending on the result of state
1317coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001318
Soby Mathew58523c02015-06-08 12:32:50 +01001319#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001320
Soby Mathew58523c02015-06-08 12:32:50 +01001321Perform the platform specific actions to prepare to suspend the calling
1322CPU and its higher parent power domain levels as indicated by the
1323`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1324API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001325
Soby Mathew58523c02015-06-08 12:32:50 +01001326The `target_state` has a similar meaning as described in
1327the `pwr_domain_off()` operation. It encodes the platform coordinated
1328target local power states for the CPU power domain and its parent
1329power domain levels. The handler needs to perform power management operation
1330corresponding to the local state at each power level. The generic code
1331expects the handler to succeed.
1332
1333The difference between turning a power domain off versus suspending it
1334is that in the former case, the power domain is expected to re-initialize
1335its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1336latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001337resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001338`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001339
Soby Mathew58523c02015-06-08 12:32:50 +01001340#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001341
1342This function is called by the PSCI implementation after the calling CPU is
1343powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1344It performs the platform-specific setup required to initialize enough state for
1345this CPU to enter the normal world and also provide secure runtime firmware
1346services.
1347
Soby Mathew58523c02015-06-08 12:32:50 +01001348The `target_state` (first argument) is the prior state of the power domains
1349immediately before the CPU was turned on. It indicates which power domains
1350above the CPU might require initialization due to having previously been in
1351low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001352
Soby Mathew58523c02015-06-08 12:32:50 +01001353#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001354
1355This function is called by the PSCI implementation after the calling CPU is
1356powered on and released from reset in response to an asynchronous wakeup
1357event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001358`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1359setup required to restore the saved state for this CPU to resume execution
1360in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001361
Soby Mathew58523c02015-06-08 12:32:50 +01001362The `target_state` (first argument) has a similar meaning as described in
1363the `pwr_domain_on_finish()` operation. The generic code expects the platform
1364to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001365
Soby Mathew58523c02015-06-08 12:32:50 +01001366#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001367
1368This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001369call to validate the `power_state` parameter of the PSCI API and if valid,
1370populate it in `req_state` (second argument) array as power domain level
1371specific local states. If the `power_state` is invalid, the platform must
1372return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1373normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001374
Soby Mathew58523c02015-06-08 12:32:50 +01001375#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001376
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001377This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1378`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001379parameter passed by the normal world. If the `entry_point` is invalid,
1380the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001381propagated back to the normal world PSCI client.
1382
Soby Mathew58523c02015-06-08 12:32:50 +01001383#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001384
1385This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001386call to get the `req_state` parameter from platform which encodes the power
1387domain level specific local states to suspend to system affinity level. The
1388`req_state` will be utilized to do the PSCI state coordination and
1389`pwr_domain_suspend()` will be invoked with the coordinated target state to
1390enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001391
Achin Gupta4f6ad662013-10-25 09:08:21 +01001392
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010013933.4 Interrupt Management framework (in BL3-1)
1394----------------------------------------------
1395BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1396generated in either security state and targeted to EL1 or EL2 in the non-secure
1397state or EL3/S-EL1 in the secure state. The design of this framework is
1398described in the [IMF Design Guide]
1399
1400A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001401text briefly describes each api and its implementation in ARM standard
1402platforms. The API implementation depends upon the type of interrupt controller
1403present in the platform. ARM standard platforms implements an ARM Generic
1404Interrupt Controller (ARM GIC) as per the version 2.0 of the
1405[ARM GIC Architecture Specification].
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001406
1407### Function : plat_interrupt_type_to_line() [mandatory]
1408
1409 Argument : uint32_t, uint32_t
1410 Return : uint32_t
1411
1412The ARM processor signals an interrupt exception either through the IRQ or FIQ
1413interrupt line. The specific line that is signaled depends on how the interrupt
1414controller (IC) reports different interrupt types from an execution context in
1415either security state. The IMF uses this API to determine which interrupt line
1416the platform IC uses to signal each type of interrupt supported by the framework
1417from a given security state.
1418
1419The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1420Guide]) indicating the target type of the interrupt, the second parameter is the
1421security state of the originating execution context. The return result is the
1422bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1423FIQ=2.
1424
Dan Handley4a75b842015-03-19 19:24:43 +00001425ARM standard platforms configure the ARM GIC to signal S-EL1 interrupts
1426as FIQs and Non-secure interrupts as IRQs from either security state.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001427
1428
1429### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1430
1431 Argument : void
1432 Return : uint32_t
1433
1434This API returns the type of the highest priority pending interrupt at the
1435platform IC. The IMF uses the interrupt type to retrieve the corresponding
1436handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1437pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1438`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1439
Dan Handley4a75b842015-03-19 19:24:43 +00001440ARM standard platforms read the _Highest Priority Pending Interrupt
1441Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The type
1442of interrupt depends upon the id value as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001443
14441. id < 1022 is reported as a S-EL1 interrupt
14452. id = 1022 is reported as a Non-secure interrupt.
14463. id = 1023 is reported as an invalid interrupt type.
1447
1448
1449### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1450
1451 Argument : void
1452 Return : uint32_t
1453
1454This API returns the id of the highest priority pending interrupt at the
1455platform IC. The IMF passes the id returned by this API to the registered
1456handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1457is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1458
Dan Handley4a75b842015-03-19 19:24:43 +00001459ARM standard platforms read the _Highest Priority Pending Interrupt
1460Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The id
1461that is returned by API depends upon the value of the id read from the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001462controller as follows.
1463
14641. id < 1022. id is returned as is.
14652. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1466 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1467 id is returned by the API.
14683. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1469
1470
1471### Function : plat_ic_acknowledge_interrupt() [mandatory]
1472
1473 Argument : void
1474 Return : uint32_t
1475
1476This API is used by the CPU to indicate to the platform IC that processing of
1477the highest pending interrupt has begun. It should return the id of the
1478interrupt which is being processed.
1479
Dan Handley4a75b842015-03-19 19:24:43 +00001480This function in ARM standard platforms reads the _Interrupt Acknowledge
1481Register_ (`GICC_IAR`). This changes the state of the highest priority pending
1482interrupt from pending to active in the interrupt controller. It returns the
1483value read from the `GICC_IAR`. This value is the id of the interrupt whose
1484state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001485
1486The TSP uses this API to start processing of the secure physical timer
1487interrupt.
1488
1489
1490### Function : plat_ic_end_of_interrupt() [mandatory]
1491
1492 Argument : uint32_t
1493 Return : void
1494
1495This API is used by the CPU to indicate to the platform IC that processing of
1496the interrupt corresponding to the id (passed as the parameter) has
1497finished. The id should be the same as the id returned by the
1498`plat_ic_acknowledge_interrupt()` API.
1499
Dan Handley4a75b842015-03-19 19:24:43 +00001500ARM standard platforms write the id to the _End of Interrupt Register_
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001501(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1502controller.
1503
1504The TSP uses this API to finish processing of the secure physical timer
1505interrupt.
1506
1507
1508### Function : plat_ic_get_interrupt_type() [mandatory]
1509
1510 Argument : uint32_t
1511 Return : uint32_t
1512
1513This API returns the type of the interrupt id passed as the parameter.
1514`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1515interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1516returned depending upon how the interrupt has been configured by the platform
1517IC.
1518
Dan Handley4a75b842015-03-19 19:24:43 +00001519This function in ARM standard platforms configures S-EL1 interrupts
1520as Group0 interrupts and Non-secure interrupts as Group1 interrupts. It reads
1521the group value corresponding to the interrupt id from the relevant _Interrupt
1522Group Register_ (`GICD_IGROUPRn`). It uses the group value to determine the
1523type of interrupt.
1524
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001525
Soby Mathewc67b09b2014-07-14 16:57:23 +010015263.5 Crash Reporting mechanism (in BL3-1)
1527----------------------------------------------
1528BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001529of the CPU to enable quick crash analysis and debugging. It requires that a
1530console is designated as the crash console by the platform which will be used to
1531print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001532
Sandrine Bailleux44804252014-08-06 11:27:23 +01001533The following functions must be implemented by the platform if it wants crash
1534reporting mechanism in BL3-1. The functions are implemented in assembly so that
1535they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001536
1537### Function : plat_crash_console_init
1538
1539 Argument : void
1540 Return : int
1541
Sandrine Bailleux44804252014-08-06 11:27:23 +01001542This API is used by the crash reporting mechanism to initialize the crash
1543console. It should only use the general purpose registers x0 to x2 to do the
1544initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001545
Soby Mathewc67b09b2014-07-14 16:57:23 +01001546### Function : plat_crash_console_putc
1547
1548 Argument : int
1549 Return : int
1550
1551This API is used by the crash reporting mechanism to print a character on the
1552designated crash console. It should only use general purpose registers x1 and
1553x2 to do its work. The parameter and the return value are in general purpose
1554register x0.
1555
Soby Mathew27713fb2014-09-08 17:51:01 +010015564. Build flags
1557---------------
1558
Soby Mathew58523c02015-06-08 12:32:50 +01001559* **ENABLE_PLAT_COMPAT**
1560 All the platforms ports conforming to this API specification should define
1561 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1562 be disabled. For more details on compatibility layer, refer
1563 [Migration Guide].
1564
Soby Mathew27713fb2014-09-08 17:51:01 +01001565There are some build flags which can be defined by the platform to control
1566inclusion or exclusion of certain BL stages from the FIP image. These flags
1567need to be defined in the platform makefile which will get included by the
1568build system.
1569
1570* **NEED_BL30**
1571 This flag if defined by the platform mandates that a BL3-0 binary should
1572 be included in the FIP image. The path to the BL3-0 binary can be specified
1573 by the `BL30` build option (see build options in the [User Guide]).
1574
1575* **NEED_BL33**
1576 By default, this flag is defined `yes` by the build system and `BL33`
1577 build option should be supplied as a build option. The platform has the option
1578 of excluding the BL3-3 image in the `fip` image by defining this flag to
1579 `no`.
1580
15815. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001582-------------
1583
1584To avoid subtle toolchain behavioral dependencies, the header files provided
1585by the compiler are not used. The software is built with the `-nostdinc` flag
1586to ensure no headers are included from the toolchain inadvertently. Instead the
1587required headers are included in the ARM Trusted Firmware source tree. The
1588library only contains those C library definitions required by the local
1589implementation. If more functionality is required, the needed library functions
1590will need to be added to the local implementation.
1591
1592Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1593headers have been cut down in order to simplify the implementation. In order to
1594minimize changes to the header files, the [FreeBSD] layout has been maintained.
1595The generic C library definitions can be found in `include/stdlib` with more
1596system and machine specific declarations in `include/stdlib/sys` and
1597`include/stdlib/machine`.
1598
1599The local C library implementations can be found in `lib/stdlib`. In order to
1600extend the C library these files may need to be modified. It is recommended to
1601use a release version of [FreeBSD] as a starting point.
1602
1603The C library header files in the [FreeBSD] source tree are located in the
1604`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1605can be found in the `sys/<machine-type>` directories. These files define things
1606like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1607port for [FreeBSD] does not yet exist, the machine specific definitions are
1608based on existing machine types with similar properties (for example SPARC64).
1609
1610Where possible, C library function implementations were taken from [FreeBSD]
1611as found in the `lib/libc` directory.
1612
1613A copy of the [FreeBSD] sources can be downloaded with `git`.
1614
1615 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1616
1617
Soby Mathew27713fb2014-09-08 17:51:01 +010016186. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001619-----------------------------
1620
1621In order to improve platform independence and portability an storage abstraction
1622layer is used to load data from non-volatile platform storage.
1623
1624Each platform should register devices and their drivers via the Storage layer.
1625These drivers then need to be initialized by bootloader phases as
1626required in their respective `blx_platform_setup()` functions. Currently
1627storage access is only required by BL1 and BL2 phases. The `load_image()`
1628function uses the storage layer to access non-volatile platform storage.
1629
Dan Handley4a75b842015-03-19 19:24:43 +00001630It is mandatory to implement at least one storage driver. For the ARM
1631development platforms the Firmware Image Package (FIP) driver is provided as
1632the default means to load data from storage (see the "Firmware Image Package"
1633section in the [User Guide]). The storage layer is described in the header file
1634`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001635is in `drivers/io/io_storage.c` and the driver files are located in
1636`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001637
1638Each IO driver must provide `io_dev_*` structures, as described in
1639`drivers/io/io_driver.h`. These are returned via a mandatory registration
1640function that is called on platform initialization. The semi-hosting driver
1641implementation in `io_semihosting.c` can be used as an example.
1642
1643The Storage layer provides mechanisms to initialize storage devices before
1644IO operations are called. The basic operations supported by the layer
1645include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1646Drivers do not have to implement all operations, but each platform must
1647provide at least one driver for a device capable of supporting generic
1648operations such as loading a bootloader image.
1649
1650The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001651firmware. These images are specified by using their identifiers, as defined in
1652[include/plat/common/platform_def.h] (or a separate header file included from
1653there). The platform layer (`plat_get_image_source()`) then returns a reference
1654to a device and a driver-specific `spec` which will be understood by the driver
1655to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001656
1657The layer is designed in such a way that is it possible to chain drivers with
1658other drivers. For example, file-system drivers may be implemented on top of
1659physical block devices, both represented by IO devices with corresponding
1660drivers. In such a case, the file-system "binding" with the block device may
1661be deferred until the file-system device is initialised.
1662
1663The abstraction currently depends on structures being statically allocated
1664by the drivers and callers, as the system does not yet provide a means of
1665dynamically allocating memory. This may also have the affect of limiting the
1666amount of open resources per driver.
1667
1668
Achin Gupta4f6ad662013-10-25 09:08:21 +01001669- - - - - - - - - - - - - - - - - - - - - - - - - -
1670
Dan Handley4a75b842015-03-19 19:24:43 +00001671_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001672
1673
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001674[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1675[IMF Design Guide]: interrupt-framework-design.md
1676[User Guide]: user-guide.md
1677[FreeBSD]: http://www.freebsd.org
Dan Handley4a75b842015-03-19 19:24:43 +00001678[Firmware Design]: firmware-design.md
Soby Mathew58523c02015-06-08 12:32:50 +01001679[Power Domain Topology Design]: psci-pd-tree.md
1680[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
1681[Migration Guide]: platform-migration-guide.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001682
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001683[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1684[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00001685[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001686[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handley4a75b842015-03-19 19:24:43 +00001687[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
1688[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001689[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00001690[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]