blob: a30535d77e12e02e2cd0ab3230009ffad5005325 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
11 * [Common optional modifications](#23-common-optional-modifications)
123. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
13 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
14 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
15 * [Boot Loader stage 3-1 (BL3-1)](#32-boot-loader-stage-3-1-bl3-1)
16 * [PSCI implementation (in BL3-1)](#33-power-state-coordination-interface-in-bl3-1)
17 * [Interrupt Management framework (in BL3-1)](#34--interrupt-management-framework-in-bl3-1)
18 * [Crash Reporting mechanism (in BL3-1)](#35--crash-reporting-mechanism-in-bl3-1)
194. [Build flags](#4--build-flags)
205. [C Library](#5--c-library)
216. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
23- - - - - - - - - - - - - - - - - -
24
251. Introduction
26----------------
27
28Porting the ARM Trusted Firmware to a new platform involves making some
29mandatory and optional modifications for both the cold and warm boot paths.
30Modifications consist of:
31
32* Implementing a platform-specific function or variable,
33* Setting up the execution context in a certain way, or
34* Defining certain constants (for example #defines).
35
Dan Handleyb68954c2014-05-29 12:30:24 +010036The platform-specific functions and variables are all declared in
37[include/plat/common/platform.h]. The firmware provides a default implementation
38of variables and functions to fulfill the optional requirements. These
39implementations are all weakly defined; they are provided to ease the porting
40effort. Each platform port can override them with its own implementation if the
41default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010042
43Some modifications are common to all Boot Loader (BL) stages. Section 2
44discusses these in detail. The subsequent sections discuss the remaining
45modifications for each BL stage in detail.
46
47This document should be read in conjunction with the ARM Trusted Firmware
48[User Guide].
49
50
512. Common modifications
52------------------------
53
54This section covers the modifications that should be made by the platform for
55each BL stage to correctly port the firmware stack. They are categorized as
56either mandatory or optional.
57
58
592.1 Common mandatory modifications
60----------------------------------
61A platform port must enable the Memory Management Unit (MMU) with identity
62mapped page tables, and enable both the instruction and data caches for each BL
63stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
64specific architecture setup function, for example `blX_plat_arch_setup()`.
65
Soby Mathewab8707e2015-01-08 18:02:44 +000066If the build option `USE_COHERENT_MEM` is enabled, each platform must allocate a
67block of identity mapped secure memory with Device-nGnRE attributes aligned to
68page boundary (4K) for each BL stage. This memory is identified by the section
69name `tzfw_coherent_mem` so that its possible for the firmware to place
70variables in it using the following C code directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010071
72 __attribute__ ((section("tzfw_coherent_mem")))
73
74Or alternatively the following assembler code directive:
75
76 .section tzfw_coherent_mem
77
78The `tzfw_coherent_mem` section is used to allocate any data structures that are
79accessed both when a CPU is executing with its MMU and caches enabled, and when
80it's running with its MMU and caches disabled. Examples are given below.
81
82The following variables, functions and constants must be defined by the platform
83for the firmware to work correctly.
84
85
Dan Handleyb68954c2014-05-29 12:30:24 +010086### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Dan Handleyb68954c2014-05-29 12:30:24 +010088Each platform must ensure that a header file of this name is in the system
89include path with the following constants defined. This may require updating the
90list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
91file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
James Morrisseyba3155b2013-10-29 10:56:46 +000093* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010094
95 Defines the linker format used by the platform, for example
96 `elf64-littleaarch64` used by the FVP.
97
James Morrisseyba3155b2013-10-29 10:56:46 +000098* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100 Defines the processor architecture for the linker by the platform, for
101 example `aarch64` used by the FVP.
102
James Morrisseyba3155b2013-10-29 10:56:46 +0000103* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
105 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000106 by [plat/common/aarch64/platform_mp_stack.S] and
107 [plat/common/aarch64/platform_up_stack.S].
108
James Morrisseyba3155b2013-10-29 10:56:46 +0000109* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
111 Defines the character string printed by BL1 upon entry into the `bl1_main()`
112 function.
113
James Morrisseyba3155b2013-10-29 10:56:46 +0000114* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000117 BL1 to load BL2 into secure memory from non-volatile storage.
118
119* **#define : BL31_IMAGE_NAME**
120
121 Name of the BL3-1 binary image on the host file-system. This name is used by
122 BL2 to load BL3-1 into secure memory from platform storage.
123
124* **#define : BL33_IMAGE_NAME**
125
126 Name of the BL3-3 binary image on the host file-system. This name is used by
127 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the size (in bytes) of the largest cache line across all the cache
132 levels in the platform.
133
James Morrisseyba3155b2013-10-29 10:56:46 +0000134* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135
136 Defines the total number of clusters implemented by the platform in the
137 system.
138
James Morrisseyba3155b2013-10-29 10:56:46 +0000139* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
141 Defines the total number of CPUs implemented by the platform across all
142 clusters in the system.
143
James Morrisseyba3155b2013-10-29 10:56:46 +0000144* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100145
146 Defines the maximum number of CPUs that can be implemented within a cluster
147 on the platform.
148
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100149* **#define : PLATFORM_NUM_AFFS**
150
151 Defines the total number of nodes in the affinity heirarchy at all affinity
152 levels used by the platform.
153
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100154* **#define : BL1_RO_BASE**
155
156 Defines the base address in secure ROM where BL1 originally lives. Must be
157 aligned on a page-size boundary.
158
159* **#define : BL1_RO_LIMIT**
160
161 Defines the maximum address in secure ROM that BL1's actual content (i.e.
162 excluding any data section allocated at runtime) can occupy.
163
164* **#define : BL1_RW_BASE**
165
166 Defines the base address in secure RAM where BL1's read-write data will live
167 at runtime. Must be aligned on a page-size boundary.
168
169* **#define : BL1_RW_LIMIT**
170
171 Defines the maximum address in secure RAM that BL1's read-write data can
172 occupy at runtime.
173
James Morrisseyba3155b2013-10-29 10:56:46 +0000174* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
176 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000177 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100179* **#define : BL2_LIMIT**
180
181 Defines the maximum address in secure RAM that the BL2 image can occupy.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100188* **#define : BL31_LIMIT**
189
190 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
191
Harry Liebeld265bd72014-01-31 19:04:10 +0000192* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100193
Harry Liebeld265bd72014-01-31 19:04:10 +0000194 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
195 image. Must be aligned on a page-size boundary.
196
Dan Handley5a06bb72014-08-04 11:41:20 +0100197If a BL3-2 image is supported by the platform, the following constants must
198also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100199
Dan Handley5a06bb72014-08-04 11:41:20 +0100200* **#define : BL32_IMAGE_NAME**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100201
Dan Handley5a06bb72014-08-04 11:41:20 +0100202 Name of the BL3-2 binary image on the host file-system. This name is used by
203 BL2 to load BL3-2 into secure memory from platform storage.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100204
205* **#define : BL32_BASE**
206
207 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100208 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100209
210* **#define : BL32_LIMIT**
211
Dan Handley5a06bb72014-08-04 11:41:20 +0100212 Defines the maximum address that the BL3-2 image can occupy.
213
214If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
215platform, the following constants must also be defined:
216
217* **#define : TSP_SEC_MEM_BASE**
218
219 Defines the base address of the secure memory used by the TSP image on the
220 platform. This must be at the same address or below `BL32_BASE`.
221
222* **#define : TSP_SEC_MEM_SIZE**
223
224 Defines the size of the secure memory used by the BL3-2 image on the
225 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
226 the memory required by the BL3-2 image, defined by `BL32_BASE` and
227 `BL32_LIMIT`.
228
229* **#define : TSP_IRQ_SEC_PHY_TIMER**
230
231 Defines the ID of the secure physical generic timer interrupt used by the
232 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100233
Dan Handley6d16ce02014-08-04 18:31:43 +0100234If the platform port uses the IO storage framework, the following constants
235must also be defined:
236
237* **#define : MAX_IO_DEVICES**
238
239 Defines the maximum number of registered IO devices. Attempting to register
240 more devices than this value using `io_register_device()` will fail with
241 IO_RESOURCES_EXHAUSTED.
242
243* **#define : MAX_IO_HANDLES**
244
245 Defines the maximum number of open IO handles. Attempting to open more IO
246 entities than this value using `io_open()` will fail with
247 IO_RESOURCES_EXHAUSTED.
248
Soby Mathewab8707e2015-01-08 18:02:44 +0000249If the platform needs to allocate data within the per-cpu data framework in
250BL3-1, it should define the following macro. Currently this is only required if
251the platform decides not to use the coherent memory section by undefining the
252USE_COHERENT_MEM build flag. In this case, the framework allocates the required
253memory within the the per-cpu data to minimize wastage.
254
255* **#define : PLAT_PCPU_DATA_SIZE**
256
257 Defines the memory (in bytes) to be reserved within the per-cpu data
258 structure for use by the platform layer.
259
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100260The following constants are optional. They should be defined when the platform
261memory layout implies some image overlaying like on FVP.
262
263* **#define : BL31_PROGBITS_LIMIT**
264
265 Defines the maximum address in secure RAM that the BL3-1's progbits sections
266 can occupy.
267
Dan Handley5a06bb72014-08-04 11:41:20 +0100268* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100269
270 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100271
Dan Handleyb68954c2014-05-29 12:30:24 +0100272### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100273
Dan Handleyb68954c2014-05-29 12:30:24 +0100274Each platform must ensure a file of this name is in the system include path with
275the following macro defined. In the ARM FVP port, this file is found in
276[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100277
278* **Macro : plat_print_gic_regs**
279
280 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100281 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100282 this macro can be defined to be empty in case GIC register reporting is
283 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284
Soby Mathew8c106902014-07-16 09:23:52 +0100285* **Macro : plat_print_interconnect_regs**
286
287 This macro allows the crash reporting routine to print interconnect registers
288 in case of an unhandled exception in BL3-1. This aids in debugging and
289 this macro can be defined to be empty in case interconnect register reporting
290 is not desired. In the ARM FVP port, the CCI snoop control registers are
291 reported.
292
Achin Gupta4f6ad662013-10-25 09:08:21 +0100293### Other mandatory modifications
294
James Morrisseyba3155b2013-10-29 10:56:46 +0000295The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000297[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100299* **Function : uint64_t plat_get_syscnt_freq(void)**
300
301 This function is used by the architecture setup code to retrieve the
302 counter frequency for the CPU's generic timer. This value will be
303 programmed into the `CNTFRQ_EL0` register.
304 In the ARM FVP port, it returns the base frequency of the system counter,
305 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000307
Vikram Kanigirie452cd82014-05-23 15:56:12 +01003082.2 Handling Reset
309------------------
310
311BL1 by default implements the reset vector where execution starts from a cold
312or warm boot. BL3-1 can be optionally set as a reset vector using the
313RESET_TO_BL31 make variable.
314
315For each CPU, the reset vector code is responsible for the following tasks:
316
3171. Distinguishing between a cold boot and a warm boot.
318
3192. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
320 the CPU is placed in a platform-specific state until the primary CPU
321 performs the necessary steps to remove it from this state.
322
3233. In the case of a warm boot, ensuring that the CPU jumps to a platform-
324 specific address in the BL3-1 image in the same processor mode as it was
325 when released from reset.
326
327The following functions need to be implemented by the platform port to enable
328reset vector code to perform the above tasks.
329
330
331### Function : platform_get_entrypoint() [mandatory]
332
333 Argument : unsigned long
334 Return : unsigned int
335
336This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
337is identified by its `MPIDR`, which is passed as the argument. The function is
338responsible for distinguishing between a warm and cold reset using platform-
339specific means. If it's a warm reset then it returns the entrypoint into the
340BL3-1 image that the CPU must jump to. If it's a cold reset then this function
341must return zero.
342
343This function is also responsible for implementing a platform-specific mechanism
344to handle the condition where the CPU has been warm reset but there is no
345entrypoint to jump to.
346
347This function does not follow the Procedure Call Standard used by the
348Application Binary Interface for the ARM 64-bit architecture. The caller should
349not assume that callee saved registers are preserved across a call to this
350function.
351
352This function fulfills requirement 1 and 3 listed above.
353
354
355### Function : plat_secondary_cold_boot_setup() [mandatory]
356
357 Argument : void
358 Return : void
359
360This function is called with the MMU and data caches disabled. It is responsible
361for placing the executing secondary CPU in a platform-specific state until the
362primary CPU performs the necessary actions to bring it out of that state and
363allow entry into the OS.
364
365In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
366responsible for powering up the secondary CPU when normal world software
367requires them.
368
369This function fulfills requirement 2 above.
370
371
Juan Castillo53fdceb2014-07-16 15:53:43 +0100372### Function : platform_is_primary_cpu() [mandatory]
373
374 Argument : unsigned long
375 Return : unsigned int
376
377This function identifies a CPU by its `MPIDR`, which is passed as the argument,
378to determine whether this CPU is the primary CPU or a secondary CPU. A return
379value of zero indicates that the CPU is not the primary CPU, while a non-zero
380return value indicates that the CPU is the primary CPU.
381
382
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100383### Function : platform_mem_init() [mandatory]
384
385 Argument : void
386 Return : void
387
388This function is called before any access to data is made by the firmware, in
389order to carry out any essential memory initialization.
390
391The ARM FVP port uses this function to initialize the mailbox memory used for
392providing the warm-boot entry-point addresses.
393
394
Juan Castillo6eadf762015-01-07 10:39:25 +0000395### Function: plat_match_rotpk()
396
397 Argument : const unsigned char *, unsigned int
398 Return : int
399
400This function is mandatory when Trusted Board Boot is enabled. It receives a
401pointer to a buffer containing a signing key and its size as parameters and
402returns 0 (success) if that key matches the ROT (Root Of Trust) key stored in
403the platform. Any other return value means a mismatch.
404
405
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100406
4072.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100408---------------------------------
409
410The following are helper functions implemented by the firmware that perform
411common platform-specific tasks. A platform may choose to override these
412definitions.
413
414
415### Function : platform_get_core_pos()
416
417 Argument : unsigned long
418 Return : int
419
420A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
421can be used as a CPU-specific linear index into blocks of memory (for example
422while allocating per-CPU stacks). This routine contains a simple mechanism
423to perform this conversion, using the assumption that each cluster contains a
424maximum of 4 CPUs:
425
426 linear index = cpu_id + (cluster_id * 4)
427
428 cpu_id = 8-bit value in MPIDR at affinity level 0
429 cluster_id = 8-bit value in MPIDR at affinity level 1
430
431
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432### Function : platform_set_stack()
433
434 Argument : unsigned long
435 Return : void
436
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000437This function sets the current stack pointer to the normal memory stack that
438has been allocated for the CPU specificed by MPIDR. For BL images that only
439require a stack for the primary CPU the parameter is ignored. The size of
440the stack allocated to each CPU is specified by the platform defined constant
441`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100442
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000443Common implementations of this function for the UP and MP BL images are
444provided in [plat/common/aarch64/platform_up_stack.S] and
445[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100446
447
Achin Guptac8afc782013-11-25 18:45:02 +0000448### Function : platform_get_stack()
449
450 Argument : unsigned long
451 Return : unsigned long
452
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000453This function returns the base address of the normal memory stack that
454has been allocated for the CPU specificed by MPIDR. For BL images that only
455require a stack for the primary CPU the parameter is ignored. The size of
456the stack allocated to each CPU is specified by the platform defined constant
457`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000458
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000459Common implementations of this function for the UP and MP BL images are
460provided in [plat/common/aarch64/platform_up_stack.S] and
461[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000462
463
Achin Gupta4f6ad662013-10-25 09:08:21 +0100464### Function : plat_report_exception()
465
466 Argument : unsigned int
467 Return : void
468
469A platform may need to report various information about its status when an
470exception is taken, for example the current exception level, the CPU security
471state (secure/non-secure), the exception type, and so on. This function is
472called in the following circumstances:
473
474* In BL1, whenever an exception is taken.
475* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100476
477The default implementation doesn't do anything, to avoid making assumptions
478about the way the platform displays its status information.
479
480This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000481exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100482that these constants are not related to any architectural exception code; they
483are just an ARM Trusted Firmware convention.
484
485
Soby Mathew24fb8382014-08-14 12:22:32 +0100486### Function : plat_reset_handler()
487
488 Argument : void
489 Return : void
490
491A platform may need to do additional initialization after reset. This function
492allows the platform to do the platform specific intializations. Platform
493specific errata workarounds could also be implemented here. The api should
494preserve the value in x10 register as it is used by the caller to store the
495return address.
496
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000497The default implementation doesn't do anything. If a platform needs to override
498the default implementation, refer to the [Firmware Design Guide] for general
499guidelines regarding placement of code in a reset handler.
Soby Mathew24fb8382014-08-14 12:22:32 +0100500
Soby Mathewadd40352014-08-14 12:49:05 +0100501### Function : plat_disable_acp()
502
503 Argument : void
504 Return : void
505
506This api allows a platform to disable the Accelerator Coherency Port (if
507present) during a cluster power down sequence. The default weak implementation
508doesn't do anything. Since this api is called during the power down sequence,
509it has restrictions for stack usage and it can use the registers x0 - x17 as
510scratch registers. It should preserve the value in x18 register as it is used
511by the caller to store the return address.
512
Soby Mathew24fb8382014-08-14 12:22:32 +0100513
Achin Gupta4f6ad662013-10-25 09:08:21 +01005143. Modifications specific to a Boot Loader stage
515-------------------------------------------------
516
5173.1 Boot Loader Stage 1 (BL1)
518-----------------------------
519
520BL1 implements the reset vector where execution starts from after a cold or
521warm boot. For each CPU, BL1 is responsible for the following tasks:
522
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005231. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100524
5252. In the case of a cold boot and the CPU being the primary CPU, ensuring that
526 only this CPU executes the remaining BL1 code, including loading and passing
527 control to the BL2 stage.
528
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005293. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100530 address specified by the platform defined constant `BL2_BASE`.
531
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005324. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100533 accessible by BL2 immediately upon entry.
534
535 meminfo.total_base = Base address of secure RAM visible to BL2
536 meminfo.total_size = Size of secure RAM visible to BL2
537 meminfo.free_base = Base address of secure RAM available for
538 allocation to BL2
539 meminfo.free_size = Size of secure RAM available for allocation to BL2
540
541 BL1 places this `meminfo` structure at the beginning of the free memory
542 available for its use. Since BL1 cannot allocate memory dynamically at the
543 moment, its free memory will be available for BL2's use as-is. However, this
544 means that BL2 must read the `meminfo` structure before it starts using its
545 free memory (this is discussed in Section 3.2).
546
547 In future releases of the ARM Trusted Firmware it will be possible for
548 the platform to decide where it wants to place the `meminfo` structure for
549 BL2.
550
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100551 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100552 BL2 `meminfo` structure. The platform may override this implementation, for
553 example if the platform wants to restrict the amount of memory visible to
554 BL2. Details of how to do this are given below.
555
556The following functions need to be implemented by the platform port to enable
557BL1 to perform the above tasks.
558
559
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100561
562 Argument : void
563 Return : void
564
Achin Gupta4f6ad662013-10-25 09:08:21 +0100565This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100566platform requires. Platform-specific setup might include configuration of
567memory controllers, configuration of the interconnect to allow the cluster
568to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100569
570In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100571primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100572
573This function helps fulfill requirement 2 above.
574
575
576### Function : bl1_platform_setup() [mandatory]
577
578 Argument : void
579 Return : void
580
581This function executes with the MMU and data caches enabled. It is responsible
582for performing any remaining platform-specific setup that can occur after the
583MMU and data cache have been enabled.
584
Harry Liebeld265bd72014-01-31 19:04:10 +0000585This function is also responsible for initializing the storage abstraction layer
586which is used to load further bootloader images.
587
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100588This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100589
590
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000591### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100592
593 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000594 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100595
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000596This function should only be called on the cold boot path. It executes with the
597MMU and data caches enabled. The pointer returned by this function must point to
598a `meminfo` structure containing the extents and availability of secure RAM for
599the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100600
601 meminfo.total_base = Base address of secure RAM visible to BL1
602 meminfo.total_size = Size of secure RAM visible to BL1
603 meminfo.free_base = Base address of secure RAM available for allocation
604 to BL1
605 meminfo.free_size = Size of secure RAM available for allocation to BL1
606
607This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
608populates a similar structure to tell BL2 the extents of memory available for
609its own use.
610
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100611This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100612
613
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100614### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100615
616 Argument : meminfo *, meminfo *, unsigned int, unsigned long
617 Return : void
618
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100619BL1 needs to tell the next stage the amount of secure RAM available
620for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100621structure.
622
623Depending upon where BL2 has been loaded in secure RAM (determined by
624`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
625BL1 also ensures that its data sections resident in secure RAM are not visible
626to BL2. An illustration of how this is done in the ARM FVP port is given in the
627[User Guide], in the Section "Memory layout on Base FVP".
628
629
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100630### Function : bl1_plat_set_bl2_ep_info() [mandatory]
631
632 Argument : image_info *, entry_point_info *
633 Return : void
634
635This function is called after loading BL2 image and it can be used to overwrite
636the entry point set by loader and also set the security state and SPSR which
637represents the entry point system state for BL2.
638
639On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
640
641
Achin Gupta4f6ad662013-10-25 09:08:21 +01006423.2 Boot Loader Stage 2 (BL2)
643-----------------------------
644
645The BL2 stage is executed only by the primary CPU, which is determined in BL1
646using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
647`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
648
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006491. (Optional) Loading the BL3-0 binary image (if present) from platform
650 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
651 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
652 The platform also defines the address in memory where BL3-0 is loaded
653 through the optional constant `BL30_BASE`. BL2 uses this information
654 to determine if there is enough memory to load the BL3-0 image.
655 Subsequent handling of the BL3-0 image is platform-specific and is
656 implemented in the `bl2_plat_handle_bl30()` function.
657 If `BL30_BASE` is not defined then this step is not performed.
658
6592. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000660 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
661 by BL1. This structure allows BL2 to calculate how much secure RAM is
662 available for its use. The platform also defines the address in secure RAM
663 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
664 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006663. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100667 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100668 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
669 The platform also defines the address in memory where BL3-2 is loaded
670 through the optional constant `BL32_BASE`. BL2 uses this information
671 to determine if there is enough memory to load the BL3-2 image.
672 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000673
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006744. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100675 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100676 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100677 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000678
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006795. Loading the normal world BL3-3 binary image into non-secure DRAM from
680 platform storage and arranging for BL3-1 to pass control to this image. This
681 address is determined using the `plat_get_ns_image_entrypoint()` function
682 described below.
683
6846. BL2 populates an `entry_point_info` structure in memory provided by the
685 platform with information about how BL3-1 should pass control to the
686 other BL images.
687
Achin Gupta4f6ad662013-10-25 09:08:21 +0100688The following functions must be implemented by the platform port to enable BL2
689to perform the above tasks.
690
691
692### Function : bl2_early_platform_setup() [mandatory]
693
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100694 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100695 Return : void
696
697This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100698by the primary CPU. The arguments to this function is the address of the
699`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100700
701The platform must copy the contents of the `meminfo` structure into a private
702variable as the original memory may be subsequently overwritten by BL2. The
703copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000704`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100705
706
707### Function : bl2_plat_arch_setup() [mandatory]
708
709 Argument : void
710 Return : void
711
712This function executes with the MMU and data caches disabled. It is only called
713by the primary CPU.
714
715The purpose of this function is to perform any architectural initialization
716that varies across platforms, for example enabling the MMU (since the memory
717map differs across platforms).
718
719
720### Function : bl2_platform_setup() [mandatory]
721
722 Argument : void
723 Return : void
724
725This function may execute with the MMU and data caches enabled if the platform
726port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
727called by the primary CPU.
728
Achin Guptae4d084e2014-02-19 17:18:23 +0000729The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100730specific to BL2. Platform security components are configured if required.
731For the Base FVP the TZC-400 TrustZone controller is configured to only
732grant non-secure access to DRAM. This avoids aliasing between secure and
733non-secure accesses in the TLB and cache - secure execution states can use
734the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100735
Harry Liebeld265bd72014-01-31 19:04:10 +0000736This function is also responsible for initializing the storage abstraction layer
737which is used to load further bootloader images.
738
Achin Gupta4f6ad662013-10-25 09:08:21 +0100739
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000740### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741
742 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000743 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100744
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000745This function should only be called on the cold boot path. It may execute with
746the MMU and data caches enabled if the platform port does the necessary
747initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100748
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000749The purpose of this function is to return a pointer to a `meminfo` structure
750populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100751`bl2_early_platform_setup()` above.
752
753
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100754### Function : bl2_plat_get_bl30_meminfo() [mandatory]
755
756 Argument : meminfo *
757 Return : void
758
759This function is used to get the memory limits where BL2 can load the
760BL3-0 image. The meminfo provided by this is used by load_image() to
761validate whether the BL3-0 image can be loaded within the given
762memory from the given base.
763
764
765### Function : bl2_plat_handle_bl30() [mandatory]
766
767 Argument : image_info *
768 Return : int
769
770This function is called after loading BL3-0 image and it is used to perform any
771platform-specific actions required to handle the SCP firmware. Typically it
772transfers the image into SCP memory using a platform-specific protocol and waits
773until SCP executes it and signals to the Application Processor (AP) for BL2
774execution to continue.
775
776This function returns 0 on success, a negative error code otherwise.
777
778
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100779### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000780
781 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100782 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000783
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100784BL2 platform code needs to return a pointer to a `bl31_params` structure it
785will use for passing information to BL3-1. The `bl31_params` structure carries
786the following information.
787 - Header describing the version information for interpreting the bl31_param
788 structure
789 - Information about executing the BL3-3 image in the `bl33_ep_info` field
790 - Information about executing the BL3-2 image in the `bl32_ep_info` field
791 - Information about the type and extents of BL3-1 image in the
792 `bl31_image_info` field
793 - Information about the type and extents of BL3-2 image in the
794 `bl32_image_info` field
795 - Information about the type and extents of BL3-3 image in the
796 `bl33_image_info` field
797
798The memory pointed by this structure and its sub-structures should be
799accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
800necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000801
802
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100803### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100804
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100805 Argument : void
806 Return : entry_point_info *
807
808BL2 platform code returns a pointer which is used to populate the entry point
809information for BL3-1 entry point. The location pointed by it should be
810accessible from BL1 while processing the synchronous exception to run to BL3-1.
811
812On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
813is allocated at an address pointed by PARAMS_BASE.
814
815
816### Function : bl2_plat_set_bl31_ep_info() [mandatory]
817
818 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100819 Return : void
820
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100821This function is called after loading BL3-1 image and it can be used to
822overwrite the entry point set by loader and also set the security state
823and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100824
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100825On FVP, we are setting the security state and the SPSR for the BL3-1
826entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100827
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100828### Function : bl2_plat_set_bl32_ep_info() [mandatory]
829
830 Argument : image_info *, entry_point_info *
831 Return : void
832
833This function is called after loading BL3-2 image and it can be used to
834overwrite the entry point set by loader and also set the security state
835and SPSR which represents the entry point system state for BL3-2.
836
837On FVP, we are setting the security state and the SPSR for the BL3-2
838entrypoint
839
840### Function : bl2_plat_set_bl33_ep_info() [mandatory]
841
842 Argument : image_info *, entry_point_info *
843 Return : void
844
845This function is called after loading BL3-3 image and it can be used to
846overwrite the entry point set by loader and also set the security state
847and SPSR which represents the entry point system state for BL3-3.
848
849On FVP, we are setting the security state and the SPSR for the BL3-3
850entrypoint
851
852### Function : bl2_plat_get_bl32_meminfo() [mandatory]
853
854 Argument : meminfo *
855 Return : void
856
857This function is used to get the memory limits where BL2 can load the
858BL3-2 image. The meminfo provided by this is used by load_image() to
859validate whether the BL3-2 image can be loaded with in the given
860memory from the given base.
861
862### Function : bl2_plat_get_bl33_meminfo() [mandatory]
863
864 Argument : meminfo *
865 Return : void
866
867This function is used to get the memory limits where BL2 can load the
868BL3-3 image. The meminfo provided by this is used by load_image() to
869validate whether the BL3-3 image can be loaded with in the given
870memory from the given base.
871
872### Function : bl2_plat_flush_bl31_params() [mandatory]
873
874 Argument : void
875 Return : void
876
877Once BL2 has populated all the structures that needs to be read by BL1
878and BL3-1 including the bl31_params structures and its sub-structures,
879the bl31_ep_info structure and any platform specific data. It flushes
880all these data to the main memory so that it is available when we jump to
881later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100882
883### Function : plat_get_ns_image_entrypoint() [mandatory]
884
885 Argument : void
886 Return : unsigned long
887
888As previously described, BL2 is responsible for arranging for control to be
889passed to a normal world BL image through BL3-1. This function returns the
890entrypoint of that image, which BL3-1 uses to jump to it.
891
Harry Liebeld265bd72014-01-31 19:04:10 +0000892BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100893
894
8953.2 Boot Loader Stage 3-1 (BL3-1)
896---------------------------------
897
898During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
899determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
900control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
901CPUs. BL3-1 executes at EL3 and is responsible for:
902
9031. Re-initializing all architectural and platform state. Although BL1 performs
904 some of this initialization, BL3-1 remains resident in EL3 and must ensure
905 that EL3 architectural and platform state is completely initialized. It
906 should make no assumptions about the system state when it receives control.
907
9082. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100909 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100910 populated in memory to do this.
911
9123. Providing runtime firmware services. Currently, BL3-1 only implements a
913 subset of the Power State Coordination Interface (PSCI) API as a runtime
914 service. See Section 3.3 below for details of porting the PSCI
915 implementation.
916
Achin Gupta35ca3512014-02-19 17:58:33 +00009174. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
918 specific address by BL2. BL3-1 exports a set of apis that allow runtime
919 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100920 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
921 structure populated by BL2 to do this.
922
923If BL3-1 is a reset vector, It also needs to handle the reset as specified in
924section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000925
Achin Gupta4f6ad662013-10-25 09:08:21 +0100926The following functions must be implemented by the platform port to enable BL3-1
927to perform the above tasks.
928
929
930### Function : bl31_early_platform_setup() [mandatory]
931
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100932 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100933 Return : void
934
935This function executes with the MMU and data caches disabled. It is only called
936by the primary CPU. The arguments to this function are:
937
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100938* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100939* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100940
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100941The platform can copy the contents of the `bl31_params` structure and its
942sub-structures into private variables if the original memory may be
943subsequently overwritten by BL3-1 and similarly the `void *` pointing
944to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100945
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100946On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
947in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
948does not use opaque pointer mentioned earlier. BL3-1 does not copy this
949information to internal data structures as it guarantees that the secure
950DRAM memory will not be overwritten. It maintains an internal reference to this
951information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100952
953### Function : bl31_plat_arch_setup() [mandatory]
954
955 Argument : void
956 Return : void
957
958This function executes with the MMU and data caches disabled. It is only called
959by the primary CPU.
960
961The purpose of this function is to perform any architectural initialization
962that varies across platforms, for example enabling the MMU (since the memory
963map differs across platforms).
964
965
966### Function : bl31_platform_setup() [mandatory]
967
968 Argument : void
969 Return : void
970
971This function may execute with the MMU and data caches enabled if the platform
972port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
973called by the primary CPU.
974
975The purpose of this function is to complete platform initialization so that both
976BL3-1 runtime services and normal world software can function correctly.
977
978The ARM FVP port does the following:
979* Initializes the generic interrupt controller.
980* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100981* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100982* Grants access to the system counter timer module
983* Initializes the FVP power controller device
984* Detects the system topology.
985
986
987### Function : bl31_get_next_image_info() [mandatory]
988
Achin Gupta35ca3512014-02-19 17:58:33 +0000989 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100990 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100991
992This function may execute with the MMU and data caches enabled if the platform
993port does the necessary initializations in `bl31_plat_arch_setup()`.
994
995This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000996BL2 for the next image in the security state specified by the argument. BL3-1
997uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100998state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000999(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1000should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001001
1002
Achin Gupta4f6ad662013-10-25 09:08:21 +010010033.3 Power State Coordination Interface (in BL3-1)
1004------------------------------------------------
1005
1006The ARM Trusted Firmware's implementation of the PSCI API is based around the
1007concept of an _affinity instance_. Each _affinity instance_ can be uniquely
1008identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
1009interface) and an _affinity level_. A processing element (for example, a
1010CPU) is at level 0. If the CPUs in the system are described in a tree where the
1011node above a CPU is a logical grouping of CPUs that share some state, then
1012affinity level 1 is that group of CPUs (for example, a cluster), and affinity
1013level 2 is a group of clusters (for example, the system). The implementation
1014assumes that the affinity level 1 ID can be computed from the affinity level 0
1015ID (for example, a unique cluster ID can be computed from the CPU ID). The
1016current implementation computes this on the basis of the recommended use of
1017`MPIDR` affinity fields in the ARM Architecture Reference Manual.
1018
1019BL3-1's platform initialization code exports a pointer to the platform-specific
1020power management operations required for the PSCI implementation to function
1021correctly. This information is populated in the `plat_pm_ops` structure. The
1022PSCI implementation calls members of the `plat_pm_ops` structure for performing
1023power management operations for each affinity instance. For example, the target
1024CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
1025handler (if present) is called for each affinity instance as the PSCI
1026implementation powers up each affinity level implemented in the `MPIDR` (for
1027example, CPU, cluster and system).
1028
1029The following functions must be implemented to initialize PSCI functionality in
1030the ARM Trusted Firmware.
1031
1032
1033### Function : plat_get_aff_count() [mandatory]
1034
1035 Argument : unsigned int, unsigned long
1036 Return : unsigned int
1037
1038This function may execute with the MMU and data caches enabled if the platform
1039port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1040called by the primary CPU.
1041
1042This function is called by the PSCI initialization code to detect the system
1043topology. Its purpose is to return the number of affinity instances implemented
1044at a given `affinity level` (specified by the first argument) and a given
1045`MPIDR` (specified by the second argument). For example, on a dual-cluster
1046system where first cluster implements 2 CPUs and the second cluster implements 4
1047CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
1048(`0x0`) and affinity level 0, would return 2. A call to this function with an
1049`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
1050would return 4.
1051
1052
1053### Function : plat_get_aff_state() [mandatory]
1054
1055 Argument : unsigned int, unsigned long
1056 Return : unsigned int
1057
1058This function may execute with the MMU and data caches enabled if the platform
1059port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1060called by the primary CPU.
1061
1062This function is called by the PSCI initialization code. Its purpose is to
1063return the state of an affinity instance. The affinity instance is determined by
1064the affinity ID at a given `affinity level` (specified by the first argument)
1065and an `MPIDR` (specified by the second argument). The state can be one of
1066`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
1067system topologies where certain affinity instances are unimplemented. For
1068example, consider a platform that implements a single cluster with 4 CPUs and
1069another CPU implemented directly on the interconnect with the cluster. The
1070`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
1071CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
1072is missing but needs to be accounted for to reach this single CPU in the
1073topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
1074
1075
1076### Function : plat_get_max_afflvl() [mandatory]
1077
1078 Argument : void
1079 Return : int
1080
1081This function may execute with the MMU and data caches enabled if the platform
1082port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1083called by the primary CPU.
1084
1085This function is called by the PSCI implementation both during cold and warm
1086boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001087operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001088likely that hardware will implement fewer affinity levels. This function allows
1089the PSCI implementation to consider only those affinity levels in the system
1090that the platform implements. For example, the Base AEM FVP implements two
1091clusters with a configurable number of CPUs. It reports the maximum affinity
1092level as 1, resulting in PSCI power control up to the cluster level.
1093
1094
1095### Function : platform_setup_pm() [mandatory]
1096
Sandrine Bailleux44804252014-08-06 11:27:23 +01001097 Argument : const plat_pm_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001098 Return : int
1099
1100This function may execute with the MMU and data caches enabled if the platform
1101port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1102called by the primary CPU.
1103
1104This function is called by PSCI initialization code. Its purpose is to export
1105handler routines for platform-specific power management actions by populating
1106the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1107
1108A description of each member of this structure is given below. Please refer to
Sandrine Bailleux44804252014-08-06 11:27:23 +01001109the ARM FVP specific implementation of these handlers in [plat/fvp/fvp_pm.c]
Soby Mathew539dced2014-10-02 16:56:51 +01001110as an example. A platform port is expected to implement these handlers if the
1111corresponding PSCI operation is to be supported and these handlers are expected
1112to succeed if the return type is `void`.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001113
1114#### plat_pm_ops.affinst_standby()
1115
1116Perform the platform-specific setup to enter the standby state indicated by the
Soby Mathew539dced2014-10-02 16:56:51 +01001117passed argument. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001118
1119#### plat_pm_ops.affinst_on()
1120
1121Perform the platform specific setup to power on an affinity instance, specified
Soby Mathewe146f4c2014-09-26 15:08:52 +01001122by the `MPIDR` (first argument) and `affinity level` (third argument). The
1123`state` (fourth argument) contains the current state of that affinity instance
Achin Gupta4f6ad662013-10-25 09:08:21 +01001124(ON or OFF). This is useful to determine whether any action must be taken. For
1125example, while powering on a CPU, the cluster that contains this CPU might
1126already be in the ON state. The platform decides what actions must be taken to
1127transition from the current state to the target state (indicated by the power
Soby Mathew539dced2014-10-02 16:56:51 +01001128management operation). The generic code expects the platform to return
1129E_SUCCESS on success or E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001130
1131#### plat_pm_ops.affinst_off()
1132
Soby Mathewe146f4c2014-09-26 15:08:52 +01001133Perform the platform specific setup to power off an affinity instance of the
1134calling CPU. It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001135
Soby Mathewe146f4c2014-09-26 15:08:52 +01001136The `affinity level` (first argument) and `state` (second argument) have
1137a similar meaning as described in the `affinst_on()` operation. They are
1138used to identify the affinity instance on which the call is made and its
1139current state. This gives the platform port an indication of the
Achin Gupta4f6ad662013-10-25 09:08:21 +01001140state transition it must make to perform the requested action. For example, if
1141the calling CPU is the last powered on CPU in the cluster, after powering down
1142affinity level 0 (CPU), the platform port should power down affinity level 1
Soby Mathew539dced2014-10-02 16:56:51 +01001143(the cluster) as well. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001144
Achin Gupta4f6ad662013-10-25 09:08:21 +01001145#### plat_pm_ops.affinst_suspend()
1146
Soby Mathewe146f4c2014-09-26 15:08:52 +01001147Perform the platform specific setup to power off an affinity instance of the
1148calling CPU. It is called by the PSCI `CPU_SUSPEND` API
Achin Gupta4f6ad662013-10-25 09:08:21 +01001149implementation.
1150
Soby Mathewe146f4c2014-09-26 15:08:52 +01001151The `affinity level` (second argument) and `state` (third argument) have a
1152similar meaning as described in the `affinst_on()` operation. They are used to
1153identify the affinity instance on which the call is made and its current state.
1154This gives the platform port an indication of the state transition it must
1155make to perform the requested action. For example, if the calling CPU is the
1156last powered on CPU in the cluster, after powering down affinity level 0 (CPU),
1157the platform port should power down affinity level 1 (the cluster) as well.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001158
1159The difference between turning an affinity instance off versus suspending it
1160is that in the former case, the affinity instance is expected to re-initialize
1161its state when its next powered on (see `affinst_on_finish()`). In the latter
1162case, the affinity instance is expected to save enough state so that it can
1163resume execution by restoring this state when its powered on (see
Soby Mathew539dced2014-10-02 16:56:51 +01001164`affinst_suspend_finish()`).The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001165
Achin Gupta4f6ad662013-10-25 09:08:21 +01001166#### plat_pm_ops.affinst_on_finish()
1167
1168This function is called by the PSCI implementation after the calling CPU is
1169powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1170It performs the platform-specific setup required to initialize enough state for
1171this CPU to enter the normal world and also provide secure runtime firmware
1172services.
1173
Soby Mathewe146f4c2014-09-26 15:08:52 +01001174The `affinity level` (first argument) and `state` (second argument) have a
Soby Mathew539dced2014-10-02 16:56:51 +01001175similar meaning as described in the previous operations. The generic code
1176expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001177
Achin Gupta4f6ad662013-10-25 09:08:21 +01001178#### plat_pm_ops.affinst_on_suspend()
1179
1180This function is called by the PSCI implementation after the calling CPU is
1181powered on and released from reset in response to an asynchronous wakeup
1182event, for example a timer interrupt that was programmed by the CPU during the
1183`CPU_SUSPEND` call. It performs the platform-specific setup required to
1184restore the saved state for this CPU to resume execution in the normal world
1185and also provide secure runtime firmware services.
1186
Soby Mathewe146f4c2014-09-26 15:08:52 +01001187The `affinity level` (first argument) and `state` (second argument) have a
Soby Mathew539dced2014-10-02 16:56:51 +01001188similar meaning as described in the previous operations. The generic code
1189expects the platform to succeed.
1190
1191#### plat_pm_ops.validate_power_state()
1192
1193This function is called by the PSCI implementation during the `CPU_SUSPEND`
1194call to validate the `power_state` parameter of the PSCI API. If the
1195`power_state` is known to be invalid, the platform must return
1196PSCI_E_INVALID_PARAMS as error, which is propagated back to the normal
1197world PSCI client.
1198
1199#### plat_pm_ops.validate_ns_entrypoint()
1200
1201This function is called by the PSCI implementation during the `CPU_SUSPEND`
1202and `CPU_ON` calls to validate the non-secure `entry_point` parameter passed
1203by the normal world. If the `entry_point` is known to be invalid, the platform
1204must return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1205normal world PSCI client.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001206
Achin Gupta4f6ad662013-10-25 09:08:21 +01001207BL3-1 platform initialization code must also detect the system topology and
1208the state of each affinity instance in the topology. This information is
1209critical for the PSCI runtime service to function correctly. More details are
1210provided in the description of the `plat_get_aff_count()` and
1211`plat_get_aff_state()` functions above.
1212
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010012133.4 Interrupt Management framework (in BL3-1)
1214----------------------------------------------
1215BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1216generated in either security state and targeted to EL1 or EL2 in the non-secure
1217state or EL3/S-EL1 in the secure state. The design of this framework is
1218described in the [IMF Design Guide]
1219
1220A platform should export the following APIs to support the IMF. The following
1221text briefly describes each api and its implementation on the FVP port. The API
1222implementation depends upon the type of interrupt controller present in the
1223platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1224per the version 2.0 of the [ARM GIC Architecture Specification]
1225
1226### Function : plat_interrupt_type_to_line() [mandatory]
1227
1228 Argument : uint32_t, uint32_t
1229 Return : uint32_t
1230
1231The ARM processor signals an interrupt exception either through the IRQ or FIQ
1232interrupt line. The specific line that is signaled depends on how the interrupt
1233controller (IC) reports different interrupt types from an execution context in
1234either security state. The IMF uses this API to determine which interrupt line
1235the platform IC uses to signal each type of interrupt supported by the framework
1236from a given security state.
1237
1238The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1239Guide]) indicating the target type of the interrupt, the second parameter is the
1240security state of the originating execution context. The return result is the
1241bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1242FIQ=2.
1243
1244The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1245Non-secure interrupts as IRQs from either security state.
1246
1247
1248### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1249
1250 Argument : void
1251 Return : uint32_t
1252
1253This API returns the type of the highest priority pending interrupt at the
1254platform IC. The IMF uses the interrupt type to retrieve the corresponding
1255handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1256pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1257`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1258
1259The FVP port reads the _Highest Priority Pending Interrupt Register_
1260(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1261depends upon the id value as follows.
1262
12631. id < 1022 is reported as a S-EL1 interrupt
12642. id = 1022 is reported as a Non-secure interrupt.
12653. id = 1023 is reported as an invalid interrupt type.
1266
1267
1268### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1269
1270 Argument : void
1271 Return : uint32_t
1272
1273This API returns the id of the highest priority pending interrupt at the
1274platform IC. The IMF passes the id returned by this API to the registered
1275handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1276is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1277
1278The FVP port reads the _Highest Priority Pending Interrupt Register_
1279(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1280returned by API depends upon the value of the id read from the interrupt
1281controller as follows.
1282
12831. id < 1022. id is returned as is.
12842. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1285 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1286 id is returned by the API.
12873. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1288
1289
1290### Function : plat_ic_acknowledge_interrupt() [mandatory]
1291
1292 Argument : void
1293 Return : uint32_t
1294
1295This API is used by the CPU to indicate to the platform IC that processing of
1296the highest pending interrupt has begun. It should return the id of the
1297interrupt which is being processed.
1298
1299The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1300changes the state of the highest priority pending interrupt from pending to
1301active in the interrupt controller. It returns the value read from the
1302`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1303
1304The TSP uses this API to start processing of the secure physical timer
1305interrupt.
1306
1307
1308### Function : plat_ic_end_of_interrupt() [mandatory]
1309
1310 Argument : uint32_t
1311 Return : void
1312
1313This API is used by the CPU to indicate to the platform IC that processing of
1314the interrupt corresponding to the id (passed as the parameter) has
1315finished. The id should be the same as the id returned by the
1316`plat_ic_acknowledge_interrupt()` API.
1317
1318The FVP port writes the id to the _End of Interrupt Register_
1319(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1320controller.
1321
1322The TSP uses this API to finish processing of the secure physical timer
1323interrupt.
1324
1325
1326### Function : plat_ic_get_interrupt_type() [mandatory]
1327
1328 Argument : uint32_t
1329 Return : uint32_t
1330
1331This API returns the type of the interrupt id passed as the parameter.
1332`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1333interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1334returned depending upon how the interrupt has been configured by the platform
1335IC.
1336
1337The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1338interrupts as Group1 interrupts. It reads the group value corresponding to the
1339interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1340uses the group value to determine the type of interrupt.
1341
Soby Mathewc67b09b2014-07-14 16:57:23 +010013423.5 Crash Reporting mechanism (in BL3-1)
1343----------------------------------------------
1344BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001345of the CPU to enable quick crash analysis and debugging. It requires that a
1346console is designated as the crash console by the platform which will be used to
1347print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001348
Sandrine Bailleux44804252014-08-06 11:27:23 +01001349The following functions must be implemented by the platform if it wants crash
1350reporting mechanism in BL3-1. The functions are implemented in assembly so that
1351they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001352
1353### Function : plat_crash_console_init
1354
1355 Argument : void
1356 Return : int
1357
Sandrine Bailleux44804252014-08-06 11:27:23 +01001358This API is used by the crash reporting mechanism to initialize the crash
1359console. It should only use the general purpose registers x0 to x2 to do the
1360initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001361
Sandrine Bailleux44804252014-08-06 11:27:23 +01001362The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001363console_core_init() to initialize the console.
1364
1365### Function : plat_crash_console_putc
1366
1367 Argument : int
1368 Return : int
1369
1370This API is used by the crash reporting mechanism to print a character on the
1371designated crash console. It should only use general purpose registers x1 and
1372x2 to do its work. The parameter and the return value are in general purpose
1373register x0.
1374
Sandrine Bailleux44804252014-08-06 11:27:23 +01001375The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001376console_core_putc() to print the character on the console.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001377
Soby Mathew27713fb2014-09-08 17:51:01 +010013784. Build flags
1379---------------
1380
1381There are some build flags which can be defined by the platform to control
1382inclusion or exclusion of certain BL stages from the FIP image. These flags
1383need to be defined in the platform makefile which will get included by the
1384build system.
1385
1386* **NEED_BL30**
1387 This flag if defined by the platform mandates that a BL3-0 binary should
1388 be included in the FIP image. The path to the BL3-0 binary can be specified
1389 by the `BL30` build option (see build options in the [User Guide]).
1390
1391* **NEED_BL33**
1392 By default, this flag is defined `yes` by the build system and `BL33`
1393 build option should be supplied as a build option. The platform has the option
1394 of excluding the BL3-3 image in the `fip` image by defining this flag to
1395 `no`.
1396
13975. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001398-------------
1399
1400To avoid subtle toolchain behavioral dependencies, the header files provided
1401by the compiler are not used. The software is built with the `-nostdinc` flag
1402to ensure no headers are included from the toolchain inadvertently. Instead the
1403required headers are included in the ARM Trusted Firmware source tree. The
1404library only contains those C library definitions required by the local
1405implementation. If more functionality is required, the needed library functions
1406will need to be added to the local implementation.
1407
1408Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1409headers have been cut down in order to simplify the implementation. In order to
1410minimize changes to the header files, the [FreeBSD] layout has been maintained.
1411The generic C library definitions can be found in `include/stdlib` with more
1412system and machine specific declarations in `include/stdlib/sys` and
1413`include/stdlib/machine`.
1414
1415The local C library implementations can be found in `lib/stdlib`. In order to
1416extend the C library these files may need to be modified. It is recommended to
1417use a release version of [FreeBSD] as a starting point.
1418
1419The C library header files in the [FreeBSD] source tree are located in the
1420`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1421can be found in the `sys/<machine-type>` directories. These files define things
1422like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1423port for [FreeBSD] does not yet exist, the machine specific definitions are
1424based on existing machine types with similar properties (for example SPARC64).
1425
1426Where possible, C library function implementations were taken from [FreeBSD]
1427as found in the `lib/libc` directory.
1428
1429A copy of the [FreeBSD] sources can be downloaded with `git`.
1430
1431 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1432
1433
Soby Mathew27713fb2014-09-08 17:51:01 +010014346. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001435-----------------------------
1436
1437In order to improve platform independence and portability an storage abstraction
1438layer is used to load data from non-volatile platform storage.
1439
1440Each platform should register devices and their drivers via the Storage layer.
1441These drivers then need to be initialized by bootloader phases as
1442required in their respective `blx_platform_setup()` functions. Currently
1443storage access is only required by BL1 and BL2 phases. The `load_image()`
1444function uses the storage layer to access non-volatile platform storage.
1445
1446It is mandatory to implement at least one storage driver. For the FVP the
1447Firmware Image Package(FIP) driver is provided as the default means to load data
1448from storage (see the "Firmware Image Package" section in the [User Guide]).
1449The storage layer is described in the header file `include/io_storage.h`. The
1450implementation of the common library is in `lib/io_storage.c` and the driver
1451files are located in `drivers/io/`.
1452
1453Each IO driver must provide `io_dev_*` structures, as described in
1454`drivers/io/io_driver.h`. These are returned via a mandatory registration
1455function that is called on platform initialization. The semi-hosting driver
1456implementation in `io_semihosting.c` can be used as an example.
1457
1458The Storage layer provides mechanisms to initialize storage devices before
1459IO operations are called. The basic operations supported by the layer
1460include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1461Drivers do not have to implement all operations, but each platform must
1462provide at least one driver for a device capable of supporting generic
1463operations such as loading a bootloader image.
1464
1465The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001466firmware. These images are specified by using their names, as defined in
1467[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1468then returns a reference to a device and a driver-specific `spec` which will be
1469understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001470
1471The layer is designed in such a way that is it possible to chain drivers with
1472other drivers. For example, file-system drivers may be implemented on top of
1473physical block devices, both represented by IO devices with corresponding
1474drivers. In such a case, the file-system "binding" with the block device may
1475be deferred until the file-system device is initialised.
1476
1477The abstraction currently depends on structures being statically allocated
1478by the drivers and callers, as the system does not yet provide a means of
1479dynamically allocating memory. This may also have the affect of limiting the
1480amount of open resources per driver.
1481
1482
Achin Gupta4f6ad662013-10-25 09:08:21 +01001483- - - - - - - - - - - - - - - - - - - - - - - - - -
1484
Dan Handleye83b0ca2014-01-14 18:17:09 +00001485_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001486
1487
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001488[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1489[IMF Design Guide]: interrupt-framework-design.md
1490[User Guide]: user-guide.md
1491[FreeBSD]: http://www.freebsd.org
Yatharth Kochar79a97b22014-11-20 18:09:41 +00001492[Firmware Design Guide]: firmware-design.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001493
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001494[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1495[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001496[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1497[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001498[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1499[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1500[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001501[include/plat/common/platform.h]: ../include/plat/common/platform.h