blob: 2f4b0c92a27c4933abad6fae7b5d831cc771a609 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
AlexeiFedorov2f30f102023-03-13 19:37:46 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000088#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
89#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
90#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
91#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
92#define ICC_IAR0_EL1 S3_0_C12_C8_0
93#define ICC_IAR1_EL1 S3_0_C12_C12_0
94#define ICC_EOIR0_EL1 S3_0_C12_C8_1
95#define ICC_EOIR1_EL1 S3_0_C12_C12_1
96#define ICC_SGI0R_EL1 S3_0_C12_C11_7
97
98#define ICV_CTRL_EL1 S3_0_C12_C12_4
99#define ICV_IAR1_EL1 S3_0_C12_C12_0
100#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
101#define ICV_EOIR1_EL1 S3_0_C12_C12_1
102#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200103
104/*******************************************************************************
105 * Generic timer memory mapped registers & offsets
106 ******************************************************************************/
107#define CNTCR_OFF U(0x000)
108#define CNTFID_OFF U(0x020)
109
110#define CNTCR_EN (U(1) << 0)
111#define CNTCR_HDBG (U(1) << 1)
112#define CNTCR_FCREQ(x) ((x) << 8)
113
114/*******************************************************************************
115 * System register bit definitions
116 ******************************************************************************/
117/* CLIDR definitions */
118#define LOUIS_SHIFT U(21)
119#define LOC_SHIFT U(24)
120#define CLIDR_FIELD_WIDTH U(3)
121
122/* CSSELR definitions */
123#define LEVEL_SHIFT U(1)
124
125/* Data cache set/way op type defines */
126#define DCISW U(0x0)
127#define DCCISW U(0x1)
128#define DCCSW U(0x2)
129
130/* ID_AA64PFR0_EL1 definitions */
131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
135#define ID_AA64PFR0_AMU_SHIFT U(44)
136#define ID_AA64PFR0_AMU_LENGTH U(4)
137#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500138#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
139#define ID_AA64PFR0_AMU_V1 U(0x1)
140#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200141#define ID_AA64PFR0_ELX_MASK ULL(0xf)
142#define ID_AA64PFR0_SVE_SHIFT U(32)
143#define ID_AA64PFR0_SVE_MASK ULL(0xf)
144#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000145#define ID_AA64PFR0_MPAM_SHIFT U(40)
146#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000147#define ID_AA64PFR0_DIT_SHIFT U(48)
148#define ID_AA64PFR0_DIT_MASK ULL(0xf)
149#define ID_AA64PFR0_DIT_LENGTH U(4)
150#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200151#define ID_AA64PFR0_CSV2_SHIFT U(56)
152#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
153#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500154#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
155#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
156#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
157#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
158#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200159
160/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000161#define ID_AA64DFR0_PMS_SHIFT U(32)
162#define ID_AA64DFR0_PMS_LENGTH U(4)
163#define ID_AA64DFR0_PMS_MASK ULL(0xf)
164#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
165#define ID_AA64DFR0_SPE U(1)
166#define ID_AA64DFR0_SPE_V1P1 U(2)
167#define ID_AA64DFR0_SPE_V1P2 U(3)
168#define ID_AA64DFR0_SPE_V1P3 U(4)
169#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200170
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100171/* ID_AA64DFR0_EL1.DEBUG definitions */
172#define ID_AA64DFR0_DEBUG_SHIFT U(0)
173#define ID_AA64DFR0_DEBUG_LENGTH U(4)
174#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100175#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
176 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100177#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
178#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
179#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
180#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
181
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100182/* ID_AA64DFR0_EL1.HPMN0 definitions */
183#define ID_AA64DFR0_HPMN0_SHIFT U(60)
184#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
185#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
186
johpow018c3da8b2022-01-31 18:14:41 -0600187/* ID_AA64DFR0_EL1.BRBE definitions */
188#define ID_AA64DFR0_BRBE_SHIFT U(52)
189#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
190#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
191
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100192/* ID_AA64DFR0_EL1.TraceBuffer definitions */
193#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
194#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
195#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
196
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100197/* ID_DFR0_EL1.Tracefilt definitions */
198#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
199#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
200#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
201
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100202/* ID_AA64DFR0_EL1.PMUVer definitions */
203#define ID_AA64DFR0_PMUVER_SHIFT U(8)
204#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
205#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
206
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100207/* ID_AA64DFR0_EL1.TraceVer definitions */
208#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
209#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
210#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define EL_IMPL_NONE ULL(0)
213#define EL_IMPL_A64ONLY ULL(1)
214#define EL_IMPL_A64_A32 ULL(2)
215
216#define ID_AA64PFR0_GIC_SHIFT U(24)
217#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000218#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200219
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100220/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000221#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100222#define ID_AA64ISAR1_GPI_SHIFT U(28)
223#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000224#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100225#define ID_AA64ISAR1_GPA_SHIFT U(24)
226#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000227#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100228#define ID_AA64ISAR1_API_SHIFT U(8)
229#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000230#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100231#define ID_AA64ISAR1_APA_SHIFT U(4)
232#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000233#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100234
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000235/* ID_AA64ISAR2_EL1 definitions */
236#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
237#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
238#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
239#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400240#define ID_AA64ISAR2_GPA3_SHIFT U(8)
241#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
242#define ID_AA64ISAR2_APA3_SHIFT U(12)
243#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000244
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000245/* ID_AA64MMFR0_EL1 definitions */
246#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
247#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
248
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200249#define PARANGE_0000 U(32)
250#define PARANGE_0001 U(36)
251#define PARANGE_0010 U(40)
252#define PARANGE_0011 U(42)
253#define PARANGE_0100 U(44)
254#define PARANGE_0101 U(48)
255#define PARANGE_0110 U(52)
256
Jimmy Brisson945095a2020-04-16 10:54:59 -0500257#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
258#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
259#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
260#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
261#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
262
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500263#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
264#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
265#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
266#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
267
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200268#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
269#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
270#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
271#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
272
273#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
274#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
275#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
276#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
277
278#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
279#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
280#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
281#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
282
Daniel Boulby39e4df22021-02-02 19:27:41 +0000283/* ID_AA64MMFR1_EL1 definitions */
284#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
285#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
286#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
287#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
288#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
289#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600290#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
291#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
292#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
293#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000294#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
295#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
296#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000297
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000298/* ID_AA64MMFR2_EL1 definitions */
299#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000300
301#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
302#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
303
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000304#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
305#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
306
307/* ID_AA64PFR1_EL1 definitions */
308#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
309#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
310
311#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
312
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100313#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
314#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
315
316#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
317
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200318#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
319#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
320
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400321#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
322#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
323
324#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
325#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
326
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200327#define MTE_UNIMPLEMENTED ULL(0)
328#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
329#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
330
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000331#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
332#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
333#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
334#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
johpow0150ccb552020-11-10 19:22:13 -0600335
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000336/* ID_PFR1_EL1 definitions */
337#define ID_PFR1_VIRTEXT_SHIFT U(12)
338#define ID_PFR1_VIRTEXT_MASK U(0xf)
339#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
340 & ID_PFR1_VIRTEXT_MASK)
341
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200342/* SCTLR definitions */
343#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
344 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
345 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
346
347#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
348 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define SCTLR_AARCH32_EL1_RES1 \
350 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
351 (U(1) << 4) | (U(1) << 3))
352
353#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
354 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
355 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200356
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000357#define SCTLR_M_BIT (ULL(1) << 0)
358#define SCTLR_A_BIT (ULL(1) << 1)
359#define SCTLR_C_BIT (ULL(1) << 2)
360#define SCTLR_SA_BIT (ULL(1) << 3)
361#define SCTLR_SA0_BIT (ULL(1) << 4)
362#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
363#define SCTLR_ITD_BIT (ULL(1) << 7)
364#define SCTLR_SED_BIT (ULL(1) << 8)
365#define SCTLR_UMA_BIT (ULL(1) << 9)
366#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100367#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000368#define SCTLR_DZE_BIT (ULL(1) << 14)
369#define SCTLR_UCT_BIT (ULL(1) << 15)
370#define SCTLR_NTWI_BIT (ULL(1) << 16)
371#define SCTLR_NTWE_BIT (ULL(1) << 18)
372#define SCTLR_WXN_BIT (ULL(1) << 19)
373#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100374#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000375#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000376#define SCTLR_E0E_BIT (ULL(1) << 24)
377#define SCTLR_EE_BIT (ULL(1) << 25)
378#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100379#define SCTLR_EnDA_BIT (ULL(1) << 27)
380#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000381#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000382#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200383#define SCTLR_RESET_VAL SCTLR_EL3_RES1
384
385/* CPACR_El1 definitions */
386#define CPACR_EL1_FPEN(x) ((x) << 20)
387#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
388#define CPACR_EL1_FP_TRAP_ALL U(0x2)
389#define CPACR_EL1_FP_TRAP_NONE U(0x3)
390
391/* SCR definitions */
392#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500393#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200394#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200395#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000396#define SCR_API_BIT (U(1) << 17)
397#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200398#define SCR_TWE_BIT (U(1) << 13)
399#define SCR_TWI_BIT (U(1) << 12)
400#define SCR_ST_BIT (U(1) << 11)
401#define SCR_RW_BIT (U(1) << 10)
402#define SCR_SIF_BIT (U(1) << 9)
403#define SCR_HCE_BIT (U(1) << 8)
404#define SCR_SMD_BIT (U(1) << 7)
405#define SCR_EA_BIT (U(1) << 3)
406#define SCR_FIQ_BIT (U(1) << 2)
407#define SCR_IRQ_BIT (U(1) << 1)
408#define SCR_NS_BIT (U(1) << 0)
409#define SCR_VALID_BIT_MASK U(0x2f8f)
410#define SCR_RESET_VAL SCR_RES1_BITS
411
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412/* MDCR_EL3 definitions */
413#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100414#define MDCR_SPD32_LEGACY ULL(0x0)
415#define MDCR_SPD32_DISABLE ULL(0x2)
416#define MDCR_SPD32_ENABLE ULL(0x3)
417#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000418#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100419#define MDCR_NSPB_EL1 ULL(0x3)
420#define MDCR_TDOSA_BIT (ULL(1) << 10)
421#define MDCR_TDA_BIT (ULL(1) << 9)
422#define MDCR_TPM_BIT (ULL(1) << 6)
423#define MDCR_SCCD_BIT (ULL(1) << 23)
424#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000425
426/* MDCR_EL2 definitions */
427#define MDCR_EL2_TPMS (U(1) << 14)
428#define MDCR_EL2_E2PB(x) ((x) << 12)
429#define MDCR_EL2_E2PB_EL1 U(0x3)
430#define MDCR_EL2_TDRA_BIT (U(1) << 11)
431#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
432#define MDCR_EL2_TDA_BIT (U(1) << 9)
433#define MDCR_EL2_TDE_BIT (U(1) << 8)
434#define MDCR_EL2_HPME_BIT (U(1) << 7)
435#define MDCR_EL2_TPM_BIT (U(1) << 6)
436#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100437#define MDCR_EL2_HPMN_SHIFT U(0)
438#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000439#define MDCR_EL2_RESET_VAL U(0x0)
440
441/* HSTR_EL2 definitions */
442#define HSTR_EL2_RESET_VAL U(0x0)
443#define HSTR_EL2_T_MASK U(0xff)
444
445/* CNTHP_CTL_EL2 definitions */
446#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
447#define CNTHP_CTL_RESET_VAL U(0x0)
448
449/* VTTBR_EL2 definitions */
450#define VTTBR_RESET_VAL ULL(0x0)
451#define VTTBR_VMID_MASK ULL(0xff)
452#define VTTBR_VMID_SHIFT U(48)
453#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
454#define VTTBR_BADDR_SHIFT U(0)
455
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200456/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500457#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000458#define HCR_API_BIT (ULL(1) << 41)
459#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000460#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000461#define HCR_TGE_BIT (ULL(1) << 27)
462#define HCR_RW_SHIFT U(31)
463#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
464#define HCR_AMO_BIT (ULL(1) << 5)
465#define HCR_IMO_BIT (ULL(1) << 4)
466#define HCR_FMO_BIT (ULL(1) << 3)
467
468/* ISR definitions */
469#define ISR_A_SHIFT U(8)
470#define ISR_I_SHIFT U(7)
471#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200472
473/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000474#define CNTHCTL_RESET_VAL U(0x0)
475#define EVNTEN_BIT (U(1) << 2)
476#define EL1PCEN_BIT (U(1) << 1)
477#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200478
479/* CNTKCTL_EL1 definitions */
480#define EL0PTEN_BIT (U(1) << 9)
481#define EL0VTEN_BIT (U(1) << 8)
482#define EL0PCTEN_BIT (U(1) << 0)
483#define EL0VCTEN_BIT (U(1) << 1)
484#define EVNTEN_BIT (U(1) << 2)
485#define EVNTDIR_BIT (U(1) << 3)
486#define EVNTI_SHIFT U(4)
487#define EVNTI_MASK U(0xf)
488
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000489/* CPTR_EL3 definitions */
490#define TCPAC_BIT (U(1) << 31)
491#define TAM_BIT (U(1) << 30)
492#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600493#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000494#define TFP_BIT (U(1) << 10)
495#define CPTR_EZ_BIT (U(1) << 8)
496#define CPTR_EL3_RESET_VAL U(0x0)
497
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000499#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
500#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
501#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600502#define CPTR_EL2_SMEN_MASK ULL(0x3)
503#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000504#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600505#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000506#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
507#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000508#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200509
510/* CPSR/SPSR definitions */
511#define DAIF_FIQ_BIT (U(1) << 0)
512#define DAIF_IRQ_BIT (U(1) << 1)
513#define DAIF_ABT_BIT (U(1) << 2)
514#define DAIF_DBG_BIT (U(1) << 3)
515#define SPSR_DAIF_SHIFT U(6)
516#define SPSR_DAIF_MASK U(0xf)
517
518#define SPSR_AIF_SHIFT U(6)
519#define SPSR_AIF_MASK U(0x7)
520
521#define SPSR_E_SHIFT U(9)
522#define SPSR_E_MASK U(0x1)
523#define SPSR_E_LITTLE U(0x0)
524#define SPSR_E_BIG U(0x1)
525
526#define SPSR_T_SHIFT U(5)
527#define SPSR_T_MASK U(0x1)
528#define SPSR_T_ARM U(0x0)
529#define SPSR_T_THUMB U(0x1)
530
531#define SPSR_M_SHIFT U(4)
532#define SPSR_M_MASK U(0x1)
533#define SPSR_M_AARCH64 U(0x0)
534#define SPSR_M_AARCH32 U(0x1)
535
536#define DISABLE_ALL_EXCEPTIONS \
537 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
538
539#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
540
541/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000542 * RMR_EL3 definitions
543 */
544#define RMR_EL3_RR_BIT (U(1) << 1)
545#define RMR_EL3_AA64_BIT (U(1) << 0)
546
547/*
548 * HI-VECTOR address for AArch32 state
549 */
550#define HI_VECTOR_BASE U(0xFFFF0000)
551
552/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200553 * TCR defintions
554 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000555#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200556#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200557#define TCR_EL1_IPS_SHIFT U(32)
558#define TCR_EL2_PS_SHIFT U(16)
559#define TCR_EL3_PS_SHIFT U(16)
560
561#define TCR_TxSZ_MIN ULL(16)
562#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000563#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200564
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100565#define TCR_T0SZ_SHIFT U(0)
566#define TCR_T1SZ_SHIFT U(16)
567
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200568/* (internal) physical address size bits in EL3/EL1 */
569#define TCR_PS_BITS_4GB ULL(0x0)
570#define TCR_PS_BITS_64GB ULL(0x1)
571#define TCR_PS_BITS_1TB ULL(0x2)
572#define TCR_PS_BITS_4TB ULL(0x3)
573#define TCR_PS_BITS_16TB ULL(0x4)
574#define TCR_PS_BITS_256TB ULL(0x5)
575
576#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
577#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
578#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
579#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
580#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
581#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
582
583#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
584#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
585#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
586#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
587
588#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
589#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
590#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
591#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
592
593#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
594#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
595#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
596
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100597#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
598#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
599#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
600#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
601
602#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
603#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
604#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
605#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
606
607#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
608#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
609#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
610
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200611#define TCR_TG0_SHIFT U(14)
612#define TCR_TG0_MASK ULL(3)
613#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
614#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
615#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
616
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100617#define TCR_TG1_SHIFT U(30)
618#define TCR_TG1_MASK ULL(3)
619#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
620#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
621#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
622
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200623#define TCR_EPD0_BIT (ULL(1) << 7)
624#define TCR_EPD1_BIT (ULL(1) << 23)
625
626#define MODE_SP_SHIFT U(0x0)
627#define MODE_SP_MASK U(0x1)
628#define MODE_SP_EL0 U(0x0)
629#define MODE_SP_ELX U(0x1)
630
631#define MODE_RW_SHIFT U(0x4)
632#define MODE_RW_MASK U(0x1)
633#define MODE_RW_64 U(0x0)
634#define MODE_RW_32 U(0x1)
635
636#define MODE_EL_SHIFT U(0x2)
637#define MODE_EL_MASK U(0x3)
638#define MODE_EL3 U(0x3)
639#define MODE_EL2 U(0x2)
640#define MODE_EL1 U(0x1)
641#define MODE_EL0 U(0x0)
642
643#define MODE32_SHIFT U(0)
644#define MODE32_MASK U(0xf)
645#define MODE32_usr U(0x0)
646#define MODE32_fiq U(0x1)
647#define MODE32_irq U(0x2)
648#define MODE32_svc U(0x3)
649#define MODE32_mon U(0x6)
650#define MODE32_abt U(0x7)
651#define MODE32_hyp U(0xa)
652#define MODE32_und U(0xb)
653#define MODE32_sys U(0xf)
654
655#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
656#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
657#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
658#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
659
660#define SPSR_64(el, sp, daif) \
661 ((MODE_RW_64 << MODE_RW_SHIFT) | \
662 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
663 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
664 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
665
666#define SPSR_MODE32(mode, isa, endian, aif) \
667 ((MODE_RW_32 << MODE_RW_SHIFT) | \
668 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
669 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
670 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
671 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
672
673/*
674 * TTBR Definitions
675 */
676#define TTBR_CNP_BIT ULL(0x1)
677
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000678/*
679 * CTR_EL0 definitions
680 */
681#define CTR_CWG_SHIFT U(24)
682#define CTR_CWG_MASK U(0xf)
683#define CTR_ERG_SHIFT U(20)
684#define CTR_ERG_MASK U(0xf)
685#define CTR_DMINLINE_SHIFT U(16)
686#define CTR_DMINLINE_MASK U(0xf)
687#define CTR_L1IP_SHIFT U(14)
688#define CTR_L1IP_MASK U(0x3)
689#define CTR_IMINLINE_SHIFT U(0)
690#define CTR_IMINLINE_MASK U(0xf)
691
692#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
693
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000694/*
695 * FPCR definitions
696 */
697#define FPCR_FIZ_BIT (ULL(1) << 0)
698#define FPCR_AH_BIT (ULL(1) << 1)
699#define FPCR_NEP_BIT (ULL(1) << 2)
700
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200701/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000702#define CNTP_CTL_ENABLE_SHIFT U(0)
703#define CNTP_CTL_IMASK_SHIFT U(1)
704#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200705
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000706#define CNTP_CTL_ENABLE_MASK U(1)
707#define CNTP_CTL_IMASK_MASK U(1)
708#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200709
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200710/* Exception Syndrome register bits and bobs */
711#define ESR_EC_SHIFT U(26)
712#define ESR_EC_MASK U(0x3f)
713#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100714#define ESR_ISS_SHIFT U(0x0)
715#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716#define EC_UNKNOWN U(0x0)
717#define EC_WFE_WFI U(0x1)
718#define EC_AARCH32_CP15_MRC_MCR U(0x3)
719#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
720#define EC_AARCH32_CP14_MRC_MCR U(0x5)
721#define EC_AARCH32_CP14_LDC_STC U(0x6)
722#define EC_FP_SIMD U(0x7)
723#define EC_AARCH32_CP10_MRC U(0x8)
724#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
725#define EC_ILLEGAL U(0xe)
726#define EC_AARCH32_SVC U(0x11)
727#define EC_AARCH32_HVC U(0x12)
728#define EC_AARCH32_SMC U(0x13)
729#define EC_AARCH64_SVC U(0x15)
730#define EC_AARCH64_HVC U(0x16)
731#define EC_AARCH64_SMC U(0x17)
732#define EC_AARCH64_SYS U(0x18)
733#define EC_IABORT_LOWER_EL U(0x20)
734#define EC_IABORT_CUR_EL U(0x21)
735#define EC_PC_ALIGN U(0x22)
736#define EC_DABORT_LOWER_EL U(0x24)
737#define EC_DABORT_CUR_EL U(0x25)
738#define EC_SP_ALIGN U(0x26)
739#define EC_AARCH32_FP U(0x28)
740#define EC_AARCH64_FP U(0x2c)
741#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100742/* Data Fault Status code, not all error codes listed */
743#define ISS_DFSC_MASK U(0x3f)
744#define DFSC_EXT_DABORT U(0x10)
745#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100746/* ISS encoding an exception from HVC or SVC instruction execution */
747#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200748
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000749/*
750 * External Abort bit in Instruction and Data Aborts synchronous exception
751 * syndromes.
752 */
753#define ESR_ISS_EABORT_EA_BIT U(9)
754
755#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100756#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000757
758/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
759#define RMR_RESET_REQUEST_SHIFT U(0x1)
760#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200761
762/*******************************************************************************
763 * Definitions of register offsets, fields and macros for CPU system
764 * instructions.
765 ******************************************************************************/
766
767#define TLBI_ADDR_SHIFT U(12)
768#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
769#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
770
771/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000772 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
773 * system level implementation of the Generic Timer.
774 ******************************************************************************/
775#define CNTCTLBASE_CNTFRQ U(0x0)
776#define CNTNSAR U(0x4)
777#define CNTNSAR_NS_SHIFT(x) (x)
778
779#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
780#define CNTACR_RPCT_SHIFT U(0x0)
781#define CNTACR_RVCT_SHIFT U(0x1)
782#define CNTACR_RFRQ_SHIFT U(0x2)
783#define CNTACR_RVOFF_SHIFT U(0x3)
784#define CNTACR_RWVT_SHIFT U(0x4)
785#define CNTACR_RWPT_SHIFT U(0x5)
786
787/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200788 * Definitions of register offsets and fields in the CNTBaseN Frame of the
789 * system level implementation of the Generic Timer.
790 ******************************************************************************/
791/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000792#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200793/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000794#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200795/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000796#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200797/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000798#define CNTP_CTL U(0x2c)
799
800/* PMCR_EL0 definitions */
801#define PMCR_EL0_RESET_VAL U(0x0)
802#define PMCR_EL0_N_SHIFT U(11)
803#define PMCR_EL0_N_MASK U(0x1f)
804#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
805#define PMCR_EL0_LC_BIT (U(1) << 6)
806#define PMCR_EL0_DP_BIT (U(1) << 5)
807#define PMCR_EL0_X_BIT (U(1) << 4)
808#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100809#define PMCR_EL0_C_BIT (U(1) << 2)
810#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100811#define PMCR_EL0_E_BIT (U(1) << 0)
812
813/* PMCNTENSET_EL0 definitions */
814#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
815#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
816
817/* PMEVTYPER<n>_EL0 definitions */
818#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000819#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100820#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000821#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100822#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
823#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
824#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
825#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000826#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
827#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
828#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
829#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100830#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100831
832/* PMCCFILTR_EL0 definitions */
833#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000834#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100835#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
836#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
837#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100838#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000839#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
840#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
841#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
842#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100843
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100844/* PMSELR_EL0 definitions */
845#define PMSELR_EL0_SEL_SHIFT U(0)
846#define PMSELR_EL0_SEL_MASK U(0x1f)
847
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100848/* PMU event counter ID definitions */
849#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000850
851/*******************************************************************************
852 * Definitions for system register interface to SVE
853 ******************************************************************************/
854#define ZCR_EL3 S3_6_C1_C2_0
855#define ZCR_EL2 S3_4_C1_C2_0
856
857/* ZCR_EL3 definitions */
858#define ZCR_EL3_LEN_MASK U(0xf)
859
860/* ZCR_EL2 definitions */
861#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200862
863/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600864 * Definitions for system register interface to SME
865 ******************************************************************************/
866#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
867#define SVCR S3_3_C4_C2_2
868#define TPIDR2_EL0 S3_3_C13_C0_5
869#define SMCR_EL2 S3_4_C1_C2_6
870
871/* ID_AA64SMFR0_EL1 definitions */
872#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
873
874/* SVCR definitions */
875#define SVCR_ZA_BIT (U(1) << 1)
876#define SVCR_SM_BIT (U(1) << 0)
877
878/* SMPRI_EL1 definitions */
879#define SMPRI_EL1_PRIORITY_SHIFT U(0)
880#define SMPRI_EL1_PRIORITY_MASK U(0xf)
881
882/* SMPRIMAP_EL2 definitions */
883/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
884#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
885#define SMPRIMAP_EL2_MAP_MASK U(0xf)
886
887/* SMCR_ELx definitions */
888#define SMCR_ELX_LEN_SHIFT U(0)
889#define SMCR_ELX_LEN_MASK U(0x1ff)
890#define SMCR_ELX_FA64_BIT (U(1) << 31)
891
892/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200893 * Definitions of MAIR encodings for device and normal memory
894 ******************************************************************************/
895/*
896 * MAIR encodings for device memory attributes.
897 */
898#define MAIR_DEV_nGnRnE ULL(0x0)
899#define MAIR_DEV_nGnRE ULL(0x4)
900#define MAIR_DEV_nGRE ULL(0x8)
901#define MAIR_DEV_GRE ULL(0xc)
902
903/*
904 * MAIR encodings for normal memory attributes.
905 *
906 * Cache Policy
907 * WT: Write Through
908 * WB: Write Back
909 * NC: Non-Cacheable
910 *
911 * Transient Hint
912 * NTR: Non-Transient
913 * TR: Transient
914 *
915 * Allocation Policy
916 * RA: Read Allocate
917 * WA: Write Allocate
918 * RWA: Read and Write Allocate
919 * NA: No Allocation
920 */
921#define MAIR_NORM_WT_TR_WA ULL(0x1)
922#define MAIR_NORM_WT_TR_RA ULL(0x2)
923#define MAIR_NORM_WT_TR_RWA ULL(0x3)
924#define MAIR_NORM_NC ULL(0x4)
925#define MAIR_NORM_WB_TR_WA ULL(0x5)
926#define MAIR_NORM_WB_TR_RA ULL(0x6)
927#define MAIR_NORM_WB_TR_RWA ULL(0x7)
928#define MAIR_NORM_WT_NTR_NA ULL(0x8)
929#define MAIR_NORM_WT_NTR_WA ULL(0x9)
930#define MAIR_NORM_WT_NTR_RA ULL(0xa)
931#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
932#define MAIR_NORM_WB_NTR_NA ULL(0xc)
933#define MAIR_NORM_WB_NTR_WA ULL(0xd)
934#define MAIR_NORM_WB_NTR_RA ULL(0xe)
935#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
936
937#define MAIR_NORM_OUTER_SHIFT U(4)
938
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000939#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
940 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200941
942/* PAR_EL1 fields */
943#define PAR_F_SHIFT U(0)
944#define PAR_F_MASK ULL(0x1)
945#define PAR_ADDR_SHIFT U(12)
946#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
947
948/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000949 * Definitions for system register interface to SPE
950 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000951#define PMSCR_EL1 S3_0_C9_C9_0
952#define PMSNEVFR_EL1 S3_0_C9_C9_1
953#define PMSICR_EL1 S3_0_C9_C9_2
954#define PMSIRR_EL1 S3_0_C9_C9_3
955#define PMSFCR_EL1 S3_0_C9_C9_4
956#define PMSEVFR_EL1 S3_0_C9_C9_5
957#define PMSLATFR_EL1 S3_0_C9_C9_6
958#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000959#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000960#define PMBPTR_EL1 S3_0_C9_C10_1
961#define PMBSR_EL1 S3_0_C9_C10_3
962#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000963
964/*******************************************************************************
965 * Definitions for system register interface to MPAM
966 ******************************************************************************/
967#define MPAMIDR_EL1 S3_0_C10_C4_4
968#define MPAM2_EL2 S3_4_C10_C5_0
969#define MPAMHCR_EL2 S3_4_C10_C4_0
970#define MPAM3_EL3 S3_6_C10_C5_0
971
972/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200973 * Definitions for system register interface to AMU for ARMv8.4 onwards
974 ******************************************************************************/
975#define AMCR_EL0 S3_3_C13_C2_0
976#define AMCFGR_EL0 S3_3_C13_C2_1
977#define AMCGCR_EL0 S3_3_C13_C2_2
978#define AMUSERENR_EL0 S3_3_C13_C2_3
979#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
980#define AMCNTENSET0_EL0 S3_3_C13_C2_5
981#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
982#define AMCNTENSET1_EL0 S3_3_C13_C3_1
983
984/* Activity Monitor Group 0 Event Counter Registers */
985#define AMEVCNTR00_EL0 S3_3_C13_C4_0
986#define AMEVCNTR01_EL0 S3_3_C13_C4_1
987#define AMEVCNTR02_EL0 S3_3_C13_C4_2
988#define AMEVCNTR03_EL0 S3_3_C13_C4_3
989
990/* Activity Monitor Group 0 Event Type Registers */
991#define AMEVTYPER00_EL0 S3_3_C13_C6_0
992#define AMEVTYPER01_EL0 S3_3_C13_C6_1
993#define AMEVTYPER02_EL0 S3_3_C13_C6_2
994#define AMEVTYPER03_EL0 S3_3_C13_C6_3
995
996/* Activity Monitor Group 1 Event Counter Registers */
997#define AMEVCNTR10_EL0 S3_3_C13_C12_0
998#define AMEVCNTR11_EL0 S3_3_C13_C12_1
999#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1000#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1001#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1002#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1003#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1004#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1005#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1006#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1007#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1008#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1009#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1010#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1011#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1012#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1013
1014/* Activity Monitor Group 1 Event Type Registers */
1015#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1016#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1017#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1018#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1019#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1020#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1021#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1022#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1023#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1024#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1025#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1026#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1027#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1028#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1029#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1030#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1031
johpow01b7d752a2020-10-08 17:29:11 -05001032/* AMCFGR_EL0 definitions */
1033#define AMCFGR_EL0_NCG_SHIFT U(28)
1034#define AMCFGR_EL0_NCG_MASK U(0xf)
1035
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001036/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001037#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1038#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1039#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001040
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001041/* MPAM register definitions */
1042#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001043#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1044
1045#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1046#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001047
1048#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1049
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001050/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001051 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1052 ******************************************************************************/
1053
1054/* Definition for register defining which virtual offsets are implemented. */
1055#define AMCG1IDR_EL0 S3_3_C13_C2_6
1056#define AMCG1IDR_CTR_MASK ULL(0xffff)
1057#define AMCG1IDR_CTR_SHIFT U(0)
1058#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1059#define AMCG1IDR_VOFF_SHIFT U(16)
1060
1061/* New bit added to AMCR_EL0 */
1062#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1063
1064/* Definitions for virtual offset registers for architected event counters. */
1065/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1066#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1067#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1068#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1069
1070/* Definitions for virtual offset registers for auxiliary event counters. */
1071#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1072#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1073#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1074#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1075#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1076#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1077#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1078#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1079#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1080#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1081#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1082#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1083#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1084#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1085#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1086#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1087
1088/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001089 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001090 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001091#define DISR_EL1 S3_0_C12_C1_1
1092#define DISR_A_BIT U(31)
1093
1094#define ERRIDR_EL1 S3_0_C5_C3_0
1095#define ERRIDR_MASK U(0xffff)
1096
1097#define ERRSELR_EL1 S3_0_C5_C3_1
1098
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001099/* System register access to Standard Error Record registers */
1100#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001101#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001102#define ERXSTATUS_EL1 S3_0_C5_C4_2
1103#define ERXADDR_EL1 S3_0_C5_C4_3
1104#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001105#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1106#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001107#define ERXMISC0_EL1 S3_0_C5_C5_0
1108#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001109
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001110#define ERXCTLR_ED_BIT (U(1) << 0)
1111#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001112
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001113#define ERXPFGCTL_UC_BIT (U(1) << 1)
1114#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1115#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001116
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001117/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001118 * Armv8.1 Registers - Privileged Access Never Registers
1119 ******************************************************************************/
1120#define PAN S3_0_C4_C2_3
1121#define PAN_BIT BIT(22)
1122
1123/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001124 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001125 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001126#define APIAKeyLo_EL1 S3_0_C2_C1_0
1127#define APIAKeyHi_EL1 S3_0_C2_C1_1
1128#define APIBKeyLo_EL1 S3_0_C2_C1_2
1129#define APIBKeyHi_EL1 S3_0_C2_C1_3
1130#define APDAKeyLo_EL1 S3_0_C2_C2_0
1131#define APDAKeyHi_EL1 S3_0_C2_C2_1
1132#define APDBKeyLo_EL1 S3_0_C2_C2_2
1133#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001134#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001135#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001136
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001137/*******************************************************************************
1138 * Armv8.4 Data Independent Timing Registers
1139 ******************************************************************************/
1140#define DIT S3_3_C4_C2_5
1141#define DIT_BIT BIT(24)
1142
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001143/*******************************************************************************
1144 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1145 ******************************************************************************/
1146#define SSBS S3_3_C4_C2_6
1147
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001148/*******************************************************************************
1149 * Armv8.5 - Memory Tagging Extension Registers
1150 ******************************************************************************/
1151#define TFSRE0_EL1 S3_0_C5_C6_1
1152#define TFSR_EL1 S3_0_C5_C6_0
1153#define RGSR_EL1 S3_0_C1_C0_5
1154#define GCR_EL1 S3_0_C1_C0_6
1155
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001156/*******************************************************************************
1157 * Armv8.6 - Fine Grained Virtualization Traps Registers
1158 ******************************************************************************/
1159#define HFGRTR_EL2 S3_4_C1_C1_4
1160#define HFGWTR_EL2 S3_4_C1_C1_5
1161#define HFGITR_EL2 S3_4_C1_C1_6
1162#define HDFGRTR_EL2 S3_4_C3_C1_4
1163#define HDFGWTR_EL2 S3_4_C3_C1_5
1164
Jimmy Brisson945095a2020-04-16 10:54:59 -05001165/*******************************************************************************
1166 * Armv8.6 - Enhanced Counter Virtualization Registers
1167 ******************************************************************************/
1168#define CNTPOFF_EL2 S3_4_C14_C0_6
1169
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001170/*******************************************************************************
1171 * Armv9.0 - Trace Buffer Extension System Registers
1172 ******************************************************************************/
1173#define TRBLIMITR_EL1 S3_0_C9_C11_0
1174#define TRBPTR_EL1 S3_0_C9_C11_1
1175#define TRBBASER_EL1 S3_0_C9_C11_2
1176#define TRBSR_EL1 S3_0_C9_C11_3
1177#define TRBMAR_EL1 S3_0_C9_C11_4
1178#define TRBTRG_EL1 S3_0_C9_C11_6
1179#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001180
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001181/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001182 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1183 ******************************************************************************/
1184
1185#define BRBCR_EL1 S2_1_C9_C0_0
1186#define BRBCR_EL2 S2_4_C9_C0_0
1187#define BRBFCR_EL1 S2_1_C9_C0_1
1188#define BRBTS_EL1 S2_1_C9_C0_2
1189#define BRBINFINJ_EL1 S2_1_C9_C1_0
1190#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1191#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1192#define BRBIDR0_EL1 S2_1_C9_C2_0
1193
1194/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001195 * Armv8.4 - Trace Filter System Registers
1196 ******************************************************************************/
1197#define TRFCR_EL1 S3_0_C1_C2_1
1198#define TRFCR_EL2 S3_4_C1_C2_1
1199
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001200/*******************************************************************************
1201 * Trace System Registers
1202 ******************************************************************************/
1203#define TRCAUXCTLR S2_1_C0_C6_0
1204#define TRCRSR S2_1_C0_C10_0
1205#define TRCCCCTLR S2_1_C0_C14_0
1206#define TRCBBCTLR S2_1_C0_C15_0
1207#define TRCEXTINSELR0 S2_1_C0_C8_4
1208#define TRCEXTINSELR1 S2_1_C0_C9_4
1209#define TRCEXTINSELR2 S2_1_C0_C10_4
1210#define TRCEXTINSELR3 S2_1_C0_C11_4
1211#define TRCCLAIMSET S2_1_c7_c8_6
1212#define TRCCLAIMCLR S2_1_c7_c9_6
1213#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001214
johpow01d0bbe6e2021-11-11 16:13:32 -06001215/*******************************************************************************
1216 * FEAT_HCX - Extended Hypervisor Configuration Register
1217 ******************************************************************************/
1218#define HCRX_EL2 S3_4_C1_C2_2
1219#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1220#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1221#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1222#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1223#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1224
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001225#endif /* ARCH_H */