blob: 0c3678530d3f26e1fcdab644cfb5f49c912a7928 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
johpow018c3da8b2022-01-31 18:14:41 -0600170/* ID_AA64DFR0_EL1.BRBE definitions */
171#define ID_AA64DFR0_BRBE_SHIFT U(52)
172#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
173#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
174
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100175/* ID_AA64DFR0_EL1.TraceBuffer definitions */
176#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
177#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
178#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
179
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100180/* ID_DFR0_EL1.Tracefilt definitions */
181#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
182#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
183#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
184
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100185/* ID_AA64DFR0_EL1.TraceVer definitions */
186#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
187#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
188#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
189
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200190#define EL_IMPL_NONE ULL(0)
191#define EL_IMPL_A64ONLY ULL(1)
192#define EL_IMPL_A64_A32 ULL(2)
193
194#define ID_AA64PFR0_GIC_SHIFT U(24)
195#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000196#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000199#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100200#define ID_AA64ISAR1_GPI_SHIFT U(28)
201#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000202#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100203#define ID_AA64ISAR1_GPA_SHIFT U(24)
204#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000205#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100206#define ID_AA64ISAR1_API_SHIFT U(8)
207#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000208#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100209#define ID_AA64ISAR1_APA_SHIFT U(4)
210#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000211#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100212
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000213/* ID_AA64ISAR2_EL1 definitions */
214#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
215#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
216#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
217#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
218
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000219/* ID_AA64MMFR0_EL1 definitions */
220#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
221#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
222
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200223#define PARANGE_0000 U(32)
224#define PARANGE_0001 U(36)
225#define PARANGE_0010 U(40)
226#define PARANGE_0011 U(42)
227#define PARANGE_0100 U(44)
228#define PARANGE_0101 U(48)
229#define PARANGE_0110 U(52)
230
Jimmy Brisson945095a2020-04-16 10:54:59 -0500231#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
232#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
235#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
236
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500237#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
238#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
239#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
240#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
241
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200242#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
243#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
244#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
245#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
246
247#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
248#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
249#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
251
252#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
253#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
254#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
255#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
256
Daniel Boulby39e4df22021-02-02 19:27:41 +0000257/* ID_AA64MMFR1_EL1 definitions */
258#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
259#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
260#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
261#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
262#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
263#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600264#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
265#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
266#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
267#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000268#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
269#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
270#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000271
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000272/* ID_AA64MMFR2_EL1 definitions */
273#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000274
275#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
276#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
277
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000278#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
279#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
280
281/* ID_AA64PFR1_EL1 definitions */
282#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
283#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
284
285#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
286
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100287#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
288#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
289
290#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
291
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200292#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
293#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
294
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400295#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
296#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
297
298#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
299#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
300
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200301#define MTE_UNIMPLEMENTED ULL(0)
302#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
303#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
304
johpow0150ccb552020-11-10 19:22:13 -0600305#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
306#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
307
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000308/* ID_PFR1_EL1 definitions */
309#define ID_PFR1_VIRTEXT_SHIFT U(12)
310#define ID_PFR1_VIRTEXT_MASK U(0xf)
311#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
312 & ID_PFR1_VIRTEXT_MASK)
313
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200314/* SCTLR definitions */
315#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
316 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
317 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
318
319#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
320 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000321#define SCTLR_AARCH32_EL1_RES1 \
322 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
323 (U(1) << 4) | (U(1) << 3))
324
325#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
326 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
327 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200328
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000329#define SCTLR_M_BIT (ULL(1) << 0)
330#define SCTLR_A_BIT (ULL(1) << 1)
331#define SCTLR_C_BIT (ULL(1) << 2)
332#define SCTLR_SA_BIT (ULL(1) << 3)
333#define SCTLR_SA0_BIT (ULL(1) << 4)
334#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
335#define SCTLR_ITD_BIT (ULL(1) << 7)
336#define SCTLR_SED_BIT (ULL(1) << 8)
337#define SCTLR_UMA_BIT (ULL(1) << 9)
338#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100339#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000340#define SCTLR_DZE_BIT (ULL(1) << 14)
341#define SCTLR_UCT_BIT (ULL(1) << 15)
342#define SCTLR_NTWI_BIT (ULL(1) << 16)
343#define SCTLR_NTWE_BIT (ULL(1) << 18)
344#define SCTLR_WXN_BIT (ULL(1) << 19)
345#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100346#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000347#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000348#define SCTLR_E0E_BIT (ULL(1) << 24)
349#define SCTLR_EE_BIT (ULL(1) << 25)
350#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100351#define SCTLR_EnDA_BIT (ULL(1) << 27)
352#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000353#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000354#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355#define SCTLR_RESET_VAL SCTLR_EL3_RES1
356
357/* CPACR_El1 definitions */
358#define CPACR_EL1_FPEN(x) ((x) << 20)
359#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
360#define CPACR_EL1_FP_TRAP_ALL U(0x2)
361#define CPACR_EL1_FP_TRAP_NONE U(0x3)
362
363/* SCR definitions */
364#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500365#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200366#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200367#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000368#define SCR_API_BIT (U(1) << 17)
369#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200370#define SCR_TWE_BIT (U(1) << 13)
371#define SCR_TWI_BIT (U(1) << 12)
372#define SCR_ST_BIT (U(1) << 11)
373#define SCR_RW_BIT (U(1) << 10)
374#define SCR_SIF_BIT (U(1) << 9)
375#define SCR_HCE_BIT (U(1) << 8)
376#define SCR_SMD_BIT (U(1) << 7)
377#define SCR_EA_BIT (U(1) << 3)
378#define SCR_FIQ_BIT (U(1) << 2)
379#define SCR_IRQ_BIT (U(1) << 1)
380#define SCR_NS_BIT (U(1) << 0)
381#define SCR_VALID_BIT_MASK U(0x2f8f)
382#define SCR_RESET_VAL SCR_RES1_BITS
383
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000384/* MDCR_EL3 definitions */
385#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100386#define MDCR_SPD32_LEGACY ULL(0x0)
387#define MDCR_SPD32_DISABLE ULL(0x2)
388#define MDCR_SPD32_ENABLE ULL(0x3)
389#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000390#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100391#define MDCR_NSPB_EL1 ULL(0x3)
392#define MDCR_TDOSA_BIT (ULL(1) << 10)
393#define MDCR_TDA_BIT (ULL(1) << 9)
394#define MDCR_TPM_BIT (ULL(1) << 6)
395#define MDCR_SCCD_BIT (ULL(1) << 23)
396#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000397
398/* MDCR_EL2 definitions */
399#define MDCR_EL2_TPMS (U(1) << 14)
400#define MDCR_EL2_E2PB(x) ((x) << 12)
401#define MDCR_EL2_E2PB_EL1 U(0x3)
402#define MDCR_EL2_TDRA_BIT (U(1) << 11)
403#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
404#define MDCR_EL2_TDA_BIT (U(1) << 9)
405#define MDCR_EL2_TDE_BIT (U(1) << 8)
406#define MDCR_EL2_HPME_BIT (U(1) << 7)
407#define MDCR_EL2_TPM_BIT (U(1) << 6)
408#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
409#define MDCR_EL2_RESET_VAL U(0x0)
410
411/* HSTR_EL2 definitions */
412#define HSTR_EL2_RESET_VAL U(0x0)
413#define HSTR_EL2_T_MASK U(0xff)
414
415/* CNTHP_CTL_EL2 definitions */
416#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
417#define CNTHP_CTL_RESET_VAL U(0x0)
418
419/* VTTBR_EL2 definitions */
420#define VTTBR_RESET_VAL ULL(0x0)
421#define VTTBR_VMID_MASK ULL(0xff)
422#define VTTBR_VMID_SHIFT U(48)
423#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
424#define VTTBR_BADDR_SHIFT U(0)
425
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200426/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500427#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000428#define HCR_API_BIT (ULL(1) << 41)
429#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000430#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000431#define HCR_TGE_BIT (ULL(1) << 27)
432#define HCR_RW_SHIFT U(31)
433#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
434#define HCR_AMO_BIT (ULL(1) << 5)
435#define HCR_IMO_BIT (ULL(1) << 4)
436#define HCR_FMO_BIT (ULL(1) << 3)
437
438/* ISR definitions */
439#define ISR_A_SHIFT U(8)
440#define ISR_I_SHIFT U(7)
441#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200442
443/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000444#define CNTHCTL_RESET_VAL U(0x0)
445#define EVNTEN_BIT (U(1) << 2)
446#define EL1PCEN_BIT (U(1) << 1)
447#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448
449/* CNTKCTL_EL1 definitions */
450#define EL0PTEN_BIT (U(1) << 9)
451#define EL0VTEN_BIT (U(1) << 8)
452#define EL0PCTEN_BIT (U(1) << 0)
453#define EL0VCTEN_BIT (U(1) << 1)
454#define EVNTEN_BIT (U(1) << 2)
455#define EVNTDIR_BIT (U(1) << 3)
456#define EVNTI_SHIFT U(4)
457#define EVNTI_MASK U(0xf)
458
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000459/* CPTR_EL3 definitions */
460#define TCPAC_BIT (U(1) << 31)
461#define TAM_BIT (U(1) << 30)
462#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600463#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000464#define TFP_BIT (U(1) << 10)
465#define CPTR_EZ_BIT (U(1) << 8)
466#define CPTR_EL3_RESET_VAL U(0x0)
467
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200468/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000469#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
470#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
471#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600472#define CPTR_EL2_SMEN_MASK ULL(0x3)
473#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000474#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600475#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000476#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
477#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000478#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200479
480/* CPSR/SPSR definitions */
481#define DAIF_FIQ_BIT (U(1) << 0)
482#define DAIF_IRQ_BIT (U(1) << 1)
483#define DAIF_ABT_BIT (U(1) << 2)
484#define DAIF_DBG_BIT (U(1) << 3)
485#define SPSR_DAIF_SHIFT U(6)
486#define SPSR_DAIF_MASK U(0xf)
487
488#define SPSR_AIF_SHIFT U(6)
489#define SPSR_AIF_MASK U(0x7)
490
491#define SPSR_E_SHIFT U(9)
492#define SPSR_E_MASK U(0x1)
493#define SPSR_E_LITTLE U(0x0)
494#define SPSR_E_BIG U(0x1)
495
496#define SPSR_T_SHIFT U(5)
497#define SPSR_T_MASK U(0x1)
498#define SPSR_T_ARM U(0x0)
499#define SPSR_T_THUMB U(0x1)
500
501#define SPSR_M_SHIFT U(4)
502#define SPSR_M_MASK U(0x1)
503#define SPSR_M_AARCH64 U(0x0)
504#define SPSR_M_AARCH32 U(0x1)
505
506#define DISABLE_ALL_EXCEPTIONS \
507 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
508
509#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
510
511/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000512 * RMR_EL3 definitions
513 */
514#define RMR_EL3_RR_BIT (U(1) << 1)
515#define RMR_EL3_AA64_BIT (U(1) << 0)
516
517/*
518 * HI-VECTOR address for AArch32 state
519 */
520#define HI_VECTOR_BASE U(0xFFFF0000)
521
522/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200523 * TCR defintions
524 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000525#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200526#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200527#define TCR_EL1_IPS_SHIFT U(32)
528#define TCR_EL2_PS_SHIFT U(16)
529#define TCR_EL3_PS_SHIFT U(16)
530
531#define TCR_TxSZ_MIN ULL(16)
532#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000533#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200534
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100535#define TCR_T0SZ_SHIFT U(0)
536#define TCR_T1SZ_SHIFT U(16)
537
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200538/* (internal) physical address size bits in EL3/EL1 */
539#define TCR_PS_BITS_4GB ULL(0x0)
540#define TCR_PS_BITS_64GB ULL(0x1)
541#define TCR_PS_BITS_1TB ULL(0x2)
542#define TCR_PS_BITS_4TB ULL(0x3)
543#define TCR_PS_BITS_16TB ULL(0x4)
544#define TCR_PS_BITS_256TB ULL(0x5)
545
546#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
547#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
548#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
549#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
550#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
551#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
552
553#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
554#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
555#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
556#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
557
558#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
559#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
560#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
561#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
562
563#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
564#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
565#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
566
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100567#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
568#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
569#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
570#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
571
572#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
573#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
574#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
575#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
576
577#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
578#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
579#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
580
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200581#define TCR_TG0_SHIFT U(14)
582#define TCR_TG0_MASK ULL(3)
583#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
584#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
585#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
586
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100587#define TCR_TG1_SHIFT U(30)
588#define TCR_TG1_MASK ULL(3)
589#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
590#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
591#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
592
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200593#define TCR_EPD0_BIT (ULL(1) << 7)
594#define TCR_EPD1_BIT (ULL(1) << 23)
595
596#define MODE_SP_SHIFT U(0x0)
597#define MODE_SP_MASK U(0x1)
598#define MODE_SP_EL0 U(0x0)
599#define MODE_SP_ELX U(0x1)
600
601#define MODE_RW_SHIFT U(0x4)
602#define MODE_RW_MASK U(0x1)
603#define MODE_RW_64 U(0x0)
604#define MODE_RW_32 U(0x1)
605
606#define MODE_EL_SHIFT U(0x2)
607#define MODE_EL_MASK U(0x3)
608#define MODE_EL3 U(0x3)
609#define MODE_EL2 U(0x2)
610#define MODE_EL1 U(0x1)
611#define MODE_EL0 U(0x0)
612
613#define MODE32_SHIFT U(0)
614#define MODE32_MASK U(0xf)
615#define MODE32_usr U(0x0)
616#define MODE32_fiq U(0x1)
617#define MODE32_irq U(0x2)
618#define MODE32_svc U(0x3)
619#define MODE32_mon U(0x6)
620#define MODE32_abt U(0x7)
621#define MODE32_hyp U(0xa)
622#define MODE32_und U(0xb)
623#define MODE32_sys U(0xf)
624
625#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
626#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
627#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
628#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
629
630#define SPSR_64(el, sp, daif) \
631 ((MODE_RW_64 << MODE_RW_SHIFT) | \
632 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
633 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
634 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
635
636#define SPSR_MODE32(mode, isa, endian, aif) \
637 ((MODE_RW_32 << MODE_RW_SHIFT) | \
638 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
639 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
640 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
641 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
642
643/*
644 * TTBR Definitions
645 */
646#define TTBR_CNP_BIT ULL(0x1)
647
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000648/*
649 * CTR_EL0 definitions
650 */
651#define CTR_CWG_SHIFT U(24)
652#define CTR_CWG_MASK U(0xf)
653#define CTR_ERG_SHIFT U(20)
654#define CTR_ERG_MASK U(0xf)
655#define CTR_DMINLINE_SHIFT U(16)
656#define CTR_DMINLINE_MASK U(0xf)
657#define CTR_L1IP_SHIFT U(14)
658#define CTR_L1IP_MASK U(0x3)
659#define CTR_IMINLINE_SHIFT U(0)
660#define CTR_IMINLINE_MASK U(0xf)
661
662#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
663
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000664/*
665 * FPCR definitions
666 */
667#define FPCR_FIZ_BIT (ULL(1) << 0)
668#define FPCR_AH_BIT (ULL(1) << 1)
669#define FPCR_NEP_BIT (ULL(1) << 2)
670
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200671/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000672#define CNTP_CTL_ENABLE_SHIFT U(0)
673#define CNTP_CTL_IMASK_SHIFT U(1)
674#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200675
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000676#define CNTP_CTL_ENABLE_MASK U(1)
677#define CNTP_CTL_IMASK_MASK U(1)
678#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200679
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200680/* Exception Syndrome register bits and bobs */
681#define ESR_EC_SHIFT U(26)
682#define ESR_EC_MASK U(0x3f)
683#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100684#define ESR_ISS_SHIFT U(0x0)
685#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200686#define EC_UNKNOWN U(0x0)
687#define EC_WFE_WFI U(0x1)
688#define EC_AARCH32_CP15_MRC_MCR U(0x3)
689#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
690#define EC_AARCH32_CP14_MRC_MCR U(0x5)
691#define EC_AARCH32_CP14_LDC_STC U(0x6)
692#define EC_FP_SIMD U(0x7)
693#define EC_AARCH32_CP10_MRC U(0x8)
694#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
695#define EC_ILLEGAL U(0xe)
696#define EC_AARCH32_SVC U(0x11)
697#define EC_AARCH32_HVC U(0x12)
698#define EC_AARCH32_SMC U(0x13)
699#define EC_AARCH64_SVC U(0x15)
700#define EC_AARCH64_HVC U(0x16)
701#define EC_AARCH64_SMC U(0x17)
702#define EC_AARCH64_SYS U(0x18)
703#define EC_IABORT_LOWER_EL U(0x20)
704#define EC_IABORT_CUR_EL U(0x21)
705#define EC_PC_ALIGN U(0x22)
706#define EC_DABORT_LOWER_EL U(0x24)
707#define EC_DABORT_CUR_EL U(0x25)
708#define EC_SP_ALIGN U(0x26)
709#define EC_AARCH32_FP U(0x28)
710#define EC_AARCH64_FP U(0x2c)
711#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100712/* Data Fault Status code, not all error codes listed */
713#define ISS_DFSC_MASK U(0x3f)
714#define DFSC_EXT_DABORT U(0x10)
715#define DFSC_GPF_DABORT U(0x28)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000717/*
718 * External Abort bit in Instruction and Data Aborts synchronous exception
719 * syndromes.
720 */
721#define ESR_ISS_EABORT_EA_BIT U(9)
722
723#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100724#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000725
726/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
727#define RMR_RESET_REQUEST_SHIFT U(0x1)
728#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200729
730/*******************************************************************************
731 * Definitions of register offsets, fields and macros for CPU system
732 * instructions.
733 ******************************************************************************/
734
735#define TLBI_ADDR_SHIFT U(12)
736#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
737#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
738
739/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000740 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
741 * system level implementation of the Generic Timer.
742 ******************************************************************************/
743#define CNTCTLBASE_CNTFRQ U(0x0)
744#define CNTNSAR U(0x4)
745#define CNTNSAR_NS_SHIFT(x) (x)
746
747#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
748#define CNTACR_RPCT_SHIFT U(0x0)
749#define CNTACR_RVCT_SHIFT U(0x1)
750#define CNTACR_RFRQ_SHIFT U(0x2)
751#define CNTACR_RVOFF_SHIFT U(0x3)
752#define CNTACR_RWVT_SHIFT U(0x4)
753#define CNTACR_RWPT_SHIFT U(0x5)
754
755/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200756 * Definitions of register offsets and fields in the CNTBaseN Frame of the
757 * system level implementation of the Generic Timer.
758 ******************************************************************************/
759/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000760#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200761/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000762#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200763/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000764#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200765/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000766#define CNTP_CTL U(0x2c)
767
768/* PMCR_EL0 definitions */
769#define PMCR_EL0_RESET_VAL U(0x0)
770#define PMCR_EL0_N_SHIFT U(11)
771#define PMCR_EL0_N_MASK U(0x1f)
772#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
773#define PMCR_EL0_LC_BIT (U(1) << 6)
774#define PMCR_EL0_DP_BIT (U(1) << 5)
775#define PMCR_EL0_X_BIT (U(1) << 4)
776#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100777#define PMCR_EL0_E_BIT (U(1) << 0)
778
779/* PMCNTENSET_EL0 definitions */
780#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
781#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
782
783/* PMEVTYPER<n>_EL0 definitions */
784#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
785#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
786#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
787#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
788#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
789#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
790#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
791
792/* PMCCFILTR_EL0 definitions */
793#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
794#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
795#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
796#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
797#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
798#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
799
800/* PMU event counter ID definitions */
801#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000802
803/*******************************************************************************
804 * Definitions for system register interface to SVE
805 ******************************************************************************/
806#define ZCR_EL3 S3_6_C1_C2_0
807#define ZCR_EL2 S3_4_C1_C2_0
808
809/* ZCR_EL3 definitions */
810#define ZCR_EL3_LEN_MASK U(0xf)
811
812/* ZCR_EL2 definitions */
813#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200814
815/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600816 * Definitions for system register interface to SME
817 ******************************************************************************/
818#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
819#define SVCR S3_3_C4_C2_2
820#define TPIDR2_EL0 S3_3_C13_C0_5
821#define SMCR_EL2 S3_4_C1_C2_6
822
823/* ID_AA64SMFR0_EL1 definitions */
824#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
825
826/* SVCR definitions */
827#define SVCR_ZA_BIT (U(1) << 1)
828#define SVCR_SM_BIT (U(1) << 0)
829
830/* SMPRI_EL1 definitions */
831#define SMPRI_EL1_PRIORITY_SHIFT U(0)
832#define SMPRI_EL1_PRIORITY_MASK U(0xf)
833
834/* SMPRIMAP_EL2 definitions */
835/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
836#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
837#define SMPRIMAP_EL2_MAP_MASK U(0xf)
838
839/* SMCR_ELx definitions */
840#define SMCR_ELX_LEN_SHIFT U(0)
841#define SMCR_ELX_LEN_MASK U(0x1ff)
842#define SMCR_ELX_FA64_BIT (U(1) << 31)
843
844/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200845 * Definitions of MAIR encodings for device and normal memory
846 ******************************************************************************/
847/*
848 * MAIR encodings for device memory attributes.
849 */
850#define MAIR_DEV_nGnRnE ULL(0x0)
851#define MAIR_DEV_nGnRE ULL(0x4)
852#define MAIR_DEV_nGRE ULL(0x8)
853#define MAIR_DEV_GRE ULL(0xc)
854
855/*
856 * MAIR encodings for normal memory attributes.
857 *
858 * Cache Policy
859 * WT: Write Through
860 * WB: Write Back
861 * NC: Non-Cacheable
862 *
863 * Transient Hint
864 * NTR: Non-Transient
865 * TR: Transient
866 *
867 * Allocation Policy
868 * RA: Read Allocate
869 * WA: Write Allocate
870 * RWA: Read and Write Allocate
871 * NA: No Allocation
872 */
873#define MAIR_NORM_WT_TR_WA ULL(0x1)
874#define MAIR_NORM_WT_TR_RA ULL(0x2)
875#define MAIR_NORM_WT_TR_RWA ULL(0x3)
876#define MAIR_NORM_NC ULL(0x4)
877#define MAIR_NORM_WB_TR_WA ULL(0x5)
878#define MAIR_NORM_WB_TR_RA ULL(0x6)
879#define MAIR_NORM_WB_TR_RWA ULL(0x7)
880#define MAIR_NORM_WT_NTR_NA ULL(0x8)
881#define MAIR_NORM_WT_NTR_WA ULL(0x9)
882#define MAIR_NORM_WT_NTR_RA ULL(0xa)
883#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
884#define MAIR_NORM_WB_NTR_NA ULL(0xc)
885#define MAIR_NORM_WB_NTR_WA ULL(0xd)
886#define MAIR_NORM_WB_NTR_RA ULL(0xe)
887#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
888
889#define MAIR_NORM_OUTER_SHIFT U(4)
890
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000891#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
892 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200893
894/* PAR_EL1 fields */
895#define PAR_F_SHIFT U(0)
896#define PAR_F_MASK ULL(0x1)
897#define PAR_ADDR_SHIFT U(12)
898#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
899
900/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000901 * Definitions for system register interface to SPE
902 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000903#define PMSCR_EL1 S3_0_C9_C9_0
904#define PMSNEVFR_EL1 S3_0_C9_C9_1
905#define PMSICR_EL1 S3_0_C9_C9_2
906#define PMSIRR_EL1 S3_0_C9_C9_3
907#define PMSFCR_EL1 S3_0_C9_C9_4
908#define PMSEVFR_EL1 S3_0_C9_C9_5
909#define PMSLATFR_EL1 S3_0_C9_C9_6
910#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000911#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000912#define PMBPTR_EL1 S3_0_C9_C10_1
913#define PMBSR_EL1 S3_0_C9_C10_3
914#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000915
916/*******************************************************************************
917 * Definitions for system register interface to MPAM
918 ******************************************************************************/
919#define MPAMIDR_EL1 S3_0_C10_C4_4
920#define MPAM2_EL2 S3_4_C10_C5_0
921#define MPAMHCR_EL2 S3_4_C10_C4_0
922#define MPAM3_EL3 S3_6_C10_C5_0
923
924/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200925 * Definitions for system register interface to AMU for ARMv8.4 onwards
926 ******************************************************************************/
927#define AMCR_EL0 S3_3_C13_C2_0
928#define AMCFGR_EL0 S3_3_C13_C2_1
929#define AMCGCR_EL0 S3_3_C13_C2_2
930#define AMUSERENR_EL0 S3_3_C13_C2_3
931#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
932#define AMCNTENSET0_EL0 S3_3_C13_C2_5
933#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
934#define AMCNTENSET1_EL0 S3_3_C13_C3_1
935
936/* Activity Monitor Group 0 Event Counter Registers */
937#define AMEVCNTR00_EL0 S3_3_C13_C4_0
938#define AMEVCNTR01_EL0 S3_3_C13_C4_1
939#define AMEVCNTR02_EL0 S3_3_C13_C4_2
940#define AMEVCNTR03_EL0 S3_3_C13_C4_3
941
942/* Activity Monitor Group 0 Event Type Registers */
943#define AMEVTYPER00_EL0 S3_3_C13_C6_0
944#define AMEVTYPER01_EL0 S3_3_C13_C6_1
945#define AMEVTYPER02_EL0 S3_3_C13_C6_2
946#define AMEVTYPER03_EL0 S3_3_C13_C6_3
947
948/* Activity Monitor Group 1 Event Counter Registers */
949#define AMEVCNTR10_EL0 S3_3_C13_C12_0
950#define AMEVCNTR11_EL0 S3_3_C13_C12_1
951#define AMEVCNTR12_EL0 S3_3_C13_C12_2
952#define AMEVCNTR13_EL0 S3_3_C13_C12_3
953#define AMEVCNTR14_EL0 S3_3_C13_C12_4
954#define AMEVCNTR15_EL0 S3_3_C13_C12_5
955#define AMEVCNTR16_EL0 S3_3_C13_C12_6
956#define AMEVCNTR17_EL0 S3_3_C13_C12_7
957#define AMEVCNTR18_EL0 S3_3_C13_C13_0
958#define AMEVCNTR19_EL0 S3_3_C13_C13_1
959#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
960#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
961#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
962#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
963#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
964#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
965
966/* Activity Monitor Group 1 Event Type Registers */
967#define AMEVTYPER10_EL0 S3_3_C13_C14_0
968#define AMEVTYPER11_EL0 S3_3_C13_C14_1
969#define AMEVTYPER12_EL0 S3_3_C13_C14_2
970#define AMEVTYPER13_EL0 S3_3_C13_C14_3
971#define AMEVTYPER14_EL0 S3_3_C13_C14_4
972#define AMEVTYPER15_EL0 S3_3_C13_C14_5
973#define AMEVTYPER16_EL0 S3_3_C13_C14_6
974#define AMEVTYPER17_EL0 S3_3_C13_C14_7
975#define AMEVTYPER18_EL0 S3_3_C13_C15_0
976#define AMEVTYPER19_EL0 S3_3_C13_C15_1
977#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
978#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
979#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
980#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
981#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
982#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
983
johpow01b7d752a2020-10-08 17:29:11 -0500984/* AMCFGR_EL0 definitions */
985#define AMCFGR_EL0_NCG_SHIFT U(28)
986#define AMCFGR_EL0_NCG_MASK U(0xf)
987
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200988/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500989#define AMCGCR_EL0_CG1NC_SHIFT U(8)
990#define AMCGCR_EL0_CG1NC_LENGTH U(8)
991#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200992
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000993/* MPAM register definitions */
994#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100995#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
996
997#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
998#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000999
1000#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1001
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001002/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001003 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1004 ******************************************************************************/
1005
1006/* Definition for register defining which virtual offsets are implemented. */
1007#define AMCG1IDR_EL0 S3_3_C13_C2_6
1008#define AMCG1IDR_CTR_MASK ULL(0xffff)
1009#define AMCG1IDR_CTR_SHIFT U(0)
1010#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1011#define AMCG1IDR_VOFF_SHIFT U(16)
1012
1013/* New bit added to AMCR_EL0 */
1014#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1015
1016/* Definitions for virtual offset registers for architected event counters. */
1017/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1018#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1019#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1020#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1021
1022/* Definitions for virtual offset registers for auxiliary event counters. */
1023#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1024#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1025#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1026#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1027#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1028#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1029#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1030#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1031#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1032#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1033#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1034#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1035#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1036#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1037#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1038#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1039
1040/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001041 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001042 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001043#define DISR_EL1 S3_0_C12_C1_1
1044#define DISR_A_BIT U(31)
1045
1046#define ERRIDR_EL1 S3_0_C5_C3_0
1047#define ERRIDR_MASK U(0xffff)
1048
1049#define ERRSELR_EL1 S3_0_C5_C3_1
1050
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001051/* System register access to Standard Error Record registers */
1052#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001053#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001054#define ERXSTATUS_EL1 S3_0_C5_C4_2
1055#define ERXADDR_EL1 S3_0_C5_C4_3
1056#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001057#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1058#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001059#define ERXMISC0_EL1 S3_0_C5_C5_0
1060#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001061
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001062#define ERXCTLR_ED_BIT (U(1) << 0)
1063#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001064
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001065#define ERXPFGCTL_UC_BIT (U(1) << 1)
1066#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1067#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001068
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001069/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001070 * Armv8.1 Registers - Privileged Access Never Registers
1071 ******************************************************************************/
1072#define PAN S3_0_C4_C2_3
1073#define PAN_BIT BIT(22)
1074
1075/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001076 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001077 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001078#define APIAKeyLo_EL1 S3_0_C2_C1_0
1079#define APIAKeyHi_EL1 S3_0_C2_C1_1
1080#define APIBKeyLo_EL1 S3_0_C2_C1_2
1081#define APIBKeyHi_EL1 S3_0_C2_C1_3
1082#define APDAKeyLo_EL1 S3_0_C2_C2_0
1083#define APDAKeyHi_EL1 S3_0_C2_C2_1
1084#define APDBKeyLo_EL1 S3_0_C2_C2_2
1085#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001086#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001087#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001088
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001089/*******************************************************************************
1090 * Armv8.4 Data Independent Timing Registers
1091 ******************************************************************************/
1092#define DIT S3_3_C4_C2_5
1093#define DIT_BIT BIT(24)
1094
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001095/*******************************************************************************
1096 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1097 ******************************************************************************/
1098#define SSBS S3_3_C4_C2_6
1099
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001100/*******************************************************************************
1101 * Armv8.5 - Memory Tagging Extension Registers
1102 ******************************************************************************/
1103#define TFSRE0_EL1 S3_0_C5_C6_1
1104#define TFSR_EL1 S3_0_C5_C6_0
1105#define RGSR_EL1 S3_0_C1_C0_5
1106#define GCR_EL1 S3_0_C1_C0_6
1107
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001108/*******************************************************************************
1109 * Armv8.6 - Fine Grained Virtualization Traps Registers
1110 ******************************************************************************/
1111#define HFGRTR_EL2 S3_4_C1_C1_4
1112#define HFGWTR_EL2 S3_4_C1_C1_5
1113#define HFGITR_EL2 S3_4_C1_C1_6
1114#define HDFGRTR_EL2 S3_4_C3_C1_4
1115#define HDFGWTR_EL2 S3_4_C3_C1_5
1116
Jimmy Brisson945095a2020-04-16 10:54:59 -05001117/*******************************************************************************
1118 * Armv8.6 - Enhanced Counter Virtualization Registers
1119 ******************************************************************************/
1120#define CNTPOFF_EL2 S3_4_C14_C0_6
1121
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001122/*******************************************************************************
1123 * Armv9.0 - Trace Buffer Extension System Registers
1124 ******************************************************************************/
1125#define TRBLIMITR_EL1 S3_0_C9_C11_0
1126#define TRBPTR_EL1 S3_0_C9_C11_1
1127#define TRBBASER_EL1 S3_0_C9_C11_2
1128#define TRBSR_EL1 S3_0_C9_C11_3
1129#define TRBMAR_EL1 S3_0_C9_C11_4
1130#define TRBTRG_EL1 S3_0_C9_C11_6
1131#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001132
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001133/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001134 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1135 ******************************************************************************/
1136
1137#define BRBCR_EL1 S2_1_C9_C0_0
1138#define BRBCR_EL2 S2_4_C9_C0_0
1139#define BRBFCR_EL1 S2_1_C9_C0_1
1140#define BRBTS_EL1 S2_1_C9_C0_2
1141#define BRBINFINJ_EL1 S2_1_C9_C1_0
1142#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1143#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1144#define BRBIDR0_EL1 S2_1_C9_C2_0
1145
1146/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001147 * Armv8.4 - Trace Filter System Registers
1148 ******************************************************************************/
1149#define TRFCR_EL1 S3_0_C1_C2_1
1150#define TRFCR_EL2 S3_4_C1_C2_1
1151
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001152/*******************************************************************************
1153 * Trace System Registers
1154 ******************************************************************************/
1155#define TRCAUXCTLR S2_1_C0_C6_0
1156#define TRCRSR S2_1_C0_C10_0
1157#define TRCCCCTLR S2_1_C0_C14_0
1158#define TRCBBCTLR S2_1_C0_C15_0
1159#define TRCEXTINSELR0 S2_1_C0_C8_4
1160#define TRCEXTINSELR1 S2_1_C0_C9_4
1161#define TRCEXTINSELR2 S2_1_C0_C10_4
1162#define TRCEXTINSELR3 S2_1_C0_C11_4
1163#define TRCCLAIMSET S2_1_c7_c8_6
1164#define TRCCLAIMCLR S2_1_c7_c9_6
1165#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001166
johpow01d0bbe6e2021-11-11 16:13:32 -06001167/*******************************************************************************
1168 * FEAT_HCX - Extended Hypervisor Configuration Register
1169 ******************************************************************************/
1170#define HCRX_EL2 S3_4_C1_C2_2
1171#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1172#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1173#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1174#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1175#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1176
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001177#endif /* ARCH_H */