blob: 4350fbd0cd28fa4d8075d51b1ca03fed01836ecc [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100170/* ID_AA64DFR0_EL1.TraceBuffer definitions */
171#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
172#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
173#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
174
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100175/* ID_DFR0_EL1.Tracefilt definitions */
176#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
177#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
178#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
179
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100180/* ID_AA64DFR0_EL1.TraceVer definitions */
181#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
182#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
183#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
184
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200185#define EL_IMPL_NONE ULL(0)
186#define EL_IMPL_A64ONLY ULL(1)
187#define EL_IMPL_A64_A32 ULL(2)
188
189#define ID_AA64PFR0_GIC_SHIFT U(24)
190#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000191#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000194#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100195#define ID_AA64ISAR1_GPI_SHIFT U(28)
196#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000197#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198#define ID_AA64ISAR1_GPA_SHIFT U(24)
199#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000200#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100201#define ID_AA64ISAR1_API_SHIFT U(8)
202#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000203#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100204#define ID_AA64ISAR1_APA_SHIFT U(4)
205#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000206#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100207
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000208/* ID_AA64MMFR0_EL1 definitions */
209#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
210#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define PARANGE_0000 U(32)
213#define PARANGE_0001 U(36)
214#define PARANGE_0010 U(40)
215#define PARANGE_0011 U(42)
216#define PARANGE_0100 U(44)
217#define PARANGE_0101 U(48)
218#define PARANGE_0110 U(52)
219
Jimmy Brisson945095a2020-04-16 10:54:59 -0500220#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
221#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
223#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
224#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
225
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500226#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
227#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
230
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
232#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
237#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
239#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
240
241#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
242#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
244#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
245
Daniel Boulby39e4df22021-02-02 19:27:41 +0000246/* ID_AA64MMFR1_EL1 definitions */
247#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
248#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
249#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
251#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
252#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
253
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000254/* ID_AA64MMFR2_EL1 definitions */
255#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000256
257#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
258#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
259
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000260#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
261#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
262
263/* ID_AA64PFR1_EL1 definitions */
264#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
265#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
266
267#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
268
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100269#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
270#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
271
272#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
273
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200274#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
275#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
276
277#define MTE_UNIMPLEMENTED ULL(0)
278#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
279#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
280
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000281/* ID_PFR1_EL1 definitions */
282#define ID_PFR1_VIRTEXT_SHIFT U(12)
283#define ID_PFR1_VIRTEXT_MASK U(0xf)
284#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
285 & ID_PFR1_VIRTEXT_MASK)
286
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200287/* SCTLR definitions */
288#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
289 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
290 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
291
292#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
293 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000294#define SCTLR_AARCH32_EL1_RES1 \
295 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
296 (U(1) << 4) | (U(1) << 3))
297
298#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
299 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
300 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200301
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000302#define SCTLR_M_BIT (ULL(1) << 0)
303#define SCTLR_A_BIT (ULL(1) << 1)
304#define SCTLR_C_BIT (ULL(1) << 2)
305#define SCTLR_SA_BIT (ULL(1) << 3)
306#define SCTLR_SA0_BIT (ULL(1) << 4)
307#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
308#define SCTLR_ITD_BIT (ULL(1) << 7)
309#define SCTLR_SED_BIT (ULL(1) << 8)
310#define SCTLR_UMA_BIT (ULL(1) << 9)
311#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100312#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000313#define SCTLR_DZE_BIT (ULL(1) << 14)
314#define SCTLR_UCT_BIT (ULL(1) << 15)
315#define SCTLR_NTWI_BIT (ULL(1) << 16)
316#define SCTLR_NTWE_BIT (ULL(1) << 18)
317#define SCTLR_WXN_BIT (ULL(1) << 19)
318#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100319#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000320#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000321#define SCTLR_E0E_BIT (ULL(1) << 24)
322#define SCTLR_EE_BIT (ULL(1) << 25)
323#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100324#define SCTLR_EnDA_BIT (ULL(1) << 27)
325#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000326#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000327#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200328#define SCTLR_RESET_VAL SCTLR_EL3_RES1
329
330/* CPACR_El1 definitions */
331#define CPACR_EL1_FPEN(x) ((x) << 20)
332#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
333#define CPACR_EL1_FP_TRAP_ALL U(0x2)
334#define CPACR_EL1_FP_TRAP_NONE U(0x3)
335
336/* SCR definitions */
337#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500338#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200339#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200340#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000341#define SCR_API_BIT (U(1) << 17)
342#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343#define SCR_TWE_BIT (U(1) << 13)
344#define SCR_TWI_BIT (U(1) << 12)
345#define SCR_ST_BIT (U(1) << 11)
346#define SCR_RW_BIT (U(1) << 10)
347#define SCR_SIF_BIT (U(1) << 9)
348#define SCR_HCE_BIT (U(1) << 8)
349#define SCR_SMD_BIT (U(1) << 7)
350#define SCR_EA_BIT (U(1) << 3)
351#define SCR_FIQ_BIT (U(1) << 2)
352#define SCR_IRQ_BIT (U(1) << 1)
353#define SCR_NS_BIT (U(1) << 0)
354#define SCR_VALID_BIT_MASK U(0x2f8f)
355#define SCR_RESET_VAL SCR_RES1_BITS
356
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000357/* MDCR_EL3 definitions */
358#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100359#define MDCR_SPD32_LEGACY ULL(0x0)
360#define MDCR_SPD32_DISABLE ULL(0x2)
361#define MDCR_SPD32_ENABLE ULL(0x3)
362#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000363#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100364#define MDCR_NSPB_EL1 ULL(0x3)
365#define MDCR_TDOSA_BIT (ULL(1) << 10)
366#define MDCR_TDA_BIT (ULL(1) << 9)
367#define MDCR_TPM_BIT (ULL(1) << 6)
368#define MDCR_SCCD_BIT (ULL(1) << 23)
369#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000370
371/* MDCR_EL2 definitions */
372#define MDCR_EL2_TPMS (U(1) << 14)
373#define MDCR_EL2_E2PB(x) ((x) << 12)
374#define MDCR_EL2_E2PB_EL1 U(0x3)
375#define MDCR_EL2_TDRA_BIT (U(1) << 11)
376#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
377#define MDCR_EL2_TDA_BIT (U(1) << 9)
378#define MDCR_EL2_TDE_BIT (U(1) << 8)
379#define MDCR_EL2_HPME_BIT (U(1) << 7)
380#define MDCR_EL2_TPM_BIT (U(1) << 6)
381#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
382#define MDCR_EL2_RESET_VAL U(0x0)
383
384/* HSTR_EL2 definitions */
385#define HSTR_EL2_RESET_VAL U(0x0)
386#define HSTR_EL2_T_MASK U(0xff)
387
388/* CNTHP_CTL_EL2 definitions */
389#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
390#define CNTHP_CTL_RESET_VAL U(0x0)
391
392/* VTTBR_EL2 definitions */
393#define VTTBR_RESET_VAL ULL(0x0)
394#define VTTBR_VMID_MASK ULL(0xff)
395#define VTTBR_VMID_SHIFT U(48)
396#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
397#define VTTBR_BADDR_SHIFT U(0)
398
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200399/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500400#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401#define HCR_API_BIT (ULL(1) << 41)
402#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000403#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000404#define HCR_TGE_BIT (ULL(1) << 27)
405#define HCR_RW_SHIFT U(31)
406#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
407#define HCR_AMO_BIT (ULL(1) << 5)
408#define HCR_IMO_BIT (ULL(1) << 4)
409#define HCR_FMO_BIT (ULL(1) << 3)
410
411/* ISR definitions */
412#define ISR_A_SHIFT U(8)
413#define ISR_I_SHIFT U(7)
414#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200415
416/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000417#define CNTHCTL_RESET_VAL U(0x0)
418#define EVNTEN_BIT (U(1) << 2)
419#define EL1PCEN_BIT (U(1) << 1)
420#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200421
422/* CNTKCTL_EL1 definitions */
423#define EL0PTEN_BIT (U(1) << 9)
424#define EL0VTEN_BIT (U(1) << 8)
425#define EL0PCTEN_BIT (U(1) << 0)
426#define EL0VCTEN_BIT (U(1) << 1)
427#define EVNTEN_BIT (U(1) << 2)
428#define EVNTDIR_BIT (U(1) << 3)
429#define EVNTI_SHIFT U(4)
430#define EVNTI_MASK U(0xf)
431
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432/* CPTR_EL3 definitions */
433#define TCPAC_BIT (U(1) << 31)
434#define TAM_BIT (U(1) << 30)
435#define TTA_BIT (U(1) << 20)
436#define TFP_BIT (U(1) << 10)
437#define CPTR_EZ_BIT (U(1) << 8)
438#define CPTR_EL3_RESET_VAL U(0x0)
439
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200440/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000441#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
442#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
443#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
444#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
445#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
446#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000447#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448
449/* CPSR/SPSR definitions */
450#define DAIF_FIQ_BIT (U(1) << 0)
451#define DAIF_IRQ_BIT (U(1) << 1)
452#define DAIF_ABT_BIT (U(1) << 2)
453#define DAIF_DBG_BIT (U(1) << 3)
454#define SPSR_DAIF_SHIFT U(6)
455#define SPSR_DAIF_MASK U(0xf)
456
457#define SPSR_AIF_SHIFT U(6)
458#define SPSR_AIF_MASK U(0x7)
459
460#define SPSR_E_SHIFT U(9)
461#define SPSR_E_MASK U(0x1)
462#define SPSR_E_LITTLE U(0x0)
463#define SPSR_E_BIG U(0x1)
464
465#define SPSR_T_SHIFT U(5)
466#define SPSR_T_MASK U(0x1)
467#define SPSR_T_ARM U(0x0)
468#define SPSR_T_THUMB U(0x1)
469
470#define SPSR_M_SHIFT U(4)
471#define SPSR_M_MASK U(0x1)
472#define SPSR_M_AARCH64 U(0x0)
473#define SPSR_M_AARCH32 U(0x1)
474
475#define DISABLE_ALL_EXCEPTIONS \
476 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
477
478#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
479
480/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000481 * RMR_EL3 definitions
482 */
483#define RMR_EL3_RR_BIT (U(1) << 1)
484#define RMR_EL3_AA64_BIT (U(1) << 0)
485
486/*
487 * HI-VECTOR address for AArch32 state
488 */
489#define HI_VECTOR_BASE U(0xFFFF0000)
490
491/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200492 * TCR defintions
493 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000494#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200495#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200496#define TCR_EL1_IPS_SHIFT U(32)
497#define TCR_EL2_PS_SHIFT U(16)
498#define TCR_EL3_PS_SHIFT U(16)
499
500#define TCR_TxSZ_MIN ULL(16)
501#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000502#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200503
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100504#define TCR_T0SZ_SHIFT U(0)
505#define TCR_T1SZ_SHIFT U(16)
506
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200507/* (internal) physical address size bits in EL3/EL1 */
508#define TCR_PS_BITS_4GB ULL(0x0)
509#define TCR_PS_BITS_64GB ULL(0x1)
510#define TCR_PS_BITS_1TB ULL(0x2)
511#define TCR_PS_BITS_4TB ULL(0x3)
512#define TCR_PS_BITS_16TB ULL(0x4)
513#define TCR_PS_BITS_256TB ULL(0x5)
514
515#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
516#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
517#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
518#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
519#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
520#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
521
522#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
523#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
524#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
525#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
526
527#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
528#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
529#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
530#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
531
532#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
533#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
534#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
535
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100536#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
537#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
538#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
539#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
540
541#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
542#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
543#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
544#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
545
546#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
547#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
548#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
549
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200550#define TCR_TG0_SHIFT U(14)
551#define TCR_TG0_MASK ULL(3)
552#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
553#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
554#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
555
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100556#define TCR_TG1_SHIFT U(30)
557#define TCR_TG1_MASK ULL(3)
558#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
559#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
560#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
561
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200562#define TCR_EPD0_BIT (ULL(1) << 7)
563#define TCR_EPD1_BIT (ULL(1) << 23)
564
565#define MODE_SP_SHIFT U(0x0)
566#define MODE_SP_MASK U(0x1)
567#define MODE_SP_EL0 U(0x0)
568#define MODE_SP_ELX U(0x1)
569
570#define MODE_RW_SHIFT U(0x4)
571#define MODE_RW_MASK U(0x1)
572#define MODE_RW_64 U(0x0)
573#define MODE_RW_32 U(0x1)
574
575#define MODE_EL_SHIFT U(0x2)
576#define MODE_EL_MASK U(0x3)
577#define MODE_EL3 U(0x3)
578#define MODE_EL2 U(0x2)
579#define MODE_EL1 U(0x1)
580#define MODE_EL0 U(0x0)
581
582#define MODE32_SHIFT U(0)
583#define MODE32_MASK U(0xf)
584#define MODE32_usr U(0x0)
585#define MODE32_fiq U(0x1)
586#define MODE32_irq U(0x2)
587#define MODE32_svc U(0x3)
588#define MODE32_mon U(0x6)
589#define MODE32_abt U(0x7)
590#define MODE32_hyp U(0xa)
591#define MODE32_und U(0xb)
592#define MODE32_sys U(0xf)
593
594#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
595#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
596#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
597#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
598
599#define SPSR_64(el, sp, daif) \
600 ((MODE_RW_64 << MODE_RW_SHIFT) | \
601 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
602 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
603 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
604
605#define SPSR_MODE32(mode, isa, endian, aif) \
606 ((MODE_RW_32 << MODE_RW_SHIFT) | \
607 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
608 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
609 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
610 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
611
612/*
613 * TTBR Definitions
614 */
615#define TTBR_CNP_BIT ULL(0x1)
616
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000617/*
618 * CTR_EL0 definitions
619 */
620#define CTR_CWG_SHIFT U(24)
621#define CTR_CWG_MASK U(0xf)
622#define CTR_ERG_SHIFT U(20)
623#define CTR_ERG_MASK U(0xf)
624#define CTR_DMINLINE_SHIFT U(16)
625#define CTR_DMINLINE_MASK U(0xf)
626#define CTR_L1IP_SHIFT U(14)
627#define CTR_L1IP_MASK U(0x3)
628#define CTR_IMINLINE_SHIFT U(0)
629#define CTR_IMINLINE_MASK U(0xf)
630
631#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
632
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200633/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000634#define CNTP_CTL_ENABLE_SHIFT U(0)
635#define CNTP_CTL_IMASK_SHIFT U(1)
636#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200637
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000638#define CNTP_CTL_ENABLE_MASK U(1)
639#define CNTP_CTL_IMASK_MASK U(1)
640#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200641
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200642/* Exception Syndrome register bits and bobs */
643#define ESR_EC_SHIFT U(26)
644#define ESR_EC_MASK U(0x3f)
645#define ESR_EC_LENGTH U(6)
646#define EC_UNKNOWN U(0x0)
647#define EC_WFE_WFI U(0x1)
648#define EC_AARCH32_CP15_MRC_MCR U(0x3)
649#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
650#define EC_AARCH32_CP14_MRC_MCR U(0x5)
651#define EC_AARCH32_CP14_LDC_STC U(0x6)
652#define EC_FP_SIMD U(0x7)
653#define EC_AARCH32_CP10_MRC U(0x8)
654#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
655#define EC_ILLEGAL U(0xe)
656#define EC_AARCH32_SVC U(0x11)
657#define EC_AARCH32_HVC U(0x12)
658#define EC_AARCH32_SMC U(0x13)
659#define EC_AARCH64_SVC U(0x15)
660#define EC_AARCH64_HVC U(0x16)
661#define EC_AARCH64_SMC U(0x17)
662#define EC_AARCH64_SYS U(0x18)
663#define EC_IABORT_LOWER_EL U(0x20)
664#define EC_IABORT_CUR_EL U(0x21)
665#define EC_PC_ALIGN U(0x22)
666#define EC_DABORT_LOWER_EL U(0x24)
667#define EC_DABORT_CUR_EL U(0x25)
668#define EC_SP_ALIGN U(0x26)
669#define EC_AARCH32_FP U(0x28)
670#define EC_AARCH64_FP U(0x2c)
671#define EC_SERROR U(0x2f)
672
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000673/*
674 * External Abort bit in Instruction and Data Aborts synchronous exception
675 * syndromes.
676 */
677#define ESR_ISS_EABORT_EA_BIT U(9)
678
679#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
680
681/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
682#define RMR_RESET_REQUEST_SHIFT U(0x1)
683#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200684
685/*******************************************************************************
686 * Definitions of register offsets, fields and macros for CPU system
687 * instructions.
688 ******************************************************************************/
689
690#define TLBI_ADDR_SHIFT U(12)
691#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
692#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
693
694/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000695 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
696 * system level implementation of the Generic Timer.
697 ******************************************************************************/
698#define CNTCTLBASE_CNTFRQ U(0x0)
699#define CNTNSAR U(0x4)
700#define CNTNSAR_NS_SHIFT(x) (x)
701
702#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
703#define CNTACR_RPCT_SHIFT U(0x0)
704#define CNTACR_RVCT_SHIFT U(0x1)
705#define CNTACR_RFRQ_SHIFT U(0x2)
706#define CNTACR_RVOFF_SHIFT U(0x3)
707#define CNTACR_RWVT_SHIFT U(0x4)
708#define CNTACR_RWPT_SHIFT U(0x5)
709
710/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200711 * Definitions of register offsets and fields in the CNTBaseN Frame of the
712 * system level implementation of the Generic Timer.
713 ******************************************************************************/
714/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000715#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000717#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200718/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000719#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200720/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000721#define CNTP_CTL U(0x2c)
722
723/* PMCR_EL0 definitions */
724#define PMCR_EL0_RESET_VAL U(0x0)
725#define PMCR_EL0_N_SHIFT U(11)
726#define PMCR_EL0_N_MASK U(0x1f)
727#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
728#define PMCR_EL0_LC_BIT (U(1) << 6)
729#define PMCR_EL0_DP_BIT (U(1) << 5)
730#define PMCR_EL0_X_BIT (U(1) << 4)
731#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100732#define PMCR_EL0_E_BIT (U(1) << 0)
733
734/* PMCNTENSET_EL0 definitions */
735#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
736#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
737
738/* PMEVTYPER<n>_EL0 definitions */
739#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
740#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
741#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
742#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
743#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
744#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
745#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
746
747/* PMCCFILTR_EL0 definitions */
748#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
749#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
750#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
751#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
752#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
753#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
754
755/* PMU event counter ID definitions */
756#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000757
758/*******************************************************************************
759 * Definitions for system register interface to SVE
760 ******************************************************************************/
761#define ZCR_EL3 S3_6_C1_C2_0
762#define ZCR_EL2 S3_4_C1_C2_0
763
764/* ZCR_EL3 definitions */
765#define ZCR_EL3_LEN_MASK U(0xf)
766
767/* ZCR_EL2 definitions */
768#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200769
770/*******************************************************************************
771 * Definitions of MAIR encodings for device and normal memory
772 ******************************************************************************/
773/*
774 * MAIR encodings for device memory attributes.
775 */
776#define MAIR_DEV_nGnRnE ULL(0x0)
777#define MAIR_DEV_nGnRE ULL(0x4)
778#define MAIR_DEV_nGRE ULL(0x8)
779#define MAIR_DEV_GRE ULL(0xc)
780
781/*
782 * MAIR encodings for normal memory attributes.
783 *
784 * Cache Policy
785 * WT: Write Through
786 * WB: Write Back
787 * NC: Non-Cacheable
788 *
789 * Transient Hint
790 * NTR: Non-Transient
791 * TR: Transient
792 *
793 * Allocation Policy
794 * RA: Read Allocate
795 * WA: Write Allocate
796 * RWA: Read and Write Allocate
797 * NA: No Allocation
798 */
799#define MAIR_NORM_WT_TR_WA ULL(0x1)
800#define MAIR_NORM_WT_TR_RA ULL(0x2)
801#define MAIR_NORM_WT_TR_RWA ULL(0x3)
802#define MAIR_NORM_NC ULL(0x4)
803#define MAIR_NORM_WB_TR_WA ULL(0x5)
804#define MAIR_NORM_WB_TR_RA ULL(0x6)
805#define MAIR_NORM_WB_TR_RWA ULL(0x7)
806#define MAIR_NORM_WT_NTR_NA ULL(0x8)
807#define MAIR_NORM_WT_NTR_WA ULL(0x9)
808#define MAIR_NORM_WT_NTR_RA ULL(0xa)
809#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
810#define MAIR_NORM_WB_NTR_NA ULL(0xc)
811#define MAIR_NORM_WB_NTR_WA ULL(0xd)
812#define MAIR_NORM_WB_NTR_RA ULL(0xe)
813#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
814
815#define MAIR_NORM_OUTER_SHIFT U(4)
816
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000817#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
818 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200819
820/* PAR_EL1 fields */
821#define PAR_F_SHIFT U(0)
822#define PAR_F_MASK ULL(0x1)
823#define PAR_ADDR_SHIFT U(12)
824#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
825
826/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000827 * Definitions for system register interface to SPE
828 ******************************************************************************/
829#define PMBLIMITR_EL1 S3_0_C9_C10_0
830
831/*******************************************************************************
832 * Definitions for system register interface to MPAM
833 ******************************************************************************/
834#define MPAMIDR_EL1 S3_0_C10_C4_4
835#define MPAM2_EL2 S3_4_C10_C5_0
836#define MPAMHCR_EL2 S3_4_C10_C4_0
837#define MPAM3_EL3 S3_6_C10_C5_0
838
839/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200840 * Definitions for system register interface to AMU for ARMv8.4 onwards
841 ******************************************************************************/
842#define AMCR_EL0 S3_3_C13_C2_0
843#define AMCFGR_EL0 S3_3_C13_C2_1
844#define AMCGCR_EL0 S3_3_C13_C2_2
845#define AMUSERENR_EL0 S3_3_C13_C2_3
846#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
847#define AMCNTENSET0_EL0 S3_3_C13_C2_5
848#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
849#define AMCNTENSET1_EL0 S3_3_C13_C3_1
850
851/* Activity Monitor Group 0 Event Counter Registers */
852#define AMEVCNTR00_EL0 S3_3_C13_C4_0
853#define AMEVCNTR01_EL0 S3_3_C13_C4_1
854#define AMEVCNTR02_EL0 S3_3_C13_C4_2
855#define AMEVCNTR03_EL0 S3_3_C13_C4_3
856
857/* Activity Monitor Group 0 Event Type Registers */
858#define AMEVTYPER00_EL0 S3_3_C13_C6_0
859#define AMEVTYPER01_EL0 S3_3_C13_C6_1
860#define AMEVTYPER02_EL0 S3_3_C13_C6_2
861#define AMEVTYPER03_EL0 S3_3_C13_C6_3
862
863/* Activity Monitor Group 1 Event Counter Registers */
864#define AMEVCNTR10_EL0 S3_3_C13_C12_0
865#define AMEVCNTR11_EL0 S3_3_C13_C12_1
866#define AMEVCNTR12_EL0 S3_3_C13_C12_2
867#define AMEVCNTR13_EL0 S3_3_C13_C12_3
868#define AMEVCNTR14_EL0 S3_3_C13_C12_4
869#define AMEVCNTR15_EL0 S3_3_C13_C12_5
870#define AMEVCNTR16_EL0 S3_3_C13_C12_6
871#define AMEVCNTR17_EL0 S3_3_C13_C12_7
872#define AMEVCNTR18_EL0 S3_3_C13_C13_0
873#define AMEVCNTR19_EL0 S3_3_C13_C13_1
874#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
875#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
876#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
877#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
878#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
879#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
880
881/* Activity Monitor Group 1 Event Type Registers */
882#define AMEVTYPER10_EL0 S3_3_C13_C14_0
883#define AMEVTYPER11_EL0 S3_3_C13_C14_1
884#define AMEVTYPER12_EL0 S3_3_C13_C14_2
885#define AMEVTYPER13_EL0 S3_3_C13_C14_3
886#define AMEVTYPER14_EL0 S3_3_C13_C14_4
887#define AMEVTYPER15_EL0 S3_3_C13_C14_5
888#define AMEVTYPER16_EL0 S3_3_C13_C14_6
889#define AMEVTYPER17_EL0 S3_3_C13_C14_7
890#define AMEVTYPER18_EL0 S3_3_C13_C15_0
891#define AMEVTYPER19_EL0 S3_3_C13_C15_1
892#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
893#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
894#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
895#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
896#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
897#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
898
johpow01b7d752a2020-10-08 17:29:11 -0500899/* AMCFGR_EL0 definitions */
900#define AMCFGR_EL0_NCG_SHIFT U(28)
901#define AMCFGR_EL0_NCG_MASK U(0xf)
902
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200903/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500904#define AMCGCR_EL0_CG1NC_SHIFT U(8)
905#define AMCGCR_EL0_CG1NC_LENGTH U(8)
906#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200907
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000908/* MPAM register definitions */
909#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100910#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
911
912#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
913#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000914
915#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
916
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200917/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500918 * Definitions for system register interface to AMU for ARMv8.6 enhancements
919 ******************************************************************************/
920
921/* Definition for register defining which virtual offsets are implemented. */
922#define AMCG1IDR_EL0 S3_3_C13_C2_6
923#define AMCG1IDR_CTR_MASK ULL(0xffff)
924#define AMCG1IDR_CTR_SHIFT U(0)
925#define AMCG1IDR_VOFF_MASK ULL(0xffff)
926#define AMCG1IDR_VOFF_SHIFT U(16)
927
928/* New bit added to AMCR_EL0 */
929#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
930
931/* Definitions for virtual offset registers for architected event counters. */
932/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
933#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
934#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
935#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
936
937/* Definitions for virtual offset registers for auxiliary event counters. */
938#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
939#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
940#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
941#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
942#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
943#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
944#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
945#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
946#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
947#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
948#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
949#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
950#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
951#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
952#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
953#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
954
955/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200956 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000957 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200958#define DISR_EL1 S3_0_C12_C1_1
959#define DISR_A_BIT U(31)
960
961#define ERRIDR_EL1 S3_0_C5_C3_0
962#define ERRIDR_MASK U(0xffff)
963
964#define ERRSELR_EL1 S3_0_C5_C3_1
965
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000966/* System register access to Standard Error Record registers */
967#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200968#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000969#define ERXSTATUS_EL1 S3_0_C5_C4_2
970#define ERXADDR_EL1 S3_0_C5_C4_3
971#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200972#define ERXPFGCTL_EL1 S3_0_C5_C4_5
973#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000974#define ERXMISC0_EL1 S3_0_C5_C5_0
975#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200976
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000977#define ERXCTLR_ED_BIT (U(1) << 0)
978#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200979
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000980#define ERXPFGCTL_UC_BIT (U(1) << 1)
981#define ERXPFGCTL_UEU_BIT (U(1) << 2)
982#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200983
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100984/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +0000985 * Armv8.1 Registers - Privileged Access Never Registers
986 ******************************************************************************/
987#define PAN S3_0_C4_C2_3
988#define PAN_BIT BIT(22)
989
990/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100991 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000992 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000993#define APIAKeyLo_EL1 S3_0_C2_C1_0
994#define APIAKeyHi_EL1 S3_0_C2_C1_1
995#define APIBKeyLo_EL1 S3_0_C2_C1_2
996#define APIBKeyHi_EL1 S3_0_C2_C1_3
997#define APDAKeyLo_EL1 S3_0_C2_C2_0
998#define APDAKeyHi_EL1 S3_0_C2_C2_1
999#define APDBKeyLo_EL1 S3_0_C2_C2_2
1000#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001001#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001002#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001003
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001004/*******************************************************************************
1005 * Armv8.4 Data Independent Timing Registers
1006 ******************************************************************************/
1007#define DIT S3_3_C4_C2_5
1008#define DIT_BIT BIT(24)
1009
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001010/*******************************************************************************
1011 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1012 ******************************************************************************/
1013#define SSBS S3_3_C4_C2_6
1014
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001015/*******************************************************************************
1016 * Armv8.5 - Memory Tagging Extension Registers
1017 ******************************************************************************/
1018#define TFSRE0_EL1 S3_0_C5_C6_1
1019#define TFSR_EL1 S3_0_C5_C6_0
1020#define RGSR_EL1 S3_0_C1_C0_5
1021#define GCR_EL1 S3_0_C1_C0_6
1022
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001023/*******************************************************************************
1024 * Armv8.6 - Fine Grained Virtualization Traps Registers
1025 ******************************************************************************/
1026#define HFGRTR_EL2 S3_4_C1_C1_4
1027#define HFGWTR_EL2 S3_4_C1_C1_5
1028#define HFGITR_EL2 S3_4_C1_C1_6
1029#define HDFGRTR_EL2 S3_4_C3_C1_4
1030#define HDFGWTR_EL2 S3_4_C3_C1_5
1031
Jimmy Brisson945095a2020-04-16 10:54:59 -05001032/*******************************************************************************
1033 * Armv8.6 - Enhanced Counter Virtualization Registers
1034 ******************************************************************************/
1035#define CNTPOFF_EL2 S3_4_C14_C0_6
1036
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001037/*******************************************************************************
1038 * Armv9.0 - Trace Buffer Extension System Registers
1039 ******************************************************************************/
1040#define TRBLIMITR_EL1 S3_0_C9_C11_0
1041#define TRBPTR_EL1 S3_0_C9_C11_1
1042#define TRBBASER_EL1 S3_0_C9_C11_2
1043#define TRBSR_EL1 S3_0_C9_C11_3
1044#define TRBMAR_EL1 S3_0_C9_C11_4
1045#define TRBTRG_EL1 S3_0_C9_C11_6
1046#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001047
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001048/*******************************************************************************
1049 * Armv8.4 - Trace Filter System Registers
1050 ******************************************************************************/
1051#define TRFCR_EL1 S3_0_C1_C2_1
1052#define TRFCR_EL2 S3_4_C1_C2_1
1053
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001054/*******************************************************************************
1055 * Trace System Registers
1056 ******************************************************************************/
1057#define TRCAUXCTLR S2_1_C0_C6_0
1058#define TRCRSR S2_1_C0_C10_0
1059#define TRCCCCTLR S2_1_C0_C14_0
1060#define TRCBBCTLR S2_1_C0_C15_0
1061#define TRCEXTINSELR0 S2_1_C0_C8_4
1062#define TRCEXTINSELR1 S2_1_C0_C9_4
1063#define TRCEXTINSELR2 S2_1_C0_C10_4
1064#define TRCEXTINSELR3 S2_1_C0_C11_4
1065#define TRCCLAIMSET S2_1_c7_c8_6
1066#define TRCCLAIMCLR S2_1_c7_c9_6
1067#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001068
1069#endif /* ARCH_H */