blob: c45358eab127e7da9eeb96d43bf9ddf15df7ec4c [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000088#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
89#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
90#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
91#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
92#define ICC_IAR0_EL1 S3_0_C12_C8_0
93#define ICC_IAR1_EL1 S3_0_C12_C12_0
94#define ICC_EOIR0_EL1 S3_0_C12_C8_1
95#define ICC_EOIR1_EL1 S3_0_C12_C12_1
96#define ICC_SGI0R_EL1 S3_0_C12_C11_7
97
98#define ICV_CTRL_EL1 S3_0_C12_C12_4
99#define ICV_IAR1_EL1 S3_0_C12_C12_0
100#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
101#define ICV_EOIR1_EL1 S3_0_C12_C12_1
102#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200103
104/*******************************************************************************
105 * Generic timer memory mapped registers & offsets
106 ******************************************************************************/
107#define CNTCR_OFF U(0x000)
108#define CNTFID_OFF U(0x020)
109
110#define CNTCR_EN (U(1) << 0)
111#define CNTCR_HDBG (U(1) << 1)
112#define CNTCR_FCREQ(x) ((x) << 8)
113
114/*******************************************************************************
115 * System register bit definitions
116 ******************************************************************************/
117/* CLIDR definitions */
118#define LOUIS_SHIFT U(21)
119#define LOC_SHIFT U(24)
120#define CLIDR_FIELD_WIDTH U(3)
121
122/* CSSELR definitions */
123#define LEVEL_SHIFT U(1)
124
125/* Data cache set/way op type defines */
126#define DCISW U(0x0)
127#define DCCISW U(0x1)
128#define DCCSW U(0x2)
129
130/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100136#define ID_AA64PFR0_FP_SHIFT U(16)
137#define ID_AA64PFR0_FP_WIDTH U(4)
138#define ID_AA64PFR0_FP_MASK U(0xf)
139#define ID_AA64PFR0_ADVSIMD_SHIFT U(20)
140#define ID_AA64PFR0_ADVSIMD_WIDTH U(4)
141#define ID_AA64PFR0_ADVSIMD_MASK U(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500142#define ID_AA64PFR0_GIC_SHIFT U(24)
143#define ID_AA64PFR0_GIC_WIDTH U(4)
144#define ID_AA64PFR0_GIC_MASK ULL(0xf)
145#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
146#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
147#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100148#define ID_AA64PFR0_RAS_MASK ULL(0xf)
149#define ID_AA64PFR0_RAS_SHIFT U(28)
150#define ID_AA64PFR0_RAS_WIDTH U(4)
151#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
152#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
153#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
154#define ID_AA64PFR0_SVE_SHIFT U(32)
155#define ID_AA64PFR0_SVE_WIDTH U(4)
156#define ID_AA64PFR0_SVE_MASK ULL(0xf)
157#define ID_AA64PFR0_SVE_LENGTH U(4)
158#define ID_AA64PFR0_MPAM_SHIFT U(40)
159#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
160#define ID_AA64PFR0_AMU_SHIFT U(44)
161#define ID_AA64PFR0_AMU_LENGTH U(4)
162#define ID_AA64PFR0_AMU_MASK ULL(0xf)
163#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
164#define ID_AA64PFR0_AMU_V1 U(0x1)
165#define ID_AA64PFR0_AMU_V1P1 U(0x2)
166#define ID_AA64PFR0_DIT_SHIFT U(48)
167#define ID_AA64PFR0_DIT_MASK ULL(0xf)
168#define ID_AA64PFR0_DIT_LENGTH U(4)
169#define ID_AA64PFR0_DIT_SUPPORTED U(1)
170#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
171#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
172#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
173#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
174#define ID_AA64PFR0_FEAT_RME_V1 U(1)
175#define ID_AA64PFR0_CSV2_SHIFT U(56)
176#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
177#define ID_AA64PFR0_CSV2_WIDTH U(4)
178#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
179#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
180#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200181
182/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000183#define ID_AA64DFR0_PMS_SHIFT U(32)
184#define ID_AA64DFR0_PMS_LENGTH U(4)
185#define ID_AA64DFR0_PMS_MASK ULL(0xf)
186#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
187#define ID_AA64DFR0_SPE U(1)
188#define ID_AA64DFR0_SPE_V1P1 U(2)
189#define ID_AA64DFR0_SPE_V1P2 U(3)
190#define ID_AA64DFR0_SPE_V1P3 U(4)
191#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100193/* ID_AA64DFR0_EL1.DEBUG definitions */
194#define ID_AA64DFR0_DEBUG_SHIFT U(0)
195#define ID_AA64DFR0_DEBUG_LENGTH U(4)
196#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100197#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
198 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100199#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
200#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
201#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
202#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500203#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100204
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100205/* ID_AA64DFR0_EL1.HPMN0 definitions */
206#define ID_AA64DFR0_HPMN0_SHIFT U(60)
207#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
208#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
209
johpow018c3da8b2022-01-31 18:14:41 -0600210/* ID_AA64DFR0_EL1.BRBE definitions */
211#define ID_AA64DFR0_BRBE_SHIFT U(52)
212#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
213#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
214
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100215/* ID_AA64DFR0_EL1.TraceBuffer definitions */
216#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
217#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
218#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
219
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100220/* ID_DFR0_EL1.Tracefilt definitions */
221#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
222#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
223#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
224
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100225/* ID_AA64DFR0_EL1.PMUVer definitions */
226#define ID_AA64DFR0_PMUVER_SHIFT U(8)
227#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
228#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
229
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100230/* ID_AA64DFR0_EL1.TraceVer definitions */
231#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
232#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
233#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
234
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200235#define EL_IMPL_NONE ULL(0)
236#define EL_IMPL_A64ONLY ULL(1)
237#define EL_IMPL_A64_A32 ULL(2)
238
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500239/* ID_AA64ISAR0_EL1 definitions */
240#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
241#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
242#define ID_AA64ISAR0_TLB_SHIFT U(56)
243#define ID_AA64ISAR0_TLB_WIDTH U(4)
244#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
245#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200246
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100247/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500248#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
249#define ID_AA64ISAR1_GPI_SHIFT U(28)
250#define ID_AA64ISAR1_GPI_WIDTH U(4)
251#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
252#define ID_AA64ISAR1_GPA_SHIFT U(24)
253#define ID_AA64ISAR1_GPA_WIDTH U(4)
254#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
255#define ID_AA64ISAR1_API_SHIFT U(8)
256#define ID_AA64ISAR1_API_WIDTH U(4)
257#define ID_AA64ISAR1_API_MASK ULL(0xf)
258#define ID_AA64ISAR1_APA_SHIFT U(4)
259#define ID_AA64ISAR1_APA_WIDTH U(4)
260#define ID_AA64ISAR1_APA_MASK ULL(0xf)
261#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
262#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
263#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
264#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
265#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
266#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
267#define ID_AA64ISAR1_DPB_SHIFT U(0)
268#define ID_AA64ISAR1_DPB_WIDTH U(4)
269#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
270#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
271#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
272#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
273#define ID_AA64ISAR1_LS64_SHIFT U(60)
274#define ID_AA64ISAR1_LS64_WIDTH U(4)
275#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
276#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
277#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
278#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100279
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000280/* ID_AA64ISAR2_EL1 definitions */
281#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
282#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
283#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
284#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400285#define ID_AA64ISAR2_GPA3_SHIFT U(8)
286#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
287#define ID_AA64ISAR2_APA3_SHIFT U(12)
288#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000289
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000290/* ID_AA64MMFR0_EL1 definitions */
291#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
292#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
293
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200294#define PARANGE_0000 U(32)
295#define PARANGE_0001 U(36)
296#define PARANGE_0010 U(40)
297#define PARANGE_0011 U(42)
298#define PARANGE_0100 U(44)
299#define PARANGE_0101 U(48)
300#define PARANGE_0110 U(52)
301
Jimmy Brisson945095a2020-04-16 10:54:59 -0500302#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
303#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
304#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
305#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
306#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
307
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500308#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
309#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
310#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
311#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500312#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500313
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200314#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100315#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
317#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100318#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200319#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
320
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100321#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
322#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
323#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
324#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
325#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
326#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
327#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
328
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200329#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100330#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200331#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
332#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
333#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
334
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100335#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
336#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
337#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
338#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
339#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
340#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
341
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200342#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100343#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
345#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
346#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100347#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
348
349#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
350#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
351#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
352#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
353#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
354#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
355#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200356
Daniel Boulby39e4df22021-02-02 19:27:41 +0000357/* ID_AA64MMFR1_EL1 definitions */
358#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
359#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500360#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000361#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
362#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
363#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600364#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
365#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
366#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
367#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000368#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
369#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
370#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500371#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
372#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
373#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
374#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
375#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
376
Daniel Boulby39e4df22021-02-02 19:27:41 +0000377
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000378/* ID_AA64MMFR2_EL1 definitions */
379#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000380
381#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
382#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
383
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000384#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
385#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
386
387/* ID_AA64PFR1_EL1 definitions */
388#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
389#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
390
391#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
392
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100393#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
394#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
395
396#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
397
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200398#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
399#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
400
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400401#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
402#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
403
404#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
405#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
406
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500407#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
408#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
409#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
410#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
411#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
412
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200413#define MTE_UNIMPLEMENTED ULL(0)
414#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
415#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
416
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000417#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
418#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100419#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000420#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
421#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000422#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600423
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500424#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
425#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
426#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
427#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
428
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600429#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
430#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
431
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432/* ID_PFR1_EL1 definitions */
433#define ID_PFR1_VIRTEXT_SHIFT U(12)
434#define ID_PFR1_VIRTEXT_MASK U(0xf)
435#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
436 & ID_PFR1_VIRTEXT_MASK)
437
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200438/* SCTLR definitions */
439#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
440 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
441 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
442
443#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
444 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000445#define SCTLR_AARCH32_EL1_RES1 \
446 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
447 (U(1) << 4) | (U(1) << 3))
448
449#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
450 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
451 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200452
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000453#define SCTLR_M_BIT (ULL(1) << 0)
454#define SCTLR_A_BIT (ULL(1) << 1)
455#define SCTLR_C_BIT (ULL(1) << 2)
456#define SCTLR_SA_BIT (ULL(1) << 3)
457#define SCTLR_SA0_BIT (ULL(1) << 4)
458#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
459#define SCTLR_ITD_BIT (ULL(1) << 7)
460#define SCTLR_SED_BIT (ULL(1) << 8)
461#define SCTLR_UMA_BIT (ULL(1) << 9)
462#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100463#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000464#define SCTLR_DZE_BIT (ULL(1) << 14)
465#define SCTLR_UCT_BIT (ULL(1) << 15)
466#define SCTLR_NTWI_BIT (ULL(1) << 16)
467#define SCTLR_NTWE_BIT (ULL(1) << 18)
468#define SCTLR_WXN_BIT (ULL(1) << 19)
469#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100470#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000471#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000472#define SCTLR_E0E_BIT (ULL(1) << 24)
473#define SCTLR_EE_BIT (ULL(1) << 25)
474#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100475#define SCTLR_EnDA_BIT (ULL(1) << 27)
476#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000477#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000478#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200479#define SCTLR_RESET_VAL SCTLR_EL3_RES1
480
481/* CPACR_El1 definitions */
482#define CPACR_EL1_FPEN(x) ((x) << 20)
483#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
484#define CPACR_EL1_FP_TRAP_ALL U(0x2)
485#define CPACR_EL1_FP_TRAP_NONE U(0x3)
486
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100487#define CPACR_EL1_ZEN(x) ((x) << 16)
488#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
489#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
490#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
491
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100492#define CPACR_EL1_SMEN(x) ((x) << 24)
493#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
494#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
495#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
496
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200497/* SCR definitions */
498#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500499#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200500#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200501#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000502#define SCR_API_BIT (U(1) << 17)
503#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200504#define SCR_TWE_BIT (U(1) << 13)
505#define SCR_TWI_BIT (U(1) << 12)
506#define SCR_ST_BIT (U(1) << 11)
507#define SCR_RW_BIT (U(1) << 10)
508#define SCR_SIF_BIT (U(1) << 9)
509#define SCR_HCE_BIT (U(1) << 8)
510#define SCR_SMD_BIT (U(1) << 7)
511#define SCR_EA_BIT (U(1) << 3)
512#define SCR_FIQ_BIT (U(1) << 2)
513#define SCR_IRQ_BIT (U(1) << 1)
514#define SCR_NS_BIT (U(1) << 0)
515#define SCR_VALID_BIT_MASK U(0x2f8f)
516#define SCR_RESET_VAL SCR_RES1_BITS
517
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000518/* MDCR_EL3 definitions */
519#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100520#define MDCR_SPD32_LEGACY ULL(0x0)
521#define MDCR_SPD32_DISABLE ULL(0x2)
522#define MDCR_SPD32_ENABLE ULL(0x3)
523#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000524#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100525#define MDCR_NSPB_EL1 ULL(0x3)
526#define MDCR_TDOSA_BIT (ULL(1) << 10)
527#define MDCR_TDA_BIT (ULL(1) << 9)
528#define MDCR_TPM_BIT (ULL(1) << 6)
529#define MDCR_SCCD_BIT (ULL(1) << 23)
530#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000531
532/* MDCR_EL2 definitions */
533#define MDCR_EL2_TPMS (U(1) << 14)
534#define MDCR_EL2_E2PB(x) ((x) << 12)
535#define MDCR_EL2_E2PB_EL1 U(0x3)
536#define MDCR_EL2_TDRA_BIT (U(1) << 11)
537#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
538#define MDCR_EL2_TDA_BIT (U(1) << 9)
539#define MDCR_EL2_TDE_BIT (U(1) << 8)
540#define MDCR_EL2_HPME_BIT (U(1) << 7)
541#define MDCR_EL2_TPM_BIT (U(1) << 6)
542#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100543#define MDCR_EL2_HPMN_SHIFT U(0)
544#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000545#define MDCR_EL2_RESET_VAL U(0x0)
546
547/* HSTR_EL2 definitions */
548#define HSTR_EL2_RESET_VAL U(0x0)
549#define HSTR_EL2_T_MASK U(0xff)
550
551/* CNTHP_CTL_EL2 definitions */
552#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
553#define CNTHP_CTL_RESET_VAL U(0x0)
554
555/* VTTBR_EL2 definitions */
556#define VTTBR_RESET_VAL ULL(0x0)
557#define VTTBR_VMID_MASK ULL(0xff)
558#define VTTBR_VMID_SHIFT U(48)
559#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
560#define VTTBR_BADDR_SHIFT U(0)
561
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200562/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500563#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000564#define HCR_API_BIT (ULL(1) << 41)
565#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000566#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000567#define HCR_TGE_BIT (ULL(1) << 27)
568#define HCR_RW_SHIFT U(31)
569#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
570#define HCR_AMO_BIT (ULL(1) << 5)
571#define HCR_IMO_BIT (ULL(1) << 4)
572#define HCR_FMO_BIT (ULL(1) << 3)
573
574/* ISR definitions */
575#define ISR_A_SHIFT U(8)
576#define ISR_I_SHIFT U(7)
577#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200578
579/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000580#define CNTHCTL_RESET_VAL U(0x0)
581#define EVNTEN_BIT (U(1) << 2)
582#define EL1PCEN_BIT (U(1) << 1)
583#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200584
585/* CNTKCTL_EL1 definitions */
586#define EL0PTEN_BIT (U(1) << 9)
587#define EL0VTEN_BIT (U(1) << 8)
588#define EL0PCTEN_BIT (U(1) << 0)
589#define EL0VCTEN_BIT (U(1) << 1)
590#define EVNTEN_BIT (U(1) << 2)
591#define EVNTDIR_BIT (U(1) << 3)
592#define EVNTI_SHIFT U(4)
593#define EVNTI_MASK U(0xf)
594
595/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100596#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000597#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
598#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
599#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600600#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000601#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
602#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000603#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200604
605/* CPSR/SPSR definitions */
606#define DAIF_FIQ_BIT (U(1) << 0)
607#define DAIF_IRQ_BIT (U(1) << 1)
608#define DAIF_ABT_BIT (U(1) << 2)
609#define DAIF_DBG_BIT (U(1) << 3)
610#define SPSR_DAIF_SHIFT U(6)
611#define SPSR_DAIF_MASK U(0xf)
612
613#define SPSR_AIF_SHIFT U(6)
614#define SPSR_AIF_MASK U(0x7)
615
616#define SPSR_E_SHIFT U(9)
617#define SPSR_E_MASK U(0x1)
618#define SPSR_E_LITTLE U(0x0)
619#define SPSR_E_BIG U(0x1)
620
621#define SPSR_T_SHIFT U(5)
622#define SPSR_T_MASK U(0x1)
623#define SPSR_T_ARM U(0x0)
624#define SPSR_T_THUMB U(0x1)
625
626#define SPSR_M_SHIFT U(4)
627#define SPSR_M_MASK U(0x1)
628#define SPSR_M_AARCH64 U(0x0)
629#define SPSR_M_AARCH32 U(0x1)
630
631#define DISABLE_ALL_EXCEPTIONS \
632 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
633
634#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
635
636/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000637 * RMR_EL3 definitions
638 */
639#define RMR_EL3_RR_BIT (U(1) << 1)
640#define RMR_EL3_AA64_BIT (U(1) << 0)
641
642/*
643 * HI-VECTOR address for AArch32 state
644 */
645#define HI_VECTOR_BASE U(0xFFFF0000)
646
647/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200648 * TCR defintions
649 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000650#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200651#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200652#define TCR_EL1_IPS_SHIFT U(32)
653#define TCR_EL2_PS_SHIFT U(16)
654#define TCR_EL3_PS_SHIFT U(16)
655
656#define TCR_TxSZ_MIN ULL(16)
657#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000658#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100660#define TCR_T0SZ_SHIFT U(0)
661#define TCR_T1SZ_SHIFT U(16)
662
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200663/* (internal) physical address size bits in EL3/EL1 */
664#define TCR_PS_BITS_4GB ULL(0x0)
665#define TCR_PS_BITS_64GB ULL(0x1)
666#define TCR_PS_BITS_1TB ULL(0x2)
667#define TCR_PS_BITS_4TB ULL(0x3)
668#define TCR_PS_BITS_16TB ULL(0x4)
669#define TCR_PS_BITS_256TB ULL(0x5)
670
671#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
672#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
673#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
674#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
675#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
676#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
677
678#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
679#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
680#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
681#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
682
683#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
684#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
685#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
686#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
687
688#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
689#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
690#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
691
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100692#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
693#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
694#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
695#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
696
697#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
698#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
699#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
700#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
701
702#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
703#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
704#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
705
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706#define TCR_TG0_SHIFT U(14)
707#define TCR_TG0_MASK ULL(3)
708#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
709#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
710#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
711
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100712#define TCR_TG1_SHIFT U(30)
713#define TCR_TG1_MASK ULL(3)
714#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
715#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
716#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
717
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200718#define TCR_EPD0_BIT (ULL(1) << 7)
719#define TCR_EPD1_BIT (ULL(1) << 23)
720
721#define MODE_SP_SHIFT U(0x0)
722#define MODE_SP_MASK U(0x1)
723#define MODE_SP_EL0 U(0x0)
724#define MODE_SP_ELX U(0x1)
725
726#define MODE_RW_SHIFT U(0x4)
727#define MODE_RW_MASK U(0x1)
728#define MODE_RW_64 U(0x0)
729#define MODE_RW_32 U(0x1)
730
731#define MODE_EL_SHIFT U(0x2)
732#define MODE_EL_MASK U(0x3)
733#define MODE_EL3 U(0x3)
734#define MODE_EL2 U(0x2)
735#define MODE_EL1 U(0x1)
736#define MODE_EL0 U(0x0)
737
738#define MODE32_SHIFT U(0)
739#define MODE32_MASK U(0xf)
740#define MODE32_usr U(0x0)
741#define MODE32_fiq U(0x1)
742#define MODE32_irq U(0x2)
743#define MODE32_svc U(0x3)
744#define MODE32_mon U(0x6)
745#define MODE32_abt U(0x7)
746#define MODE32_hyp U(0xa)
747#define MODE32_und U(0xb)
748#define MODE32_sys U(0xf)
749
750#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
751#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
752#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
753#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
754
755#define SPSR_64(el, sp, daif) \
756 ((MODE_RW_64 << MODE_RW_SHIFT) | \
757 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
758 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
759 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
760
761#define SPSR_MODE32(mode, isa, endian, aif) \
762 ((MODE_RW_32 << MODE_RW_SHIFT) | \
763 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
764 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
765 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
766 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
767
768/*
769 * TTBR Definitions
770 */
771#define TTBR_CNP_BIT ULL(0x1)
772
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000773/*
774 * CTR_EL0 definitions
775 */
776#define CTR_CWG_SHIFT U(24)
777#define CTR_CWG_MASK U(0xf)
778#define CTR_ERG_SHIFT U(20)
779#define CTR_ERG_MASK U(0xf)
780#define CTR_DMINLINE_SHIFT U(16)
781#define CTR_DMINLINE_MASK U(0xf)
782#define CTR_L1IP_SHIFT U(14)
783#define CTR_L1IP_MASK U(0x3)
784#define CTR_IMINLINE_SHIFT U(0)
785#define CTR_IMINLINE_MASK U(0xf)
786
787#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
788
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000789/*
790 * FPCR definitions
791 */
792#define FPCR_FIZ_BIT (ULL(1) << 0)
793#define FPCR_AH_BIT (ULL(1) << 1)
794#define FPCR_NEP_BIT (ULL(1) << 2)
795
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200796/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000797#define CNTP_CTL_ENABLE_SHIFT U(0)
798#define CNTP_CTL_IMASK_SHIFT U(1)
799#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200800
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000801#define CNTP_CTL_ENABLE_MASK U(1)
802#define CNTP_CTL_IMASK_MASK U(1)
803#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200804
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200805/* Exception Syndrome register bits and bobs */
806#define ESR_EC_SHIFT U(26)
807#define ESR_EC_MASK U(0x3f)
808#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100809#define ESR_ISS_SHIFT U(0x0)
810#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200811#define EC_UNKNOWN U(0x0)
812#define EC_WFE_WFI U(0x1)
813#define EC_AARCH32_CP15_MRC_MCR U(0x3)
814#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
815#define EC_AARCH32_CP14_MRC_MCR U(0x5)
816#define EC_AARCH32_CP14_LDC_STC U(0x6)
817#define EC_FP_SIMD U(0x7)
818#define EC_AARCH32_CP10_MRC U(0x8)
819#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
820#define EC_ILLEGAL U(0xe)
821#define EC_AARCH32_SVC U(0x11)
822#define EC_AARCH32_HVC U(0x12)
823#define EC_AARCH32_SMC U(0x13)
824#define EC_AARCH64_SVC U(0x15)
825#define EC_AARCH64_HVC U(0x16)
826#define EC_AARCH64_SMC U(0x17)
827#define EC_AARCH64_SYS U(0x18)
828#define EC_IABORT_LOWER_EL U(0x20)
829#define EC_IABORT_CUR_EL U(0x21)
830#define EC_PC_ALIGN U(0x22)
831#define EC_DABORT_LOWER_EL U(0x24)
832#define EC_DABORT_CUR_EL U(0x25)
833#define EC_SP_ALIGN U(0x26)
834#define EC_AARCH32_FP U(0x28)
835#define EC_AARCH64_FP U(0x2c)
836#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100837/* Data Fault Status code, not all error codes listed */
838#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000839#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000840#define DFSC_L0_TRANS_FAULT U(4)
841#define DFSC_L1_TRANS_FAULT U(5)
842#define DFSC_L2_TRANS_FAULT U(6)
843#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000844#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000845#define DFSC_L0_SEA U(0x14)
846#define DFSC_L1_SEA U(0x15)
847#define DFSC_L2_SEA U(0x16)
848#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100849#define DFSC_EXT_DABORT U(0x10)
850#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +0000851
852/* Instr Fault Status code, not all error codes listed */
853#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000854#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000855#define IFSC_L0_TRANS_FAULT U(4)
856#define IFSC_L1_TRANS_FAULT U(5)
857#define IFSC_L2_TRANS_FAULT U(6)
858#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000859#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000860#define IFSC_L0_SEA U(0x24)
861#define IFSC_L1_SEA U(0x25)
862#define IFSC_L2_SEA U(0x26)
863#define IFSC_L3_SEA U(0x27)
864
nabkah01002e5692022-10-10 12:36:46 +0100865/* ISS encoding an exception from HVC or SVC instruction execution */
866#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200867
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000868/*
869 * External Abort bit in Instruction and Data Aborts synchronous exception
870 * syndromes.
871 */
872#define ESR_ISS_EABORT_EA_BIT U(9)
873
874#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100875#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000876
877/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
878#define RMR_RESET_REQUEST_SHIFT U(0x1)
879#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200880
881/*******************************************************************************
882 * Definitions of register offsets, fields and macros for CPU system
883 * instructions.
884 ******************************************************************************/
885
886#define TLBI_ADDR_SHIFT U(12)
887#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
888#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
889
890/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000891 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
892 * system level implementation of the Generic Timer.
893 ******************************************************************************/
894#define CNTCTLBASE_CNTFRQ U(0x0)
895#define CNTNSAR U(0x4)
896#define CNTNSAR_NS_SHIFT(x) (x)
897
898#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
899#define CNTACR_RPCT_SHIFT U(0x0)
900#define CNTACR_RVCT_SHIFT U(0x1)
901#define CNTACR_RFRQ_SHIFT U(0x2)
902#define CNTACR_RVOFF_SHIFT U(0x3)
903#define CNTACR_RWVT_SHIFT U(0x4)
904#define CNTACR_RWPT_SHIFT U(0x5)
905
906/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200907 * Definitions of register offsets and fields in the CNTBaseN Frame of the
908 * system level implementation of the Generic Timer.
909 ******************************************************************************/
910/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000911#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200912/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000913#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200914/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000915#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200916/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000917#define CNTP_CTL U(0x2c)
918
919/* PMCR_EL0 definitions */
920#define PMCR_EL0_RESET_VAL U(0x0)
921#define PMCR_EL0_N_SHIFT U(11)
922#define PMCR_EL0_N_MASK U(0x1f)
923#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
924#define PMCR_EL0_LC_BIT (U(1) << 6)
925#define PMCR_EL0_DP_BIT (U(1) << 5)
926#define PMCR_EL0_X_BIT (U(1) << 4)
927#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100928#define PMCR_EL0_C_BIT (U(1) << 2)
929#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100930#define PMCR_EL0_E_BIT (U(1) << 0)
931
932/* PMCNTENSET_EL0 definitions */
933#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
934#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
935
936/* PMEVTYPER<n>_EL0 definitions */
937#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000938#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100939#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000940#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100941#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
942#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
943#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
944#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000945#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
946#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
947#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
948#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100949#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100950
951/* PMCCFILTR_EL0 definitions */
952#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000953#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100954#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
955#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
956#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100957#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000958#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
959#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
960#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
961#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100962
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100963/* PMSELR_EL0 definitions */
964#define PMSELR_EL0_SEL_SHIFT U(0)
965#define PMSELR_EL0_SEL_MASK U(0x1f)
966
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100967/* PMU event counter ID definitions */
968#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000969
970/*******************************************************************************
971 * Definitions for system register interface to SVE
972 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100973#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000974
975/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100976#define ZCR_EL2 S3_4_C1_C2_0
977#define ZCR_EL2_SVE_VL_SHIFT UL(0)
978#define ZCR_EL2_SVE_VL_WIDTH UL(4)
979
980/* ZCR_EL1 definitions */
981#define ZCR_EL1 S3_0_C1_C2_0
982#define ZCR_EL1_SVE_VL_SHIFT UL(0)
983#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200984
985/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600986 * Definitions for system register interface to SME
987 ******************************************************************************/
988#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
989#define SVCR S3_3_C4_C2_2
990#define TPIDR2_EL0 S3_3_C13_C0_5
991#define SMCR_EL2 S3_4_C1_C2_6
992
993/* ID_AA64SMFR0_EL1 definitions */
994#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
995
996/* SVCR definitions */
997#define SVCR_ZA_BIT (U(1) << 1)
998#define SVCR_SM_BIT (U(1) << 0)
999
1000/* SMPRI_EL1 definitions */
1001#define SMPRI_EL1_PRIORITY_SHIFT U(0)
1002#define SMPRI_EL1_PRIORITY_MASK U(0xf)
1003
1004/* SMPRIMAP_EL2 definitions */
1005/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1006#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1007#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1008
1009/* SMCR_ELx definitions */
1010#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001011#define SMCR_ELX_LEN_WIDTH U(4)
1012/*
1013 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1014 * is a combination of RAZ and LEN bit fields.
1015 */
1016#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1017#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001018#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001019#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001020#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001021
1022/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001023 * Definitions of MAIR encodings for device and normal memory
1024 ******************************************************************************/
1025/*
1026 * MAIR encodings for device memory attributes.
1027 */
1028#define MAIR_DEV_nGnRnE ULL(0x0)
1029#define MAIR_DEV_nGnRE ULL(0x4)
1030#define MAIR_DEV_nGRE ULL(0x8)
1031#define MAIR_DEV_GRE ULL(0xc)
1032
1033/*
1034 * MAIR encodings for normal memory attributes.
1035 *
1036 * Cache Policy
1037 * WT: Write Through
1038 * WB: Write Back
1039 * NC: Non-Cacheable
1040 *
1041 * Transient Hint
1042 * NTR: Non-Transient
1043 * TR: Transient
1044 *
1045 * Allocation Policy
1046 * RA: Read Allocate
1047 * WA: Write Allocate
1048 * RWA: Read and Write Allocate
1049 * NA: No Allocation
1050 */
1051#define MAIR_NORM_WT_TR_WA ULL(0x1)
1052#define MAIR_NORM_WT_TR_RA ULL(0x2)
1053#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1054#define MAIR_NORM_NC ULL(0x4)
1055#define MAIR_NORM_WB_TR_WA ULL(0x5)
1056#define MAIR_NORM_WB_TR_RA ULL(0x6)
1057#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1058#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1059#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1060#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1061#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1062#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1063#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1064#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1065#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1066
1067#define MAIR_NORM_OUTER_SHIFT U(4)
1068
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001069#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1070 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001071
1072/* PAR_EL1 fields */
1073#define PAR_F_SHIFT U(0)
1074#define PAR_F_MASK ULL(0x1)
1075#define PAR_ADDR_SHIFT U(12)
1076#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1077
1078/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001079 * Definitions for system register interface to SPE
1080 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001081#define PMSCR_EL1 S3_0_C9_C9_0
1082#define PMSNEVFR_EL1 S3_0_C9_C9_1
1083#define PMSICR_EL1 S3_0_C9_C9_2
1084#define PMSIRR_EL1 S3_0_C9_C9_3
1085#define PMSFCR_EL1 S3_0_C9_C9_4
1086#define PMSEVFR_EL1 S3_0_C9_C9_5
1087#define PMSLATFR_EL1 S3_0_C9_C9_6
1088#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001089#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001090#define PMBPTR_EL1 S3_0_C9_C10_1
1091#define PMBSR_EL1 S3_0_C9_C10_3
1092#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001093
1094/*******************************************************************************
1095 * Definitions for system register interface to MPAM
1096 ******************************************************************************/
1097#define MPAMIDR_EL1 S3_0_C10_C4_4
1098#define MPAM2_EL2 S3_4_C10_C5_0
1099#define MPAMHCR_EL2 S3_4_C10_C4_0
1100#define MPAM3_EL3 S3_6_C10_C5_0
1101
1102/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001103 * Definitions for system register interface to AMU for ARMv8.4 onwards
1104 ******************************************************************************/
1105#define AMCR_EL0 S3_3_C13_C2_0
1106#define AMCFGR_EL0 S3_3_C13_C2_1
1107#define AMCGCR_EL0 S3_3_C13_C2_2
1108#define AMUSERENR_EL0 S3_3_C13_C2_3
1109#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1110#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1111#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1112#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1113
1114/* Activity Monitor Group 0 Event Counter Registers */
1115#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1116#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1117#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1118#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1119
1120/* Activity Monitor Group 0 Event Type Registers */
1121#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1122#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1123#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1124#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1125
1126/* Activity Monitor Group 1 Event Counter Registers */
1127#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1128#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1129#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1130#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1131#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1132#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1133#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1134#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1135#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1136#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1137#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1138#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1139#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1140#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1141#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1142#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1143
1144/* Activity Monitor Group 1 Event Type Registers */
1145#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1146#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1147#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1148#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1149#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1150#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1151#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1152#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1153#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1154#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1155#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1156#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1157#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1158#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1159#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1160#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1161
johpow01b7d752a2020-10-08 17:29:11 -05001162/* AMCFGR_EL0 definitions */
1163#define AMCFGR_EL0_NCG_SHIFT U(28)
1164#define AMCFGR_EL0_NCG_MASK U(0xf)
1165
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001166/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001167#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1168#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1169#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001170
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001171/* MPAM register definitions */
1172#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001173#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1174
1175#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1176#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001177
1178#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1179
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001180/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001181 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1182 ******************************************************************************/
1183
1184/* Definition for register defining which virtual offsets are implemented. */
1185#define AMCG1IDR_EL0 S3_3_C13_C2_6
1186#define AMCG1IDR_CTR_MASK ULL(0xffff)
1187#define AMCG1IDR_CTR_SHIFT U(0)
1188#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1189#define AMCG1IDR_VOFF_SHIFT U(16)
1190
1191/* New bit added to AMCR_EL0 */
1192#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1193
1194/* Definitions for virtual offset registers for architected event counters. */
1195/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1196#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1197#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1198#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1199
1200/* Definitions for virtual offset registers for auxiliary event counters. */
1201#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1202#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1203#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1204#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1205#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1206#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1207#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1208#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1209#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1210#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1211#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1212#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1213#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1214#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1215#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1216#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1217
1218/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001219 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001220 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001221#define DISR_EL1 S3_0_C12_C1_1
1222#define DISR_A_BIT U(31)
1223
1224#define ERRIDR_EL1 S3_0_C5_C3_0
1225#define ERRIDR_MASK U(0xffff)
1226
1227#define ERRSELR_EL1 S3_0_C5_C3_1
1228
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001229/* System register access to Standard Error Record registers */
1230#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001231#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001232#define ERXSTATUS_EL1 S3_0_C5_C4_2
1233#define ERXADDR_EL1 S3_0_C5_C4_3
1234#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001235#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1236#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001237#define ERXMISC0_EL1 S3_0_C5_C5_0
1238#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001239
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001240#define ERXCTLR_ED_BIT (U(1) << 0)
1241#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001242
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001243#define ERXPFGCTL_UC_BIT (U(1) << 1)
1244#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1245#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001246
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001247/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001248 * Armv8.1 Registers - Privileged Access Never Registers
1249 ******************************************************************************/
1250#define PAN S3_0_C4_C2_3
1251#define PAN_BIT BIT(22)
1252
1253/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001254 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001255 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001256#define APIAKeyLo_EL1 S3_0_C2_C1_0
1257#define APIAKeyHi_EL1 S3_0_C2_C1_1
1258#define APIBKeyLo_EL1 S3_0_C2_C1_2
1259#define APIBKeyHi_EL1 S3_0_C2_C1_3
1260#define APDAKeyLo_EL1 S3_0_C2_C2_0
1261#define APDAKeyHi_EL1 S3_0_C2_C2_1
1262#define APDBKeyLo_EL1 S3_0_C2_C2_2
1263#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001264#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001265#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001266
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001267/*******************************************************************************
1268 * Armv8.4 Data Independent Timing Registers
1269 ******************************************************************************/
1270#define DIT S3_3_C4_C2_5
1271#define DIT_BIT BIT(24)
1272
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001273/*******************************************************************************
1274 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1275 ******************************************************************************/
1276#define SSBS S3_3_C4_C2_6
1277
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001278/*******************************************************************************
1279 * Armv8.5 - Memory Tagging Extension Registers
1280 ******************************************************************************/
1281#define TFSRE0_EL1 S3_0_C5_C6_1
1282#define TFSR_EL1 S3_0_C5_C6_0
1283#define RGSR_EL1 S3_0_C1_C0_5
1284#define GCR_EL1 S3_0_C1_C0_6
1285
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001286/*******************************************************************************
1287 * Armv8.6 - Fine Grained Virtualization Traps Registers
1288 ******************************************************************************/
1289#define HFGRTR_EL2 S3_4_C1_C1_4
1290#define HFGWTR_EL2 S3_4_C1_C1_5
1291#define HFGITR_EL2 S3_4_C1_C1_6
1292#define HDFGRTR_EL2 S3_4_C3_C1_4
1293#define HDFGWTR_EL2 S3_4_C3_C1_5
1294
Jimmy Brisson945095a2020-04-16 10:54:59 -05001295/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001296 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1297 ******************************************************************************/
1298#define HFGRTR2_EL2 S3_4_C3_C1_2
1299#define HFGWTR2_EL2 S3_4_C3_C1_3
1300#define HFGITR2_EL2 S3_4_C3_C1_7
1301#define HDFGRTR2_EL2 S3_4_C3_C1_0
1302#define HDFGWTR2_EL2 S3_4_C3_C1_1
1303
1304/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001305 * Armv8.6 - Enhanced Counter Virtualization Registers
1306 ******************************************************************************/
1307#define CNTPOFF_EL2 S3_4_C14_C0_6
1308
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001309/******************************************************************************
1310 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1311 ******************************************************************************/
1312#define MDSELR_EL1 S2_0_C0_C4_2
1313
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001314/*******************************************************************************
1315 * Armv9.0 - Trace Buffer Extension System Registers
1316 ******************************************************************************/
1317#define TRBLIMITR_EL1 S3_0_C9_C11_0
1318#define TRBPTR_EL1 S3_0_C9_C11_1
1319#define TRBBASER_EL1 S3_0_C9_C11_2
1320#define TRBSR_EL1 S3_0_C9_C11_3
1321#define TRBMAR_EL1 S3_0_C9_C11_4
1322#define TRBTRG_EL1 S3_0_C9_C11_6
1323#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001324
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001325/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001326 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1327 ******************************************************************************/
1328
1329#define BRBCR_EL1 S2_1_C9_C0_0
1330#define BRBCR_EL2 S2_4_C9_C0_0
1331#define BRBFCR_EL1 S2_1_C9_C0_1
1332#define BRBTS_EL1 S2_1_C9_C0_2
1333#define BRBINFINJ_EL1 S2_1_C9_C1_0
1334#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1335#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1336#define BRBIDR0_EL1 S2_1_C9_C2_0
1337
1338/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001339 * Armv8.4 - Trace Filter System Registers
1340 ******************************************************************************/
1341#define TRFCR_EL1 S3_0_C1_C2_1
1342#define TRFCR_EL2 S3_4_C1_C2_1
1343
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001344/*******************************************************************************
1345 * Trace System Registers
1346 ******************************************************************************/
1347#define TRCAUXCTLR S2_1_C0_C6_0
1348#define TRCRSR S2_1_C0_C10_0
1349#define TRCCCCTLR S2_1_C0_C14_0
1350#define TRCBBCTLR S2_1_C0_C15_0
1351#define TRCEXTINSELR0 S2_1_C0_C8_4
1352#define TRCEXTINSELR1 S2_1_C0_C9_4
1353#define TRCEXTINSELR2 S2_1_C0_C10_4
1354#define TRCEXTINSELR3 S2_1_C0_C11_4
1355#define TRCCLAIMSET S2_1_c7_c8_6
1356#define TRCCLAIMCLR S2_1_c7_c9_6
1357#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001358
johpow01d0bbe6e2021-11-11 16:13:32 -06001359/*******************************************************************************
1360 * FEAT_HCX - Extended Hypervisor Configuration Register
1361 ******************************************************************************/
1362#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001363#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1364#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1365#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1366#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1367#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1368#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1369#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001370#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1371#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1372#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1373#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1374#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001375#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001376
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001377/*******************************************************************************
1378 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1379 ******************************************************************************/
1380#define ID_PFR0_EL1 S3_0_C0_C1_0
1381#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1382#define ID_PFR0_EL1_RAS_SHIFT U(28)
1383#define ID_PFR0_EL1_RAS_WIDTH U(4)
1384#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1385#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1386
1387/*******************************************************************************
1388 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1389 ******************************************************************************/
1390#define ID_PFR2_EL1 S3_0_C0_C3_4
1391#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1392#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1393#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1394#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1395
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001396/*******************************************************************************
1397 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1398 ******************************************************************************/
1399#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1400#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1401#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1402#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1403#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1404#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1405#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1406#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1407#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1408
1409#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1410#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1411#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1412#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1413#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1414#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1415#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1416#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1417#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1418#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1419
1420#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1421#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1422#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1423#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1424#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1425#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1426#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1427#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1428#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1429#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1430
1431
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001432#endif /* ARCH_H */