blob: f3c98d80b39d61e2b589d77005e8ce156e97a6b3 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
AlexeiFedorov2f30f102023-03-13 19:37:46 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000088#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
89#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
90#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
91#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
92#define ICC_IAR0_EL1 S3_0_C12_C8_0
93#define ICC_IAR1_EL1 S3_0_C12_C12_0
94#define ICC_EOIR0_EL1 S3_0_C12_C8_1
95#define ICC_EOIR1_EL1 S3_0_C12_C12_1
96#define ICC_SGI0R_EL1 S3_0_C12_C11_7
97
98#define ICV_CTRL_EL1 S3_0_C12_C12_4
99#define ICV_IAR1_EL1 S3_0_C12_C12_0
100#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
101#define ICV_EOIR1_EL1 S3_0_C12_C12_1
102#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200103
104/*******************************************************************************
105 * Generic timer memory mapped registers & offsets
106 ******************************************************************************/
107#define CNTCR_OFF U(0x000)
108#define CNTFID_OFF U(0x020)
109
110#define CNTCR_EN (U(1) << 0)
111#define CNTCR_HDBG (U(1) << 1)
112#define CNTCR_FCREQ(x) ((x) << 8)
113
114/*******************************************************************************
115 * System register bit definitions
116 ******************************************************************************/
117/* CLIDR definitions */
118#define LOUIS_SHIFT U(21)
119#define LOC_SHIFT U(24)
120#define CLIDR_FIELD_WIDTH U(3)
121
122/* CSSELR definitions */
123#define LEVEL_SHIFT U(1)
124
125/* Data cache set/way op type defines */
126#define DCISW U(0x0)
127#define DCCISW U(0x1)
128#define DCCSW U(0x2)
129
130/* ID_AA64PFR0_EL1 definitions */
131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
135#define ID_AA64PFR0_AMU_SHIFT U(44)
136#define ID_AA64PFR0_AMU_LENGTH U(4)
137#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500138#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
139#define ID_AA64PFR0_AMU_V1 U(0x1)
140#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200141#define ID_AA64PFR0_ELX_MASK ULL(0xf)
142#define ID_AA64PFR0_SVE_SHIFT U(32)
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100143#define ID_AA64PFR0_SVE_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200144#define ID_AA64PFR0_SVE_MASK ULL(0xf)
145#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000146#define ID_AA64PFR0_MPAM_SHIFT U(40)
147#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000148#define ID_AA64PFR0_DIT_SHIFT U(48)
149#define ID_AA64PFR0_DIT_MASK ULL(0xf)
150#define ID_AA64PFR0_DIT_LENGTH U(4)
151#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200152#define ID_AA64PFR0_CSV2_SHIFT U(56)
153#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
154#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500155#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
156#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
157#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
158#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
159#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200160
161/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000162#define ID_AA64DFR0_PMS_SHIFT U(32)
163#define ID_AA64DFR0_PMS_LENGTH U(4)
164#define ID_AA64DFR0_PMS_MASK ULL(0xf)
165#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
166#define ID_AA64DFR0_SPE U(1)
167#define ID_AA64DFR0_SPE_V1P1 U(2)
168#define ID_AA64DFR0_SPE_V1P2 U(3)
169#define ID_AA64DFR0_SPE_V1P3 U(4)
170#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200171
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100172/* ID_AA64DFR0_EL1.DEBUG definitions */
173#define ID_AA64DFR0_DEBUG_SHIFT U(0)
174#define ID_AA64DFR0_DEBUG_LENGTH U(4)
175#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100176#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
177 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100178#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
179#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
180#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
181#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
182
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100183/* ID_AA64DFR0_EL1.HPMN0 definitions */
184#define ID_AA64DFR0_HPMN0_SHIFT U(60)
185#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
186#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
187
johpow018c3da8b2022-01-31 18:14:41 -0600188/* ID_AA64DFR0_EL1.BRBE definitions */
189#define ID_AA64DFR0_BRBE_SHIFT U(52)
190#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
191#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
192
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100193/* ID_AA64DFR0_EL1.TraceBuffer definitions */
194#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
195#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
196#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
197
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100198/* ID_DFR0_EL1.Tracefilt definitions */
199#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
200#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
201#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
202
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100203/* ID_AA64DFR0_EL1.PMUVer definitions */
204#define ID_AA64DFR0_PMUVER_SHIFT U(8)
205#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
206#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
207
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100208/* ID_AA64DFR0_EL1.TraceVer definitions */
209#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
210#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
211#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
212
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200213#define EL_IMPL_NONE ULL(0)
214#define EL_IMPL_A64ONLY ULL(1)
215#define EL_IMPL_A64_A32 ULL(2)
216
217#define ID_AA64PFR0_GIC_SHIFT U(24)
218#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000219#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200220
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100221/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000222#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100223#define ID_AA64ISAR1_GPI_SHIFT U(28)
224#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000225#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100226#define ID_AA64ISAR1_GPA_SHIFT U(24)
227#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000228#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100229#define ID_AA64ISAR1_API_SHIFT U(8)
230#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000231#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100232#define ID_AA64ISAR1_APA_SHIFT U(4)
233#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000234#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100235
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000236/* ID_AA64ISAR2_EL1 definitions */
237#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
238#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
239#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
240#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400241#define ID_AA64ISAR2_GPA3_SHIFT U(8)
242#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
243#define ID_AA64ISAR2_APA3_SHIFT U(12)
244#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000245
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000246/* ID_AA64MMFR0_EL1 definitions */
247#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
248#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
249
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200250#define PARANGE_0000 U(32)
251#define PARANGE_0001 U(36)
252#define PARANGE_0010 U(40)
253#define PARANGE_0011 U(42)
254#define PARANGE_0100 U(44)
255#define PARANGE_0101 U(48)
256#define PARANGE_0110 U(52)
257
Jimmy Brisson945095a2020-04-16 10:54:59 -0500258#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
259#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
260#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
261#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
262#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
263
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500264#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
265#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
266#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
267#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
268
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200269#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
270#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
271#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
272#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
273
274#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
275#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
276#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
277#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
278
279#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
280#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
281#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
282#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
283
Daniel Boulby39e4df22021-02-02 19:27:41 +0000284/* ID_AA64MMFR1_EL1 definitions */
285#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
286#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
287#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
288#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
289#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
290#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600291#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
292#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
293#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
294#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000295#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
296#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
297#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000298
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000299/* ID_AA64MMFR2_EL1 definitions */
300#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000301
302#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
303#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
304
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000305#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
306#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
307
308/* ID_AA64PFR1_EL1 definitions */
309#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
310#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
311
312#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
313
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100314#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
315#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
316
317#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
318
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200319#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
320#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
321
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400322#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
323#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
324
325#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
326#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
327
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200328#define MTE_UNIMPLEMENTED ULL(0)
329#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
330#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
331
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000332#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
333#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
334#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
335#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000336#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600337
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000338/* ID_PFR1_EL1 definitions */
339#define ID_PFR1_VIRTEXT_SHIFT U(12)
340#define ID_PFR1_VIRTEXT_MASK U(0xf)
341#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
342 & ID_PFR1_VIRTEXT_MASK)
343
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344/* SCTLR definitions */
345#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
346 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
347 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
348
349#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
350 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000351#define SCTLR_AARCH32_EL1_RES1 \
352 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
353 (U(1) << 4) | (U(1) << 3))
354
355#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
356 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
357 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200358
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000359#define SCTLR_M_BIT (ULL(1) << 0)
360#define SCTLR_A_BIT (ULL(1) << 1)
361#define SCTLR_C_BIT (ULL(1) << 2)
362#define SCTLR_SA_BIT (ULL(1) << 3)
363#define SCTLR_SA0_BIT (ULL(1) << 4)
364#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
365#define SCTLR_ITD_BIT (ULL(1) << 7)
366#define SCTLR_SED_BIT (ULL(1) << 8)
367#define SCTLR_UMA_BIT (ULL(1) << 9)
368#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100369#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000370#define SCTLR_DZE_BIT (ULL(1) << 14)
371#define SCTLR_UCT_BIT (ULL(1) << 15)
372#define SCTLR_NTWI_BIT (ULL(1) << 16)
373#define SCTLR_NTWE_BIT (ULL(1) << 18)
374#define SCTLR_WXN_BIT (ULL(1) << 19)
375#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100376#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000377#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000378#define SCTLR_E0E_BIT (ULL(1) << 24)
379#define SCTLR_EE_BIT (ULL(1) << 25)
380#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100381#define SCTLR_EnDA_BIT (ULL(1) << 27)
382#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000383#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000384#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200385#define SCTLR_RESET_VAL SCTLR_EL3_RES1
386
387/* CPACR_El1 definitions */
388#define CPACR_EL1_FPEN(x) ((x) << 20)
389#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
390#define CPACR_EL1_FP_TRAP_ALL U(0x2)
391#define CPACR_EL1_FP_TRAP_NONE U(0x3)
392
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100393#define CPACR_EL1_ZEN(x) ((x) << 16)
394#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
395#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
396#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
397
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200398/* SCR definitions */
399#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500400#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200401#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200402#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000403#define SCR_API_BIT (U(1) << 17)
404#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200405#define SCR_TWE_BIT (U(1) << 13)
406#define SCR_TWI_BIT (U(1) << 12)
407#define SCR_ST_BIT (U(1) << 11)
408#define SCR_RW_BIT (U(1) << 10)
409#define SCR_SIF_BIT (U(1) << 9)
410#define SCR_HCE_BIT (U(1) << 8)
411#define SCR_SMD_BIT (U(1) << 7)
412#define SCR_EA_BIT (U(1) << 3)
413#define SCR_FIQ_BIT (U(1) << 2)
414#define SCR_IRQ_BIT (U(1) << 1)
415#define SCR_NS_BIT (U(1) << 0)
416#define SCR_VALID_BIT_MASK U(0x2f8f)
417#define SCR_RESET_VAL SCR_RES1_BITS
418
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000419/* MDCR_EL3 definitions */
420#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100421#define MDCR_SPD32_LEGACY ULL(0x0)
422#define MDCR_SPD32_DISABLE ULL(0x2)
423#define MDCR_SPD32_ENABLE ULL(0x3)
424#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000425#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100426#define MDCR_NSPB_EL1 ULL(0x3)
427#define MDCR_TDOSA_BIT (ULL(1) << 10)
428#define MDCR_TDA_BIT (ULL(1) << 9)
429#define MDCR_TPM_BIT (ULL(1) << 6)
430#define MDCR_SCCD_BIT (ULL(1) << 23)
431#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432
433/* MDCR_EL2 definitions */
434#define MDCR_EL2_TPMS (U(1) << 14)
435#define MDCR_EL2_E2PB(x) ((x) << 12)
436#define MDCR_EL2_E2PB_EL1 U(0x3)
437#define MDCR_EL2_TDRA_BIT (U(1) << 11)
438#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
439#define MDCR_EL2_TDA_BIT (U(1) << 9)
440#define MDCR_EL2_TDE_BIT (U(1) << 8)
441#define MDCR_EL2_HPME_BIT (U(1) << 7)
442#define MDCR_EL2_TPM_BIT (U(1) << 6)
443#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100444#define MDCR_EL2_HPMN_SHIFT U(0)
445#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000446#define MDCR_EL2_RESET_VAL U(0x0)
447
448/* HSTR_EL2 definitions */
449#define HSTR_EL2_RESET_VAL U(0x0)
450#define HSTR_EL2_T_MASK U(0xff)
451
452/* CNTHP_CTL_EL2 definitions */
453#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
454#define CNTHP_CTL_RESET_VAL U(0x0)
455
456/* VTTBR_EL2 definitions */
457#define VTTBR_RESET_VAL ULL(0x0)
458#define VTTBR_VMID_MASK ULL(0xff)
459#define VTTBR_VMID_SHIFT U(48)
460#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
461#define VTTBR_BADDR_SHIFT U(0)
462
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200463/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500464#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000465#define HCR_API_BIT (ULL(1) << 41)
466#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000467#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000468#define HCR_TGE_BIT (ULL(1) << 27)
469#define HCR_RW_SHIFT U(31)
470#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
471#define HCR_AMO_BIT (ULL(1) << 5)
472#define HCR_IMO_BIT (ULL(1) << 4)
473#define HCR_FMO_BIT (ULL(1) << 3)
474
475/* ISR definitions */
476#define ISR_A_SHIFT U(8)
477#define ISR_I_SHIFT U(7)
478#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200479
480/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000481#define CNTHCTL_RESET_VAL U(0x0)
482#define EVNTEN_BIT (U(1) << 2)
483#define EL1PCEN_BIT (U(1) << 1)
484#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200485
486/* CNTKCTL_EL1 definitions */
487#define EL0PTEN_BIT (U(1) << 9)
488#define EL0VTEN_BIT (U(1) << 8)
489#define EL0PCTEN_BIT (U(1) << 0)
490#define EL0VCTEN_BIT (U(1) << 1)
491#define EVNTEN_BIT (U(1) << 2)
492#define EVNTDIR_BIT (U(1) << 3)
493#define EVNTI_SHIFT U(4)
494#define EVNTI_MASK U(0xf)
495
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000496/* CPTR_EL3 definitions */
497#define TCPAC_BIT (U(1) << 31)
498#define TAM_BIT (U(1) << 30)
499#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600500#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000501#define TFP_BIT (U(1) << 10)
502#define CPTR_EZ_BIT (U(1) << 8)
503#define CPTR_EL3_RESET_VAL U(0x0)
504
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200505/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000506#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
507#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
508#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600509#define CPTR_EL2_SMEN_MASK ULL(0x3)
510#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000511#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600512#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000513#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
514#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000515#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200516
517/* CPSR/SPSR definitions */
518#define DAIF_FIQ_BIT (U(1) << 0)
519#define DAIF_IRQ_BIT (U(1) << 1)
520#define DAIF_ABT_BIT (U(1) << 2)
521#define DAIF_DBG_BIT (U(1) << 3)
522#define SPSR_DAIF_SHIFT U(6)
523#define SPSR_DAIF_MASK U(0xf)
524
525#define SPSR_AIF_SHIFT U(6)
526#define SPSR_AIF_MASK U(0x7)
527
528#define SPSR_E_SHIFT U(9)
529#define SPSR_E_MASK U(0x1)
530#define SPSR_E_LITTLE U(0x0)
531#define SPSR_E_BIG U(0x1)
532
533#define SPSR_T_SHIFT U(5)
534#define SPSR_T_MASK U(0x1)
535#define SPSR_T_ARM U(0x0)
536#define SPSR_T_THUMB U(0x1)
537
538#define SPSR_M_SHIFT U(4)
539#define SPSR_M_MASK U(0x1)
540#define SPSR_M_AARCH64 U(0x0)
541#define SPSR_M_AARCH32 U(0x1)
542
543#define DISABLE_ALL_EXCEPTIONS \
544 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
545
546#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
547
548/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000549 * RMR_EL3 definitions
550 */
551#define RMR_EL3_RR_BIT (U(1) << 1)
552#define RMR_EL3_AA64_BIT (U(1) << 0)
553
554/*
555 * HI-VECTOR address for AArch32 state
556 */
557#define HI_VECTOR_BASE U(0xFFFF0000)
558
559/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200560 * TCR defintions
561 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000562#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200563#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200564#define TCR_EL1_IPS_SHIFT U(32)
565#define TCR_EL2_PS_SHIFT U(16)
566#define TCR_EL3_PS_SHIFT U(16)
567
568#define TCR_TxSZ_MIN ULL(16)
569#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000570#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200571
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100572#define TCR_T0SZ_SHIFT U(0)
573#define TCR_T1SZ_SHIFT U(16)
574
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200575/* (internal) physical address size bits in EL3/EL1 */
576#define TCR_PS_BITS_4GB ULL(0x0)
577#define TCR_PS_BITS_64GB ULL(0x1)
578#define TCR_PS_BITS_1TB ULL(0x2)
579#define TCR_PS_BITS_4TB ULL(0x3)
580#define TCR_PS_BITS_16TB ULL(0x4)
581#define TCR_PS_BITS_256TB ULL(0x5)
582
583#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
584#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
585#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
586#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
587#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
588#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
589
590#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
591#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
592#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
593#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
594
595#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
596#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
597#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
598#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
599
600#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
601#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
602#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
603
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100604#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
605#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
606#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
607#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
608
609#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
610#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
611#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
612#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
613
614#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
615#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
616#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
617
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200618#define TCR_TG0_SHIFT U(14)
619#define TCR_TG0_MASK ULL(3)
620#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
621#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
622#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
623
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100624#define TCR_TG1_SHIFT U(30)
625#define TCR_TG1_MASK ULL(3)
626#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
627#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
628#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
629
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200630#define TCR_EPD0_BIT (ULL(1) << 7)
631#define TCR_EPD1_BIT (ULL(1) << 23)
632
633#define MODE_SP_SHIFT U(0x0)
634#define MODE_SP_MASK U(0x1)
635#define MODE_SP_EL0 U(0x0)
636#define MODE_SP_ELX U(0x1)
637
638#define MODE_RW_SHIFT U(0x4)
639#define MODE_RW_MASK U(0x1)
640#define MODE_RW_64 U(0x0)
641#define MODE_RW_32 U(0x1)
642
643#define MODE_EL_SHIFT U(0x2)
644#define MODE_EL_MASK U(0x3)
645#define MODE_EL3 U(0x3)
646#define MODE_EL2 U(0x2)
647#define MODE_EL1 U(0x1)
648#define MODE_EL0 U(0x0)
649
650#define MODE32_SHIFT U(0)
651#define MODE32_MASK U(0xf)
652#define MODE32_usr U(0x0)
653#define MODE32_fiq U(0x1)
654#define MODE32_irq U(0x2)
655#define MODE32_svc U(0x3)
656#define MODE32_mon U(0x6)
657#define MODE32_abt U(0x7)
658#define MODE32_hyp U(0xa)
659#define MODE32_und U(0xb)
660#define MODE32_sys U(0xf)
661
662#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
663#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
664#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
665#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
666
667#define SPSR_64(el, sp, daif) \
668 ((MODE_RW_64 << MODE_RW_SHIFT) | \
669 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
670 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
671 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
672
673#define SPSR_MODE32(mode, isa, endian, aif) \
674 ((MODE_RW_32 << MODE_RW_SHIFT) | \
675 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
676 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
677 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
678 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
679
680/*
681 * TTBR Definitions
682 */
683#define TTBR_CNP_BIT ULL(0x1)
684
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000685/*
686 * CTR_EL0 definitions
687 */
688#define CTR_CWG_SHIFT U(24)
689#define CTR_CWG_MASK U(0xf)
690#define CTR_ERG_SHIFT U(20)
691#define CTR_ERG_MASK U(0xf)
692#define CTR_DMINLINE_SHIFT U(16)
693#define CTR_DMINLINE_MASK U(0xf)
694#define CTR_L1IP_SHIFT U(14)
695#define CTR_L1IP_MASK U(0x3)
696#define CTR_IMINLINE_SHIFT U(0)
697#define CTR_IMINLINE_MASK U(0xf)
698
699#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
700
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000701/*
702 * FPCR definitions
703 */
704#define FPCR_FIZ_BIT (ULL(1) << 0)
705#define FPCR_AH_BIT (ULL(1) << 1)
706#define FPCR_NEP_BIT (ULL(1) << 2)
707
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200708/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000709#define CNTP_CTL_ENABLE_SHIFT U(0)
710#define CNTP_CTL_IMASK_SHIFT U(1)
711#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200712
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000713#define CNTP_CTL_ENABLE_MASK U(1)
714#define CNTP_CTL_IMASK_MASK U(1)
715#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200717/* Exception Syndrome register bits and bobs */
718#define ESR_EC_SHIFT U(26)
719#define ESR_EC_MASK U(0x3f)
720#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100721#define ESR_ISS_SHIFT U(0x0)
722#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200723#define EC_UNKNOWN U(0x0)
724#define EC_WFE_WFI U(0x1)
725#define EC_AARCH32_CP15_MRC_MCR U(0x3)
726#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
727#define EC_AARCH32_CP14_MRC_MCR U(0x5)
728#define EC_AARCH32_CP14_LDC_STC U(0x6)
729#define EC_FP_SIMD U(0x7)
730#define EC_AARCH32_CP10_MRC U(0x8)
731#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
732#define EC_ILLEGAL U(0xe)
733#define EC_AARCH32_SVC U(0x11)
734#define EC_AARCH32_HVC U(0x12)
735#define EC_AARCH32_SMC U(0x13)
736#define EC_AARCH64_SVC U(0x15)
737#define EC_AARCH64_HVC U(0x16)
738#define EC_AARCH64_SMC U(0x17)
739#define EC_AARCH64_SYS U(0x18)
740#define EC_IABORT_LOWER_EL U(0x20)
741#define EC_IABORT_CUR_EL U(0x21)
742#define EC_PC_ALIGN U(0x22)
743#define EC_DABORT_LOWER_EL U(0x24)
744#define EC_DABORT_CUR_EL U(0x25)
745#define EC_SP_ALIGN U(0x26)
746#define EC_AARCH32_FP U(0x28)
747#define EC_AARCH64_FP U(0x2c)
748#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100749/* Data Fault Status code, not all error codes listed */
750#define ISS_DFSC_MASK U(0x3f)
751#define DFSC_EXT_DABORT U(0x10)
752#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100753/* ISS encoding an exception from HVC or SVC instruction execution */
754#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200755
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000756/*
757 * External Abort bit in Instruction and Data Aborts synchronous exception
758 * syndromes.
759 */
760#define ESR_ISS_EABORT_EA_BIT U(9)
761
762#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100763#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000764
765/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
766#define RMR_RESET_REQUEST_SHIFT U(0x1)
767#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200768
769/*******************************************************************************
770 * Definitions of register offsets, fields and macros for CPU system
771 * instructions.
772 ******************************************************************************/
773
774#define TLBI_ADDR_SHIFT U(12)
775#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
776#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
777
778/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000779 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
780 * system level implementation of the Generic Timer.
781 ******************************************************************************/
782#define CNTCTLBASE_CNTFRQ U(0x0)
783#define CNTNSAR U(0x4)
784#define CNTNSAR_NS_SHIFT(x) (x)
785
786#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
787#define CNTACR_RPCT_SHIFT U(0x0)
788#define CNTACR_RVCT_SHIFT U(0x1)
789#define CNTACR_RFRQ_SHIFT U(0x2)
790#define CNTACR_RVOFF_SHIFT U(0x3)
791#define CNTACR_RWVT_SHIFT U(0x4)
792#define CNTACR_RWPT_SHIFT U(0x5)
793
794/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200795 * Definitions of register offsets and fields in the CNTBaseN Frame of the
796 * system level implementation of the Generic Timer.
797 ******************************************************************************/
798/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000799#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200800/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000801#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200802/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000803#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200804/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000805#define CNTP_CTL U(0x2c)
806
807/* PMCR_EL0 definitions */
808#define PMCR_EL0_RESET_VAL U(0x0)
809#define PMCR_EL0_N_SHIFT U(11)
810#define PMCR_EL0_N_MASK U(0x1f)
811#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
812#define PMCR_EL0_LC_BIT (U(1) << 6)
813#define PMCR_EL0_DP_BIT (U(1) << 5)
814#define PMCR_EL0_X_BIT (U(1) << 4)
815#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100816#define PMCR_EL0_C_BIT (U(1) << 2)
817#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100818#define PMCR_EL0_E_BIT (U(1) << 0)
819
820/* PMCNTENSET_EL0 definitions */
821#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
822#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
823
824/* PMEVTYPER<n>_EL0 definitions */
825#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000826#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100827#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000828#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100829#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
830#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
831#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
832#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000833#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
834#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
835#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
836#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100837#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100838
839/* PMCCFILTR_EL0 definitions */
840#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000841#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100842#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
843#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
844#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100845#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000846#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
847#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
848#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
849#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100850
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100851/* PMSELR_EL0 definitions */
852#define PMSELR_EL0_SEL_SHIFT U(0)
853#define PMSELR_EL0_SEL_MASK U(0x1f)
854
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100855/* PMU event counter ID definitions */
856#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000857
858/*******************************************************************************
859 * Definitions for system register interface to SVE
860 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100861#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000862
863/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100864#define ZCR_EL2 S3_4_C1_C2_0
865#define ZCR_EL2_SVE_VL_SHIFT UL(0)
866#define ZCR_EL2_SVE_VL_WIDTH UL(4)
867
868/* ZCR_EL1 definitions */
869#define ZCR_EL1 S3_0_C1_C2_0
870#define ZCR_EL1_SVE_VL_SHIFT UL(0)
871#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200872
873/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600874 * Definitions for system register interface to SME
875 ******************************************************************************/
876#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
877#define SVCR S3_3_C4_C2_2
878#define TPIDR2_EL0 S3_3_C13_C0_5
879#define SMCR_EL2 S3_4_C1_C2_6
880
881/* ID_AA64SMFR0_EL1 definitions */
882#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
883
884/* SVCR definitions */
885#define SVCR_ZA_BIT (U(1) << 1)
886#define SVCR_SM_BIT (U(1) << 0)
887
888/* SMPRI_EL1 definitions */
889#define SMPRI_EL1_PRIORITY_SHIFT U(0)
890#define SMPRI_EL1_PRIORITY_MASK U(0xf)
891
892/* SMPRIMAP_EL2 definitions */
893/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
894#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
895#define SMPRIMAP_EL2_MAP_MASK U(0xf)
896
897/* SMCR_ELx definitions */
898#define SMCR_ELX_LEN_SHIFT U(0)
899#define SMCR_ELX_LEN_MASK U(0x1ff)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000900#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600901#define SMCR_ELX_FA64_BIT (U(1) << 31)
902
903/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200904 * Definitions of MAIR encodings for device and normal memory
905 ******************************************************************************/
906/*
907 * MAIR encodings for device memory attributes.
908 */
909#define MAIR_DEV_nGnRnE ULL(0x0)
910#define MAIR_DEV_nGnRE ULL(0x4)
911#define MAIR_DEV_nGRE ULL(0x8)
912#define MAIR_DEV_GRE ULL(0xc)
913
914/*
915 * MAIR encodings for normal memory attributes.
916 *
917 * Cache Policy
918 * WT: Write Through
919 * WB: Write Back
920 * NC: Non-Cacheable
921 *
922 * Transient Hint
923 * NTR: Non-Transient
924 * TR: Transient
925 *
926 * Allocation Policy
927 * RA: Read Allocate
928 * WA: Write Allocate
929 * RWA: Read and Write Allocate
930 * NA: No Allocation
931 */
932#define MAIR_NORM_WT_TR_WA ULL(0x1)
933#define MAIR_NORM_WT_TR_RA ULL(0x2)
934#define MAIR_NORM_WT_TR_RWA ULL(0x3)
935#define MAIR_NORM_NC ULL(0x4)
936#define MAIR_NORM_WB_TR_WA ULL(0x5)
937#define MAIR_NORM_WB_TR_RA ULL(0x6)
938#define MAIR_NORM_WB_TR_RWA ULL(0x7)
939#define MAIR_NORM_WT_NTR_NA ULL(0x8)
940#define MAIR_NORM_WT_NTR_WA ULL(0x9)
941#define MAIR_NORM_WT_NTR_RA ULL(0xa)
942#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
943#define MAIR_NORM_WB_NTR_NA ULL(0xc)
944#define MAIR_NORM_WB_NTR_WA ULL(0xd)
945#define MAIR_NORM_WB_NTR_RA ULL(0xe)
946#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
947
948#define MAIR_NORM_OUTER_SHIFT U(4)
949
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000950#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
951 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200952
953/* PAR_EL1 fields */
954#define PAR_F_SHIFT U(0)
955#define PAR_F_MASK ULL(0x1)
956#define PAR_ADDR_SHIFT U(12)
957#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
958
959/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000960 * Definitions for system register interface to SPE
961 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000962#define PMSCR_EL1 S3_0_C9_C9_0
963#define PMSNEVFR_EL1 S3_0_C9_C9_1
964#define PMSICR_EL1 S3_0_C9_C9_2
965#define PMSIRR_EL1 S3_0_C9_C9_3
966#define PMSFCR_EL1 S3_0_C9_C9_4
967#define PMSEVFR_EL1 S3_0_C9_C9_5
968#define PMSLATFR_EL1 S3_0_C9_C9_6
969#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000970#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000971#define PMBPTR_EL1 S3_0_C9_C10_1
972#define PMBSR_EL1 S3_0_C9_C10_3
973#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000974
975/*******************************************************************************
976 * Definitions for system register interface to MPAM
977 ******************************************************************************/
978#define MPAMIDR_EL1 S3_0_C10_C4_4
979#define MPAM2_EL2 S3_4_C10_C5_0
980#define MPAMHCR_EL2 S3_4_C10_C4_0
981#define MPAM3_EL3 S3_6_C10_C5_0
982
983/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200984 * Definitions for system register interface to AMU for ARMv8.4 onwards
985 ******************************************************************************/
986#define AMCR_EL0 S3_3_C13_C2_0
987#define AMCFGR_EL0 S3_3_C13_C2_1
988#define AMCGCR_EL0 S3_3_C13_C2_2
989#define AMUSERENR_EL0 S3_3_C13_C2_3
990#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
991#define AMCNTENSET0_EL0 S3_3_C13_C2_5
992#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
993#define AMCNTENSET1_EL0 S3_3_C13_C3_1
994
995/* Activity Monitor Group 0 Event Counter Registers */
996#define AMEVCNTR00_EL0 S3_3_C13_C4_0
997#define AMEVCNTR01_EL0 S3_3_C13_C4_1
998#define AMEVCNTR02_EL0 S3_3_C13_C4_2
999#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1000
1001/* Activity Monitor Group 0 Event Type Registers */
1002#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1003#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1004#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1005#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1006
1007/* Activity Monitor Group 1 Event Counter Registers */
1008#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1009#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1010#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1011#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1012#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1013#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1014#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1015#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1016#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1017#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1018#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1019#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1020#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1021#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1022#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1023#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1024
1025/* Activity Monitor Group 1 Event Type Registers */
1026#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1027#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1028#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1029#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1030#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1031#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1032#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1033#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1034#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1035#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1036#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1037#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1038#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1039#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1040#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1041#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1042
johpow01b7d752a2020-10-08 17:29:11 -05001043/* AMCFGR_EL0 definitions */
1044#define AMCFGR_EL0_NCG_SHIFT U(28)
1045#define AMCFGR_EL0_NCG_MASK U(0xf)
1046
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001047/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001048#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1049#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1050#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001051
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001052/* MPAM register definitions */
1053#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001054#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1055
1056#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1057#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001058
1059#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1060
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001061/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001062 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1063 ******************************************************************************/
1064
1065/* Definition for register defining which virtual offsets are implemented. */
1066#define AMCG1IDR_EL0 S3_3_C13_C2_6
1067#define AMCG1IDR_CTR_MASK ULL(0xffff)
1068#define AMCG1IDR_CTR_SHIFT U(0)
1069#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1070#define AMCG1IDR_VOFF_SHIFT U(16)
1071
1072/* New bit added to AMCR_EL0 */
1073#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1074
1075/* Definitions for virtual offset registers for architected event counters. */
1076/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1077#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1078#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1079#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1080
1081/* Definitions for virtual offset registers for auxiliary event counters. */
1082#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1083#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1084#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1085#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1086#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1087#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1088#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1089#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1090#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1091#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1092#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1093#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1094#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1095#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1096#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1097#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1098
1099/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001100 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001101 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001102#define DISR_EL1 S3_0_C12_C1_1
1103#define DISR_A_BIT U(31)
1104
1105#define ERRIDR_EL1 S3_0_C5_C3_0
1106#define ERRIDR_MASK U(0xffff)
1107
1108#define ERRSELR_EL1 S3_0_C5_C3_1
1109
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001110/* System register access to Standard Error Record registers */
1111#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001112#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001113#define ERXSTATUS_EL1 S3_0_C5_C4_2
1114#define ERXADDR_EL1 S3_0_C5_C4_3
1115#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001116#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1117#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001118#define ERXMISC0_EL1 S3_0_C5_C5_0
1119#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001120
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001121#define ERXCTLR_ED_BIT (U(1) << 0)
1122#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001123
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001124#define ERXPFGCTL_UC_BIT (U(1) << 1)
1125#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1126#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001127
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001128/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001129 * Armv8.1 Registers - Privileged Access Never Registers
1130 ******************************************************************************/
1131#define PAN S3_0_C4_C2_3
1132#define PAN_BIT BIT(22)
1133
1134/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001135 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001136 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001137#define APIAKeyLo_EL1 S3_0_C2_C1_0
1138#define APIAKeyHi_EL1 S3_0_C2_C1_1
1139#define APIBKeyLo_EL1 S3_0_C2_C1_2
1140#define APIBKeyHi_EL1 S3_0_C2_C1_3
1141#define APDAKeyLo_EL1 S3_0_C2_C2_0
1142#define APDAKeyHi_EL1 S3_0_C2_C2_1
1143#define APDBKeyLo_EL1 S3_0_C2_C2_2
1144#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001145#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001146#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001147
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001148/*******************************************************************************
1149 * Armv8.4 Data Independent Timing Registers
1150 ******************************************************************************/
1151#define DIT S3_3_C4_C2_5
1152#define DIT_BIT BIT(24)
1153
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001154/*******************************************************************************
1155 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1156 ******************************************************************************/
1157#define SSBS S3_3_C4_C2_6
1158
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001159/*******************************************************************************
1160 * Armv8.5 - Memory Tagging Extension Registers
1161 ******************************************************************************/
1162#define TFSRE0_EL1 S3_0_C5_C6_1
1163#define TFSR_EL1 S3_0_C5_C6_0
1164#define RGSR_EL1 S3_0_C1_C0_5
1165#define GCR_EL1 S3_0_C1_C0_6
1166
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001167/*******************************************************************************
1168 * Armv8.6 - Fine Grained Virtualization Traps Registers
1169 ******************************************************************************/
1170#define HFGRTR_EL2 S3_4_C1_C1_4
1171#define HFGWTR_EL2 S3_4_C1_C1_5
1172#define HFGITR_EL2 S3_4_C1_C1_6
1173#define HDFGRTR_EL2 S3_4_C3_C1_4
1174#define HDFGWTR_EL2 S3_4_C3_C1_5
1175
Jimmy Brisson945095a2020-04-16 10:54:59 -05001176/*******************************************************************************
1177 * Armv8.6 - Enhanced Counter Virtualization Registers
1178 ******************************************************************************/
1179#define CNTPOFF_EL2 S3_4_C14_C0_6
1180
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001181/*******************************************************************************
1182 * Armv9.0 - Trace Buffer Extension System Registers
1183 ******************************************************************************/
1184#define TRBLIMITR_EL1 S3_0_C9_C11_0
1185#define TRBPTR_EL1 S3_0_C9_C11_1
1186#define TRBBASER_EL1 S3_0_C9_C11_2
1187#define TRBSR_EL1 S3_0_C9_C11_3
1188#define TRBMAR_EL1 S3_0_C9_C11_4
1189#define TRBTRG_EL1 S3_0_C9_C11_6
1190#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001191
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001192/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001193 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1194 ******************************************************************************/
1195
1196#define BRBCR_EL1 S2_1_C9_C0_0
1197#define BRBCR_EL2 S2_4_C9_C0_0
1198#define BRBFCR_EL1 S2_1_C9_C0_1
1199#define BRBTS_EL1 S2_1_C9_C0_2
1200#define BRBINFINJ_EL1 S2_1_C9_C1_0
1201#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1202#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1203#define BRBIDR0_EL1 S2_1_C9_C2_0
1204
1205/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001206 * Armv8.4 - Trace Filter System Registers
1207 ******************************************************************************/
1208#define TRFCR_EL1 S3_0_C1_C2_1
1209#define TRFCR_EL2 S3_4_C1_C2_1
1210
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001211/*******************************************************************************
1212 * Trace System Registers
1213 ******************************************************************************/
1214#define TRCAUXCTLR S2_1_C0_C6_0
1215#define TRCRSR S2_1_C0_C10_0
1216#define TRCCCCTLR S2_1_C0_C14_0
1217#define TRCBBCTLR S2_1_C0_C15_0
1218#define TRCEXTINSELR0 S2_1_C0_C8_4
1219#define TRCEXTINSELR1 S2_1_C0_C9_4
1220#define TRCEXTINSELR2 S2_1_C0_C10_4
1221#define TRCEXTINSELR3 S2_1_C0_C11_4
1222#define TRCCLAIMSET S2_1_c7_c8_6
1223#define TRCCLAIMCLR S2_1_c7_c9_6
1224#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001225
johpow01d0bbe6e2021-11-11 16:13:32 -06001226/*******************************************************************************
1227 * FEAT_HCX - Extended Hypervisor Configuration Register
1228 ******************************************************************************/
1229#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001230#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1231#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1232#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1233#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1234#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1235#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1236#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001237#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1238#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1239#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1240#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1241#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001242#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001243
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001244#endif /* ARCH_H */