blob: 6ff4e10f46d437ee7279e8d0364a4bc4ace1ae5a [file] [log] [blame]
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -05001#!/usr/bin/env bash
Fathi Boudra422bf772019-12-02 11:10:16 +02002#
Manish V Badarkhe107c8e32021-08-02 19:49:32 +01003# Copyright (c) 2019-2021, Arm Limited. All rights reserved.
Fathi Boudra422bf772019-12-02 11:10:16 +02004#
5# SPDX-License-Identifier: BSD-3-Clause
6#
7
8#
9# This script builds the TF in different configs.
10# Rather than telling cov-build to build TF using a simple 'make all' command,
11# the goal here is to combine several build flags to analyse more of our source
12# code in a single 'build'. The Coverity Scan service does not have the notion
13# of separate types of build - there is just one linear sequence of builds in
14# the project history.
15#
16
17# Bail out as soon as an error is encountered.
18set -e
19
20TF_SOURCES=$1
21if [ ! -d "$TF_SOURCES" ]; then
22 echo "ERROR: '$TF_SOURCES' does not exist or is not a directory"
23 echo "Usage: $(basename "$0") <trusted-firmware-directory>"
24 exit 1
25fi
26
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050027containing_dir="$(readlink -f "$(dirname "$0")/")"
28. $containing_dir/common-def.sh
29
Fathi Boudra422bf772019-12-02 11:10:16 +020030# Get mbed TLS library code to build Trusted Firmware with Trusted Board Boot
31# support. The version of mbed TLS to use here must be the same as when
32# building TF in the usual context.
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050033if [ ! -d "$MBED_TLS_DIR" ]; then
34 git clone -q --depth 1 -b "$MBED_TLS_SOURCES_TAG" "$MBED_TLS_URL_REPO" "$MBED_TLS_DIR"
Fathi Boudra422bf772019-12-02 11:10:16 +020035fi
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050036
Fathi Boudra422bf772019-12-02 11:10:16 +020037cd "$TF_SOURCES"
38
39# Clean TF source dir to make sure we don't analyse temporary files.
40make distclean
41
42#
43# Build TF in different configurations to get as much coverage as possible
44#
45
Fathi Boudra422bf772019-12-02 11:10:16 +020046#
47# FVP platform
48# We'll use the following flags for all FVP builds.
49#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050050fvp_common_flags="$(common_flags) PLAT=fvp"
Fathi Boudra422bf772019-12-02 11:10:16 +020051
52# Try all possible SPDs.
53clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd
54clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd TSP_INIT_ASYNC=1 \
55 TSP_NS_INTR_ASYNC_PREEMPT=1
56clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed
57clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tlkd
58
Zelalemc9531f82020-08-04 15:37:08 -050059# Dualroot chain of trust.
60clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd COT=dualroot
61
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050062clean_build $fvp_common_flags SPD=trusty
63clean_build $fvp_common_flags SPD=trusty TRUSTY_SPD_WITH_GENERIC_SERVICES=1
Fathi Boudra422bf772019-12-02 11:10:16 +020064
65# SDEI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050066clean_build $fvp_common_flags SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Fathi Boudra422bf772019-12-02 11:10:16 +020067
Zelalemc9531f82020-08-04 15:37:08 -050068# SDEI with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050069clean_build $fvp_common_flags SDEI_IN_FCONF=1 SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -050070
Zelalem4f3633e2021-06-18 11:53:47 -050071# PCI Service
72clean_build $fvp_common_flags SMC_PCI_SUPPORT=1
73
Zelalemc9531f82020-08-04 15:37:08 -050074# Secure interrupt descriptors with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050075clean_build $fvp_common_flags SEC_INT_DESC_IN_FCONF=1
Zelalemc9531f82020-08-04 15:37:08 -050076
Fathi Boudra422bf772019-12-02 11:10:16 +020077# Without coherent memory
78clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd USE_COHERENT_MEM=0
79
80# Using PSCI extended State ID format rather than the original format
81clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd PSCI_EXTENDED_STATE_ID=1 \
82 ARM_RECOM_STATE_ID_ENC=1
83
84# Alternative boot flows (This changes some of the platform initialisation code)
85clean_build $fvp_common_flags EL3_PAYLOAD=0x80000000
86clean_build $fvp_common_flags PRELOADED_BL33_BASE=0x80000000
87
88# Using the SP804 timer instead of the Generic Timer
89clean_build $fvp_common_flags FVP_USE_SP804_TIMER=1
90
91# Using the CCN driver and multi cluster topology
92clean_build $fvp_common_flags FVP_CLUSTER_COUNT=4
93
94# PMF
95clean_build $fvp_common_flags ENABLE_PMF=1
96
97# stack protector
98clean_build $fvp_common_flags ENABLE_STACK_PROTECTOR=strong
99
100# AArch32 build
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500101clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200102 ARCH=aarch32 AARCH32_SP=sp_min \
103 RESET_TO_SP_MIN=1 PRELOADED_BL33_BASE=0x80000000
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500104clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200105 ARCH=aarch32 AARCH32_SP=sp_min
106
107# Xlat tables lib version 1 (AArch64 and AArch32)
108clean_build $fvp_common_flags ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500109clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200110 ARCH=aarch32 AARCH32_SP=sp_min ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
111
Zelalemc9531f82020-08-04 15:37:08 -0500112# SPM support based on Management Mode Interface Specification
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000113clean_build $fvp_common_flags SPM_MM=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0
Fathi Boudra422bf772019-12-02 11:10:16 +0200114
Zelalemc9531f82020-08-04 15:37:08 -0500115# SPM support with TOS(optee) as SPM sitting at S-EL1
116clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0
117
118# SPM support with Secure hafnium as SPM sitting at S-EL2
119# SP_LAYOUT_FILE is used only during FIP creation but build won't progress
120# if we have NULL value to it, so passing a dummy string.
121clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
Max Shvetsov44d2a702021-02-18 16:41:45 +0000122 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy
Fathi Boudra422bf772019-12-02 11:10:16 +0200123
124#BL2 at EL3 support
125clean_build $fvp_common_flags BL2_AT_EL3=1
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500126clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200127 ARCH=aarch32 AARCH32_SP=sp_min BL2_AT_EL3=1
128
Zelalemc9531f82020-08-04 15:37:08 -0500129# RAS Extension Support
130clean_build $fvp_common_flags EL3_EXCEPTION_HANDLING=1 \
131 FAULT_INJECTION_SUPPORT=1 HANDLE_EA_EL3_FIRST=1 RAS_EXTENSION=1 \
132 SDEI_SUPPORT=1
133
134# Hardware Assisted Coherency(DynamIQ)
135clean_build $fvp_common_flags FVP_CLUSTER_COUNT=1 FVP_MAX_CPUS_PER_CLUSTER=8 \
136 HW_ASSISTED_COHERENCY=1 USE_COHERENT_MEM=0
137
138# Pointer Authentication Support
139clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 \
140 ARM_ARCH_MINOR=5 EL3_EXCEPTION_HANDLING=1 BRANCH_PROTECTION=1 SDEI_SUPPORT=1 SPD=tspd TSP_NS_INTR_ASYNC_PREEMPT=1
141
142# Undefined Behaviour Sanitizer
143# Building with UBSAN SANITIZE_UB=on increases the executable size.
144# Hence it is only properly supported in bl31 with RESET_TO_BL31 enabled
145make $fvp_common_flags clean
146make $fvp_common_flags SANITIZE_UB=on RESET_TO_BL31=1 bl31
147
148# debugfs feature
149clean_build $fvp_common_flags DEBUG=1 USE_DEBUGFS=1
150
151# MPAM feature
152clean_build $fvp_common_flags ENABLE_MPAM_FOR_LOWER_ELS=1
153
154# Using GICv3.1 driver with extended PPI and SPI range
155clean_build $fvp_common_flags GIC_EXT_INTID=1
156
157# Using GICv4 features with extended PPI and SPI range
158clean_build $fvp_common_flags GIC_ENABLE_V4_EXTN=1 GIC_EXT_INTID=1
159
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100160# Measured Boot
161clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} MEASURED_BOOT=1
162
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100163# CoT descriptors in device tree
Manish V Badarkhe81102d12020-10-05 08:02:30 +0100164clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 USE_ROMLIB=1
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100165
Manish V Badarkhe107c8e32021-08-02 19:49:32 +0100166# PSA FWU support
167clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_GPT_SUPPORT=1 PSA_FWU_SUPPORT=1 USE_ROMLIB=1
168
Zelalem Aweke773e19b2021-08-20 17:41:00 -0500169# FEAT_RME
170clean_build $fvp_common_flags ENABLE_RME=1
171
johpow01153c8b22021-11-03 14:38:36 -0500172# SME and HCX features
173clean_build $fvp_common_flags ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
174
Fathi Boudra422bf772019-12-02 11:10:16 +0200175#
176# Juno platform
177# We'll use the following flags for all Juno builds.
178#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500179juno_common_flags="$(common_flags) PLAT=juno"
Fathi Boudra422bf772019-12-02 11:10:16 +0200180clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS}
181clean_build $juno_common_flags EL3_PAYLOAD=0x80000000
Madhukar Pappireddydcb31f62021-05-06 11:36:36 -0500182clean_build $juno_common_flags ENABLE_STACK_PROTECTOR=strong ARM_ETHOSN_NPU_DRIVER=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200183clean_build $juno_common_flags CSS_USE_SCMI_SDS_DRIVER=0
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500184
Leonardo Sandoval5163b562020-11-20 17:17:59 -0600185clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS} ARM_CRYPTOCELL_INTEG=1 CCSBROM_LIB_PATH=${CRYPTOCELL_LIB_PATH} KEY_SIZE=2048
Fathi Boudra422bf772019-12-02 11:10:16 +0200186
187#
188# System Guidance for Infrastructure platform SGI575
Zelalemc9531f82020-08-04 15:37:08 -0500189# Enable build config with RAS_EXTENSION to cover more files
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500190make $(common_flags) PLAT=sgi575 ${ARM_TBB_OPTIONS} EL3_EXCEPTION_HANDLING=1 FAULT_INJECTION_SUPPORT=1 \
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000191 HANDLE_EA_EL3_FIRST=1 RAS_EXTENSION=1 SDEI_SUPPORT=1 SPM_MM=1 ENABLE_SVE_FOR_NS=0 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200192
193#
Vijayenthiran Subramaniam2a47a6d2020-07-22 14:16:58 +0530194# System Guidance for Infrastructure platform RD-N1-Edge-Dual
Fathi Boudra422bf772019-12-02 11:10:16 +0200195#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500196make $(common_flags) PLAT=rdn1edge CSS_SGI_CHIP_COUNT=2 ${ARM_TBB_OPTIONS} all
Fathi Boudra422bf772019-12-02 11:10:16 +0200197
198#
199# System Guidance for Infrastructure platform RD-E1Edge
200#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500201make $(common_flags) PLAT=rde1edge ${ARM_TBB_OPTIONS} CSS_SGI_CHIP_COUNT=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500202
203#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530204# Reference Design platform RD-V1
Zelalemc9531f82020-08-04 15:37:08 -0500205#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530206make $(common_flags) PLAT=rdv1 ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500207
208#
Aditya Angadi61c54762021-01-04 09:30:52 +0530209# Reference Design platform RD-V1-MC
Zelalemc9531f82020-08-04 15:37:08 -0500210#
Aditya Angadi61c54762021-01-04 09:30:52 +0530211make $(common_flags) PLAT=rdv1mc ${ARM_TBB_OPTIONS} CSS_SGI_CHIP_COUNT=4 all
Zelalemc9531f82020-08-04 15:37:08 -0500212
213#
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530214# Reference Design Platform RD-N2
215#
216make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} all
217
218#
Zelalemc9531f82020-08-04 15:37:08 -0500219# Neoverse N1 SDP platform
220#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500221make $(common_flags) PLAT=n1sdp ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500222
223#
224# FVP VE platform
225#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500226make $(common_flags) PLAT=fvp_ve AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500227 CROSS_COMPILE=arm-none-eabi- ARM_ARCH_MAJOR=7 \
228 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
229 FVP_HW_CONFIG_DTS=fdts/fvp-ve-Cortex-A5x1.dts all
230
231#
232# A5 DesignStart Platform
233#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500234make $(common_flags) PLAT=a5ds AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500235 ARM_ARCH_MAJOR=7 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
236 CROSS_COMPILE=arm-none-eabi- FVP_HW_CONFIG_DTS=fdts/a5ds.dts
237
238#
239# Corstone700 Platform
240#
241
242corstone700_common_flags="CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500243 $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500244 PLAT=corstone700 \
245 ARCH=aarch32 \
246 RESET_TO_SP_MIN=1 \
247 AARCH32_SP=sp_min \
248 ARM_LINUX_KERNEL_AS_BL33=0 \
249 ARM_PRELOADED_DTB_BASE=0x80400000 \
250 ENABLE_PIE=1 \
Zelalemc9531f82020-08-04 15:37:08 -0500251 ENABLE_STACK_PROTECTOR=all \
252 all"
253
254echo "Info: Building Corstone700 FVP ..."
255
256make TARGET_PLATFORM=fvp ${corstone700_common_flags}
257
258echo "Info: Building Corstone700 FPGA ..."
259
260make TARGET_PLATFORM=fpga ${corstone700_common_flags}
261
262#
263# Arm internal FPGA port
264#
Andre Przywara268c5c72021-09-03 14:56:56 +0100265make PLAT=arm_fpga $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500266 FPGA_PRELOADED_DTB_BASE=0x88000000 PRELOADED_BL33_BASE=0x82080000 all
267
268#
Usama Arifcba711d2021-08-04 15:53:42 +0100269# Total Compute platforms
Zelalemc9531f82020-08-04 15:37:08 -0500270#
Usama Arifcba711d2021-08-04 15:53:42 +0100271make $(common_flags) PLAT=tc TARGET_PLATFORM=0 ${ARM_TBB_OPTIONS} all
272make $(common_flags) PLAT=tc TARGET_PLATFORM=1 ${ARM_TBB_OPTIONS} all
Fathi Boudra422bf772019-12-02 11:10:16 +0200273
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530274#
275# Morello platform
276#
277make $(common_flags) PLAT=morello all
278
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100279#
280# diphda Platform
281#
282
283make $(common_flags) \
284 PLAT=diphda \
285 SPD=spmd \
286 TARGET_PLATFORM=fpga \
287 ENABLE_STACK_PROTECTOR=strong \
288 ENABLE_PIE=1 \
289 BL2_AT_EL3=1 \
290 SPMD_SPM_AT_SEL2=0 \
291 ${ARM_TBB_OPTIONS} \
292 CREATE_KEYS=1 \
293 COT=tbbr \
294 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
295 bl2 \
296 bl31
297
johpow01aac58582021-10-05 16:51:34 -0500298#
299# FVP-R platform
300#
301clean_build $(common_flags) PLAT=fvp_r ${ARM_TBB_OPTIONS} ENABLE_STACK_PROTECTOR=all
302
Fathi Boudra422bf772019-12-02 11:10:16 +0200303# Partners' platforms.
304# Enable as many features as possible.
305# We don't need to clean between each build here because we only do one build
306# per platform so we don't hit the build flags dependency problem.
Fathi Boudra422bf772019-12-02 11:10:16 +0200307
Manish Pandey9c0ee742021-07-08 09:55:59 +0100308# Platforms from Mediatek
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500309make PLAT=mt8173 $(common_flags) all
310make PLAT=mt8183 $(common_flags) all
Rex-BC Chen946cace2021-11-17 10:15:42 +0800311make PLAT=mt8186 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500312make PLAT=mt8192 $(common_flags) COREBOOT=1 all
Manish Pandey9c0ee742021-07-08 09:55:59 +0100313make PLAT=mt8195 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500314
315# Platforms from Qualcomm
316make PLAT=sc7180 $(common_flags) COREBOOT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200317
Zelalemc9531f82020-08-04 15:37:08 -0500318make PLAT=rk3288 CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500319 $(common_flags) ARCH=aarch32 AARCH32_SP=sp_min all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600320make PLAT=rk3368 $(common_flags) COREBOOT=1 \
321 ENABLE_STACK_PROTECTOR=strong all
322make PLAT=rk3399 $(common_flags) COREBOOT=1 PLAT_RK_DP_HDCP=1 \
323 ENABLE_STACK_PROTECTOR=strong all
324make PLAT=rk3328 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
325 ENABLE_STACK_PROTECTOR=strong all
326make PLAT=px30 $(common_flags) PLAT_RK_SECURE_DDR_MINILOADER=1 \
327 ENABLE_STACK_PROTECTOR=strong all
Fathi Boudra422bf772019-12-02 11:10:16 +0200328
329# Although we do several consecutive builds for the Tegra platform below, we
330# don't need to clean between each one because the Tegra makefiles specify
331# a different build directory per SoC.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500332make PLAT=tegra TARGET_SOC=t210 $(common_flags) all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500333make PLAT=tegra TARGET_SOC=t186 $(common_flags) all
334make PLAT=tegra TARGET_SOC=t194 $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200335
336# For the Xilinx platform, artificially increase the extents of BL31 memory
337# (using the platform-specific build options ZYNQMP_ATF_MEM_{BASE,SIZE}).
338# If we keep the default values, BL31 doesn't fit when it is built with all
339# these build flags.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500340make PLAT=zynqmp $(common_flags) \
Fathi Boudra422bf772019-12-02 11:10:16 +0200341 RESET_TO_BL31=1 SPD=tspd \
Zelalem4f3633e2021-06-18 11:53:47 -0500342 SDEI_SUPPORT=1 \
Fathi Boudra422bf772019-12-02 11:10:16 +0200343 ZYNQMP_ATF_MEM_BASE=0xFFFC0000 ZYNQMP_ATF_MEM_SIZE=0x00040000 \
344 all
345
Zelalemc9531f82020-08-04 15:37:08 -0500346# Build both for silicon (default) and virtual QEMU platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500347clean_build PLAT=versal $(common_flags)
348clean_build PLAT=versal $(common_flags) VERSAL_PLATFORM=versal_virt
Zelalemc9531f82020-08-04 15:37:08 -0500349
350# Platforms from Allwinner
Andre Przywaracf78a512021-09-03 14:59:38 +0100351clean_build PLAT=sun50i_a64 $(common_flags) all
352clean_build PLAT=sun50i_a64 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all
353clean_build PLAT=sun50i_a64 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all
354clean_build PLAT=sun50i_h6 $(common_flags) all
355clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all
356clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all
357clean_build PLAT=sun50i_h616 $(common_flags) all
358clean_build PLAT=sun50i_r329 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500359
360# Platforms from i.MX
361make AARCH32_SP=optee ARCH=aarch32 ARM_ARCH_MAJOR=7 ARM_CORTEX_A7=yes \
362 CROSS_COMPILE=arm-none-eabi- PLAT=warp7 ${TBB_OPTIONS} \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500363 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500364make AARCH32_SP=optee ARCH=aarch32 CROSS_COMPILE=arm-none-eabi- PLAT=picopi \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500365 $(common_flags) all
Madhukar Pappireddy97ad2582021-11-15 10:29:23 -0600366make PLAT=imx8mm $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500367make PLAT=imx8mn $(common_flags) all
Ying-Chun Liu (PaulLiu)413e6102021-09-14 00:22:08 +0800368make PLAT=imx8mp $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500369
Jacky Baib6cecc82021-06-07 09:49:46 +0800370# Due to the limited OCRAM space that can be used for TF-A, build test
371# will report failure caused by too small RAM size, so comment out the
372# build test for imx8mq in CI. It can also resolve the following ticket:
Zelalemc9531f82020-08-04 15:37:08 -0500373# https://developer.trustedfirmware.org/T626
Jacky Baib6cecc82021-06-07 09:49:46 +0800374#make PLAT=imx8mq $(common_flags release) all
Zelalemc9531f82020-08-04 15:37:08 -0500375
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500376make PLAT=imx8qm $(common_flags) all
377make PLAT=imx8qx $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500378
Olivier Deprezbac70192021-04-02 08:55:36 +0200379# Platforms for NXP Layerscape
Jiafei Pane48e56c2021-09-30 10:32:54 +0800380nxp_sb_flags="TRUSTED_BOARD_BOOT=1 CST_DIR=$(pwd) SPD=opteed"
381nxp_sb_fuse_flags="${nxp_sb_flags} FUSE_PROG=1"
382
383# Platform lx2
Olivier Deprezbac70192021-04-02 08:55:36 +0200384make PLAT=lx2160aqds $(common_flags) all
385make PLAT=lx2160ardb $(common_flags) all
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500386
387#CSF Based CoT:
Jiafei Pane48e56c2021-09-30 10:32:54 +0800388clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
389 $nxp_sb_fuse_flags DDR_PHY_BIN_PATH=$(pwd)
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500390
391#X509 Based CoT
Jiafei Pane48e56c2021-09-30 10:32:54 +0800392clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
393 $nxp_sb_flags GENERATE_COT=1 \
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500394 MBEDTLS_DIR=$(pwd)/mbedtls
395
396#BOOT_MODE=emmc and Stack protector
Jiafei Pane48e56c2021-09-30 10:32:54 +0800397clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=emmc \
398 $nxp_sb_fuse_flags ENABLE_STACK_PROTECTOR=strong
399
400# Platform ls1028ardb
401clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor
402clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc
403clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd
404
405# Secure Boot
406clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor $nxp_sb_fuse_flags
407clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
408clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
Olivier Deprezbac70192021-04-02 08:55:36 +0200409
Zelalemc9531f82020-08-04 15:37:08 -0500410# Platforms from Intel
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500411make PLAT=stratix10 $(common_flags) all
412make PLAT=agilex $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500413
414# Platforms from Broadcom
Madhukar Pappireddy97ad2582021-11-15 10:29:23 -0600415clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t \
416 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 DRIVER_I2C_ENABLE=1
417clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t-ns3 \
418 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 USE_USB=yes
Zelalemc9531f82020-08-04 15:37:08 -0500419
420# Platforms from Marvell
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500421make PLAT=a3700 $(common_flags) SCP_BL2=/dev/null CM3_SYSTEM_RESET=1 \
422 A3720_DB_PM_WAKEUP_SRC=1 HANDLE_EA_EL3_FIRST=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500423
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600424# Source files from mv-ddr-marvell repository are necessary
425# to build below four platforms
Manish Pandey7c1e7452021-11-05 12:54:15 +0000426wget https://downloads.trustedfirmware.org/tf-a/mv-ddr-marvell/mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
427tar -xzf mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600428mv mv-ddr-marvell drivers/marvell/mv_ddr
Zelalemc9531f82020-08-04 15:37:08 -0500429
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600430# These platforms from Marvell have dependency on GCC-6.2.1 toolchain
Pali Rohár8f890402021-07-19 13:48:05 +0200431make PLAT=a80x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200432 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200433make PLAT=a80x0_mcbin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200434 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200435make PLAT=a70x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200436 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200437make PLAT=a70x0_amc DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200438 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Robert Markodf3319e2021-10-20 11:01:12 +0200439make PLAT=a70x0_mochabin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
440 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200441make PLAT=a80x0_puzzle DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200442 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200443make PLAT=t9130 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200444 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500445make PLAT=t9130_cex7_eval DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
446 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500447
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600448# Removing the source files
449rm -rf drivers/marvell/mv_ddr 2> /dev/null
Zelalemc9531f82020-08-04 15:37:08 -0500450
451# Platforms from Meson
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500452make PLAT=gxbb $(common_flags) all
453make PLAT=gxl $(common_flags) all
454make PLAT=g12a $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500455
456# Platforms from Renesas
457# Renesas R-Car D3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500458clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500459 BL33=Makefile LIFEC_DBSC_PROTECT_ENABLE=0 LSI=D3 \
460 MBEDTLS_DIR=$(pwd)/mbedtls PMIC_ROHM_BD9571=0 \
461 RCAR_AVS_SETTING_ENABLE=0 SPD=none RCAR_LOSSY_ENABLE=0 \
462 RCAR_SA0_SIZE=0 RCAR_SYSTEM_SUSPEND=0 TRUSTED_BOARD_BOOT=1
463
464# Renesas R-Car H3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500465clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500466 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3 \
467 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
468 RCAR_DRAM_SPLIT=1 RCAR_GEN3_ULCB=1 SPD=opteed \
469 TRUSTED_BOARD_BOOT=1
470
471# Renesas R-Car H3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500472clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500473 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3N \
474 SPD=opteed TRUSTED_BOARD_BOOT=1
475
476# Renesas R-Car M3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500477clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500478 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3 \
479 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
480 RCAR_DRAM_SPLIT=2 RCAR_GEN3_ULCB=1 SPD=opteed \
481 TRUSTED_BOARD_BOOT=1
482
483# Renesas R-Car M3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500484clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500485 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3N \
486 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
487 RCAR_GEN3_ULCB=1 SPD=opteed TRUSTED_BOARD_BOOT=1
488
489# Renesas R-Car E3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500490clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500491 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=E3 \
492 RCAR_AVS_SETTING_ENABLE=0 RCAR_DRAM_DDR3L_MEMCONF=0 \
493 RCAR_SA0_SIZE=0 SPD=opteed TRUSTED_BOARD_BOOT=1
494
495# Renesas R-Car V3M Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500496clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500497 MBEDTLS_DIR=$(pwd)/mbedtls BL33=Makefile LSI=V3M MACHINE=eagle \
498 PMIC_ROHM_BD9571=0 RCAR_DRAM_SPLIT=0 RCAR_SYSTEM_SUSPEND=0 \
499 AVS_SETTING_ENABLE=0 SPD=none TRUSTED_BOARD_BOOT=1
500
Zelalemf4299672021-01-29 12:52:59 -0600501# Renesas HiHope RZ/G2M development kit
502clean_build PLAT=rzg $(common_flags) \
503 MBEDTLS_DIR=$(pwd)/mbedtls LSI=G2M \
504 RCAR_DRAM_SPLIT=2 RCAR_LOSSY_ENABLE=1 SPD=none
505
Zelalemc9531f82020-08-04 15:37:08 -0500506# Platforms from ST
Yann Gautiera69cf792021-09-01 11:19:01 +0200507# STM32MP1 SDMMC boot
508make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
509 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_SDMMC=1 \
510 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
511 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
512
513# STM32MP1 eMMC boot
Zelalemc9531f82020-08-04 15:37:08 -0500514make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500515 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_EMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200516 BUILD_PLAT=build/stm32mp1-emmc/debug \
517 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
518
519# STM32MP1 Raw NAND boot
520make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
521 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_RAW_NAND=1 \
522 BUILD_PLAT=build/stm32mp1-nand/debug \
523 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
524
525# STM32MP1 SPI NAND boot
526make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
527 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_SPI_NAND=1 \
528 BUILD_PLAT=build/stm32mp1-snand/debug \
529 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
530
531# STM32MP1 SPI NOR boot
532make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
533 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_SPI_NOR=1 \
534 BUILD_PLAT=build/stm32mp1-snor/debug \
535 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
536
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100537# STM32MP1 UART boot
538make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
539 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_UART_PROGRAMMER=1 \
540 BUILD_PLAT=build/stm32mp1-uart/debug \
541 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
542
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200543# STM32MP1 USB boot
544make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
545 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_USB_PROGRAMMER=1 \
546 BUILD_PLAT=build/stm32mp1-usb/debug \
547 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
548
Yann Gautiera69cf792021-09-01 11:19:01 +0200549# STM32MP1 SDMMC boot without FIP
550make PLAT=stm32mp1 CROSS_COMPILE=arm-none-eabi- \
551 $(common_flags) ARM_ARCH_MAJOR=7 STM32MP_SDMMC=1 \
552 BUILD_PLAT=build/stm32mp1-sdmmc-stm32image/debug \
553 STM32MP_USE_STM32IMAGE=1 \
554 ARCH=aarch32 AARCH32_SP=sp_min ENABLE_STACK_PROTECTOR=strong bl2 bl32
Zelalemc9531f82020-08-04 15:37:08 -0500555
556# Platforms from TI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500557make PLAT=k3 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500558
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500559clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS}
Zelalemc9531f82020-08-04 15:37:08 -0500560# Use GICV3 driver
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500561clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
Zelalemc9531f82020-08-04 15:37:08 -0500562 ENABLE_STACK_PROTECTOR=strong
563# Use encrypted FIP feature.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500564clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500565 BL32_RAM_LOCATION=tdram DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL31=1 \
566 ENCRYPT_BL32=1 FW_ENC_STATUS=0 SPD=opteed
Jens Wiklander1a9c2be2021-11-26 09:56:55 +0100567# QEMU with SPMD support
568clean_build PLAT=qemu $(common_flags) BL32=Makefile \
569 BL32_RAM_LOCATION=tdram ARM_BL31_IN_DRAM=1 \
570 SPD=spmd CTX_INCLUDE_EL2_REGS=0 SPMD_SPM_AT_SEL2=0 SPMC_OPTEE=1
Zelalemc9531f82020-08-04 15:37:08 -0500571
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500572clean_build PLAT=qemu_sbsa $(common_flags)
Fathi Boudra422bf772019-12-02 11:10:16 +0200573
Zelalemd86e8762020-08-21 18:24:28 -0500574# QEMU with SPM support
575clean_build PLAT=qemu_sbsa $(common_flags) BL32=Makefile SPM_MM=1 \
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000576 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0
Zelalemd86e8762020-08-21 18:24:28 -0500577
Fathi Boudra422bf772019-12-02 11:10:16 +0200578# For hikey enable PMF to include all files in the platform port
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500579make PLAT=hikey $(common_flags) ${TBB_OPTIONS} ENABLE_PMF=1 all
580make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} all
581make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200582
Zelalemc9531f82020-08-04 15:37:08 -0500583# Platforms from Socionext
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500584clean_build PLAT=uniphier $(common_flags) ${TBB_OPTIONS} SPD=tspd
585clean_build PLAT=uniphier $(common_flags) FIP_GZIP=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200586
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500587clean_build PLAT=synquacer $(common_flags) SPM_MM=1 \
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000588 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 PRELOADED_BL33_BASE=0x0
Zelalemc9531f82020-08-04 15:37:08 -0500589
590# Support for SCP Message Interface protocol with platform specific drivers
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500591clean_build PLAT=synquacer $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500592 PRELOADED_BL33_BASE=0x0 SQ_USE_SCMI_DRIVER=1
593
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500594make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200595
Zelalemc9531f82020-08-04 15:37:08 -0500596# Raspberry Pi Platforms
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500597make PLAT=rpi3 $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500598 ENABLE_STACK_PROTECTOR=strong PRELOADED_BL33_BASE=0xDEADBEEF all
Andre Przywarae917ec82021-09-03 15:01:30 +0100599clean_build PLAT=rpi4 $(common_flags) SMC_PCI_SUPPORT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200600
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500601# Cannot use $(common_flags) for LS1043 platform, as then
Fathi Boudra422bf772019-12-02 11:10:16 +0200602# the binaries do not fit in memory.
603clean_build PLAT=ls1043 SPD=opteed ENABLE_STACK_PROTECTOR=strong
604clean_build PLAT=ls1043 SPD=tspd
605
Zelalemc9531f82020-08-04 15:37:08 -0500606# A113D (AXG) platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500607clean_build PLAT=axg $(common_flags) SPD=opteed
608clean_build PLAT=axg $(common_flags) AML_USE_ATOS=1
Zelalemc9531f82020-08-04 15:37:08 -0500609
Fathi Boudra422bf772019-12-02 11:10:16 +0200610cd ..