blob: 0bc59c0fdf8786054bbc2cbe2c754ee442d9c044 [file] [log] [blame]
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01007 */
8
David Brazdil863b1502019-10-24 13:55:50 +01009#include "hf/arch/offsets.h"
Olivier Deprez3caed1c2021-02-05 12:07:36 +010010
11#include "hf/arch/vmid_base.h"
12
Jose Marinhoab1081d2019-10-18 11:39:01 +010013#include "msr.h"
Andrew Walbranc55365d2018-12-06 15:45:11 +000014#include "exception_macros.S"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010015
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000016/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000017 * Saves the volatile registers into the register buffer of the current vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000018 */
Andrew Walbran59182d52019-09-23 17:55:39 +010019.macro save_volatile_to_vcpu
Wedson Almeida Filho5bc0b4c2018-07-30 15:31:44 +010020 /*
21 * Save x18 since we're about to clobber it. We subtract 16 instead of
22 * 8 from the stack pointer to keep it 16-byte aligned.
23 */
24 str x18, [sp, #-16]!
Andrew Walbran59182d52019-09-23 17:55:39 +010025
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000026 /* Get the current vCPU. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000027 mrs x18, tpidr_el2
28 stp x0, x1, [x18, #VCPU_REGS + 8 * 0]
29 stp x2, x3, [x18, #VCPU_REGS + 8 * 2]
30 stp x4, x5, [x18, #VCPU_REGS + 8 * 4]
31 stp x6, x7, [x18, #VCPU_REGS + 8 * 6]
32 stp x8, x9, [x18, #VCPU_REGS + 8 * 8]
33 stp x10, x11, [x18, #VCPU_REGS + 8 * 10]
34 stp x12, x13, [x18, #VCPU_REGS + 8 * 12]
35 stp x14, x15, [x18, #VCPU_REGS + 8 * 14]
36 stp x16, x17, [x18, #VCPU_REGS + 8 * 16]
37 stp x29, x30, [x18, #VCPU_REGS + 8 * 29]
38
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000039 /* x18 was saved on the stack, so we move it to vCPU regs buffer. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000040 ldr x0, [sp], #16
41 str x0, [x18, #VCPU_REGS + 8 * 18]
42
43 /* Save return address & mode. */
44 mrs x1, elr_el2
45 mrs x2, spsr_el2
46 stp x1, x2, [x18, #VCPU_REGS + 8 * 31]
47.endm
48
49/**
50 * This is a generic handler for exceptions taken at a lower EL. It saves the
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000051 * volatile registers to the current vCPU and calls the C handler, which can
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000052 * select one of two paths: (a) restore volatile registers and return, or
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000053 * (b) switch to a different vCPU. In the latter case, the handler needs to save
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000054 * all non-volatile registers (they haven't been saved yet), then restore all
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000055 * registers from the new vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000056 */
57.macro lower_exception handler:req
Andrew Walbran59182d52019-09-23 17:55:39 +010058 save_volatile_to_vcpu
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000059
60 /* Call C handler. */
61 bl \handler
62
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000063 /* Switch vCPU if requested by handler. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000064 cbnz x0, vcpu_switch
65
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000066 /* vCPU is not changing. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000067 mrs x0, tpidr_el2
68 b vcpu_restore_volatile_and_run
69.endm
70
71/**
Andrew Walbran59182d52019-09-23 17:55:39 +010072 * This is the handler for a sync exception taken at a lower EL.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000073 */
74.macro lower_sync_exception
Andrew Walbran59182d52019-09-23 17:55:39 +010075 save_volatile_to_vcpu
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010076
77 /* Extract the exception class (EC) from exception syndrome register. */
78 mrs x18, esr_el2
79 lsr x18, x18, #26
80
Andrew Walbran59182d52019-09-23 17:55:39 +010081 /* Take the system register path for EC 0x18. */
82 sub x18, x18, #0x18
83 cbz x18, system_register_access
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010084
Fuad Tabbac3847c72020-08-11 09:32:25 +010085 /* Call C handler passing the syndrome and fault address registers. */
Andrew Walbran59182d52019-09-23 17:55:39 +010086 mrs x0, esr_el2
Fuad Tabbac3847c72020-08-11 09:32:25 +010087 mrs x1, far_el2
Andrew Walbran59182d52019-09-23 17:55:39 +010088 bl sync_lower_exception
Andrew Walbran3a71c982019-09-12 18:22:11 +010089
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000090 /* Switch vCPU if requested by handler. */
Andrew Walbran59182d52019-09-23 17:55:39 +010091 cbnz x0, vcpu_switch
Andrew Walbranfed412e2019-09-02 18:23:16 +010092
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000093 /* vCPU is not changing. */
Andrew Walbran59182d52019-09-23 17:55:39 +010094 mrs x0, tpidr_el2
95 b vcpu_restore_volatile_and_run
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000096.endm
97
98/**
99 * The following is the exception table. A pointer to it will be stored in
100 * register vbar_el2.
101 */
102.section .text.vector_table_el2, "ax"
103.global vector_table_el2
104.balign 0x800
105vector_table_el2:
106sync_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000107 noreturn_current_exception_sp0 el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000108
109.balign 0x80
110irq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000111 noreturn_current_exception_sp0 el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000112
113.balign 0x80
114fiq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000115 noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000116
117.balign 0x80
118serr_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000119 noreturn_current_exception_sp0 el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000120
121.balign 0x80
122sync_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000123 noreturn_current_exception_spx el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000124
125.balign 0x80
126irq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000127 noreturn_current_exception_spx el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000128
129.balign 0x80
130fiq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000131 noreturn_current_exception_spx el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000132
133.balign 0x80
134serr_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000135 noreturn_current_exception_spx el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000136
137.balign 0x80
138sync_lower_64:
139 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100140
141.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000142irq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000143 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100144
145.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000146fiq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000147 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100148
149.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000150serr_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000151 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100152
153.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000154sync_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000155 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100156
157.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000158irq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000159 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100160
161.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000162fiq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000163 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100164
165.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000166serr_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000167 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100168
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000169.balign 0x40
Wedson Almeida Filho59978322018-10-24 15:13:33 +0100170
Fuad Tabba7c299d82019-09-12 13:05:18 +0100171/**
172 * Handle accesses to system registers (EC=0x18) and return to original caller.
173 */
174system_register_access:
175 /*
176 * Non-volatile registers are (conservatively) saved because the handler
177 * can clobber non-volatile registers that are used by the msr/mrs,
178 * which results in the wrong value being read or written.
179 */
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000180 /* Get the current vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100181 mrs x18, tpidr_el2
182 stp x19, x20, [x18, #VCPU_REGS + 8 * 19]
183 stp x21, x22, [x18, #VCPU_REGS + 8 * 21]
184 stp x23, x24, [x18, #VCPU_REGS + 8 * 23]
185 stp x25, x26, [x18, #VCPU_REGS + 8 * 25]
186 stp x27, x28, [x18, #VCPU_REGS + 8 * 27]
187
188 /* Read syndrome register and call C handler. */
189 mrs x0, esr_el2
190 bl handle_system_register_access
Fuad Tabba7c299d82019-09-12 13:05:18 +0100191
Fuad Tabbab86325a2020-01-10 13:38:15 +0000192 /* Continue running the same vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100193 mrs x0, tpidr_el2
194 b vcpu_restore_nonvolatile_and_run
195
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100196/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000197 * Switch to a new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100198 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000199 * All volatile registers from the old vCPU have already been saved. We need
200 * to save only non-volatile ones from the old vCPU, and restore all from the
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100201 * new one.
202 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000203 * x0 is a pointer to the new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100204 */
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100205vcpu_switch:
206 /* Save non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000207 mrs x1, tpidr_el2
208 stp x19, x20, [x1, #VCPU_REGS + 8 * 19]
209 stp x21, x22, [x1, #VCPU_REGS + 8 * 21]
210 stp x23, x24, [x1, #VCPU_REGS + 8 * 23]
211 stp x25, x26, [x1, #VCPU_REGS + 8 * 25]
212 stp x27, x28, [x1, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100213
214 /* Save lazy state. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100215 /* Use x28 as the base */
216 add x28, x1, #VCPU_LAZY
217
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218 mrs x24, vmpidr_el2
219 mrs x25, csselr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100220 stp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100221
222 mrs x2, sctlr_el1
223 mrs x3, actlr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100224 stp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100225
226 mrs x4, cpacr_el1
227 mrs x5, ttbr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100228 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100229
230 mrs x6, ttbr1_el1
231 mrs x7, tcr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100232 stp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100233
234 mrs x8, esr_el1
235 mrs x9, afsr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100236 stp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100237
238 mrs x10, afsr1_el1
239 mrs x11, far_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100240 stp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100241
242 mrs x12, mair_el1
243 mrs x13, vbar_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100244 stp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100245
246 mrs x14, contextidr_el1
247 mrs x15, tpidr_el0
Fuad Tabba5e147a92019-08-14 15:30:30 +0100248 stp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100249
250 mrs x16, tpidrro_el0
251 mrs x17, tpidr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100252 stp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100253
254 mrs x18, amair_el1
255 mrs x19, cntkctl_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100256 stp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100257
258 mrs x20, sp_el0
259 mrs x21, sp_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100260 stp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100261
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000262 mrs x22, elr_el1
263 mrs x23, spsr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100264 stp x22, x23, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100265
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000266 mrs x24, par_el1
267 mrs x25, hcr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100268 stp x24, x25, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100269
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000270 mrs x26, cnthctl_el2
271 mrs x27, vttbr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100272 stp x26, x27, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000273
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000274 mrs x4, mdcr_el2
275 mrs x5, mdscr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100276 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100277
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000278 mrs x6, pmccfiltr_el0
279 mrs x7, pmcr_el0
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100280 stp x6, x7, [x28], #16
281
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000282 mrs x8, pmcntenset_el0
283 mrs x9, pmintenset_el1
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100284 stp x8, x9, [x28], #16
285
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100286 /* Save GIC registers. */
287#if GIC_VERSION == 3 || GIC_VERSION == 4
288 /* Offset is too large, so start from a new base. */
289 add x2, x1, #VCPU_GIC
290
291 mrs x3, ich_hcr_el2
Andrew Walbran4b976f42019-06-05 15:00:50 +0100292 mrs x4, icc_sre_el2
293 stp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100294#endif
295
Fuad Tabba5e147a92019-08-14 15:30:30 +0100296 /* Save floating point registers. */
297 /* Use x28 as the base. */
298 add x28, x1, #VCPU_FREGS
299 stp q0, q1, [x28], #32
300 stp q2, q3, [x28], #32
301 stp q4, q5, [x28], #32
302 stp q6, q7, [x28], #32
303 stp q8, q9, [x28], #32
304 stp q10, q11, [x28], #32
305 stp q12, q13, [x28], #32
306 stp q14, q15, [x28], #32
307 stp q16, q17, [x28], #32
308 stp q18, q19, [x28], #32
309 stp q20, q21, [x28], #32
310 stp q22, q23, [x28], #32
311 stp q24, q25, [x28], #32
312 stp q26, q27, [x28], #32
313 stp q28, q29, [x28], #32
314 stp q30, q31, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000315 mrs x3, fpsr
316 mrs x4, fpcr
Fuad Tabba5e147a92019-08-14 15:30:30 +0100317 stp x3, x4, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000318
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000319 /* Save new vCPU pointer in non-volatile register. */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000320 mov x19, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100321
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000322 /*
323 * Save peripheral registers, and inform the arch-independent sections
324 * that registers have been saved.
325 */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000326 mov x0, x1
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000327 bl complete_saving_state
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000328 mov x0, x19
329
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100330#if SECURE_WORLD == 1
331
332 ldr x1, [x0, #VCPU_VM]
333 ldrh w1, [x1, #VM_ID]
334
335 /* Exit to normal world if VM is HF_OTHER_WORLD_ID. */
336 cmp w1, #HF_OTHER_WORLD_ID
337 bne vcpu_restore_all_and_run
338
339 /*
340 * The current vCPU state is saved so it's now safe to switch to the
341 * normal world.
342 */
343
344other_world_loop:
345 /*
346 * Prepare arguments from other world VM vCPU.
347 * x19 holds the other world VM vCPU pointer.
348 */
349 ldp x0, x1, [x19, #VCPU_REGS + 8 * 0]
350 ldp x2, x3, [x19, #VCPU_REGS + 8 * 2]
351 ldp x4, x5, [x19, #VCPU_REGS + 8 * 4]
352 ldp x6, x7, [x19, #VCPU_REGS + 8 * 6]
353
354 smc #0
355
356 /*
357 * The call to EL3 returned, First eight GP registers contain an FF-A
358 * call from the physical FF-A instance. Save those arguments to the
359 * other world VM vCPU.
360 * x19 is restored with the other world VM vCPU pointer.
361 */
362 stp x0, x1, [x19, #VCPU_REGS + 8 * 0]
363 stp x2, x3, [x19, #VCPU_REGS + 8 * 2]
364 stp x4, x5, [x19, #VCPU_REGS + 8 * 4]
365 stp x6, x7, [x19, #VCPU_REGS + 8 * 6]
366
367 /*
368 * Stack is at top and execution can restart straight into C code.
369 * Handle the FF-A call from other world.
370 */
371 mov x0, x19
372 bl smc_handler_from_nwd
373
374 /*
375 * If the smc handler returns null this indicates no vCPU has to be
376 * resumed and GP registers contain a fresh FF-A response or call
377 * directed to the normal world. Hence loop back and emit SMC again.
378 * Otherwise restore the vCPU pointed to by the handler return value.
379 */
380 cbz x0, other_world_loop
381
382#endif
383
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000384 /* Intentional fallthrough. */
Andrew Walbran375f4532019-07-09 16:54:37 +0100385.global vcpu_restore_all_and_run
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100386vcpu_restore_all_and_run:
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000387 /* Update pointer to current vCPU. */
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100388 msr tpidr_el2, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100389
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000390 /* Restore peripheral registers. */
391 mov x19, x0
392 bl begin_restoring_state
393 mov x0, x19
394
Conrad Groblera824af62019-03-22 17:33:23 +0000395 /*
396 * Restore floating point registers.
397 *
398 * Offset is too large, so start from a new base.
399 */
400 add x2, x0, #VCPU_FREGS
401 ldp q0, q1, [x2, #32 * 0]
402 ldp q2, q3, [x2, #32 * 1]
403 ldp q4, q5, [x2, #32 * 2]
404 ldp q6, q7, [x2, #32 * 3]
405 ldp q8, q9, [x2, #32 * 4]
406 ldp q10, q11, [x2, #32 * 5]
407 ldp q12, q13, [x2, #32 * 6]
408 ldp q14, q15, [x2, #32 * 7]
409 ldp q16, q17, [x2, #32 * 8]
410 ldp q18, q19, [x2, #32 * 9]
411 ldp q20, q21, [x2, #32 * 10]
412 ldp q22, q23, [x2, #32 * 11]
413 ldp q24, q25, [x2, #32 * 12]
414 ldp q26, q27, [x2, #32 * 13]
415 ldp q28, q29, [x2, #32 * 14]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100416 /* Offset becomes too large, so move the base. */
Conrad Groblera824af62019-03-22 17:33:23 +0000417 ldp q30, q31, [x2, #32 * 15]!
418 ldp x3, x4, [x2, #32 * 1]
419 msr fpsr, x3
Conrad Groblera824af62019-03-22 17:33:23 +0000420
Conrad Grobler02ff6af2019-06-04 09:40:28 +0100421 /*
422 * Only restore FPCR if changed, to avoid expensive
423 * self-synchronising operation where possible.
424 */
425 mrs x5, fpcr
426 cmp x5, x4
427 b.eq vcpu_restore_lazy_and_run
428 msr fpcr, x4
429 /* Intentional fallthrough. */
430
431vcpu_restore_lazy_and_run:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000432 /* Restore lazy registers. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100433 /* Use x28 as the base. */
434 add x28, x0, #VCPU_LAZY
435
436 ldp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100437 msr vmpidr_el2, x24
438 msr csselr_el1, x25
439
Fuad Tabba5e147a92019-08-14 15:30:30 +0100440 ldp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100441 msr sctlr_el1, x2
442 msr actlr_el1, x3
443
Fuad Tabba5e147a92019-08-14 15:30:30 +0100444 ldp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100445 msr cpacr_el1, x4
446 msr ttbr0_el1, x5
447
Fuad Tabba5e147a92019-08-14 15:30:30 +0100448 ldp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100449 msr ttbr1_el1, x6
450 msr tcr_el1, x7
451
Fuad Tabba5e147a92019-08-14 15:30:30 +0100452 ldp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100453 msr esr_el1, x8
454 msr afsr0_el1, x9
455
Fuad Tabba5e147a92019-08-14 15:30:30 +0100456 ldp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100457 msr afsr1_el1, x10
458 msr far_el1, x11
459
Fuad Tabba5e147a92019-08-14 15:30:30 +0100460 ldp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100461 msr mair_el1, x12
462 msr vbar_el1, x13
463
Fuad Tabba5e147a92019-08-14 15:30:30 +0100464 ldp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100465 msr contextidr_el1, x14
466 msr tpidr_el0, x15
467
Fuad Tabba5e147a92019-08-14 15:30:30 +0100468 ldp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100469 msr tpidrro_el0, x16
470 msr tpidr_el1, x17
471
Fuad Tabba5e147a92019-08-14 15:30:30 +0100472 ldp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100473 msr amair_el1, x18
474 msr cntkctl_el1, x19
475
Fuad Tabba5e147a92019-08-14 15:30:30 +0100476 ldp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100477 msr sp_el0, x20
478 msr sp_el1, x21
479
Fuad Tabba5e147a92019-08-14 15:30:30 +0100480 ldp x22, x23, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000481 msr elr_el1, x22
482 msr spsr_el1, x23
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100483
Fuad Tabba5e147a92019-08-14 15:30:30 +0100484 ldp x24, x25, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000485 msr par_el1, x24
486 msr hcr_el2, x25
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100487
Fuad Tabba5e147a92019-08-14 15:30:30 +0100488 ldp x26, x27, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000489 msr cnthctl_el2, x26
490 msr vttbr_el2, x27
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000491
Jose Marinhoab1081d2019-10-18 11:39:01 +0100492#if SECURE_WORLD == 1
493 msr MSR_VSTTBR_EL2, x27
494#endif
495
Fuad Tabba5e147a92019-08-14 15:30:30 +0100496 ldp x4, x5, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000497 msr mdcr_el2, x4
498 msr mdscr_el1, x5
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100499
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100500 ldp x6, x7, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000501 msr pmccfiltr_el0, x6
502 msr pmcr_el0, x7
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100503
504 ldp x8, x9, [x28], #16
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100505 /*
506 * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values.
507 * To reset them, clear the register by writing to pmcntenclr_el0.
508 */
509 mov x27, #0xffffffff
510 msr pmcntenclr_el0, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000511 msr pmcntenset_el0, x8
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100512
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100513 /*
514 * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values.
515 * To reset them, clear the register by writing to pmintenclr_el1.
516 */
517 msr pmintenclr_el1, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000518 msr pmintenset_el1, x9
Fuad Tabbac76466d2019-09-06 10:42:12 +0100519
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100520 /* Restore GIC registers. */
521#if GIC_VERSION == 3 || GIC_VERSION == 4
522 /* Offset is too large, so start from a new base. */
523 add x2, x0, #VCPU_GIC
524
Andrew Walbran4b976f42019-06-05 15:00:50 +0100525 ldp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100526 msr ich_hcr_el2, x3
Andrew Walbran4b976f42019-06-05 15:00:50 +0100527 msr icc_sre_el2, x4
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100528#endif
529
Andrew Walbran1f32e722019-06-07 17:57:26 +0100530 /*
531 * If a different vCPU is being run on this physical CPU to the last one
532 * which was run for this VM, invalidate the TLB. This must be called
533 * after vttbr_el2 has been updated, so that we have the page table and
534 * VMID of the vCPU to which we are switching.
535 */
536 mov x19, x0
537 bl maybe_invalidate_tlb
538 mov x0, x19
539
Fuad Tabba7c299d82019-09-12 13:05:18 +0100540 /* Intentional fallthrough. */
541
542vcpu_restore_nonvolatile_and_run:
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100543 /* Restore non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000544 ldp x19, x20, [x0, #VCPU_REGS + 8 * 19]
545 ldp x21, x22, [x0, #VCPU_REGS + 8 * 21]
546 ldp x23, x24, [x0, #VCPU_REGS + 8 * 23]
547 ldp x25, x26, [x0, #VCPU_REGS + 8 * 25]
548 ldp x27, x28, [x0, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100549
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100550 /* Intentional fallthrough. */
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100551/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000552 * Restore volatile registers and run the given vCPU.
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100553 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000554 * x0 is a pointer to the target vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100555 */
556vcpu_restore_volatile_and_run:
Fuad Tabba7c299d82019-09-12 13:05:18 +0100557 ldp x4, x5, [x0, #VCPU_REGS + 8 * 4]
558 ldp x6, x7, [x0, #VCPU_REGS + 8 * 6]
559 ldp x8, x9, [x0, #VCPU_REGS + 8 * 8]
560 ldp x10, x11, [x0, #VCPU_REGS + 8 * 10]
561 ldp x12, x13, [x0, #VCPU_REGS + 8 * 12]
562 ldp x14, x15, [x0, #VCPU_REGS + 8 * 14]
563 ldp x16, x17, [x0, #VCPU_REGS + 8 * 16]
564 ldr x18, [x0, #VCPU_REGS + 8 * 18]
565 ldp x29, x30, [x0, #VCPU_REGS + 8 * 29]
566
567 /* Restore return address & mode. */
568 ldp x1, x2, [x0, #VCPU_REGS + 8 * 31]
569 msr elr_el2, x1
570 msr spsr_el2, x2
571
572 /* Restore x0..x3, which we have used as scratch before. */
573 ldp x2, x3, [x0, #VCPU_REGS + 8 * 2]
574 ldp x0, x1, [x0, #VCPU_REGS + 8 * 0]
David Brazdild623d312019-12-19 16:04:06 +0000575 eret_with_sb