blob: 885a3831ea00a530966b2ab0e9e5031008927b55 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * https://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Andrew Scullc960c032018-10-24 15:13:35 +010017#include <stdnoreturn.h>
18
Andrew Walbran1f32e722019-06-07 17:57:26 +010019#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010020#include "hf/arch/init.h"
David Brazdil851948e2019-08-09 12:02:12 +010021#include "hf/arch/mm.h"
Andrew Scullc960c032018-10-24 15:13:35 +010022
Andrew Scull18c78fc2018-08-20 12:57:41 +010023#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010024#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/cpu.h"
26#include "hf/dlog.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010027#include "hf/panic.h"
Jose Marinhoa1dfeda2019-02-27 16:46:03 +000028#include "hf/spci.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010029#include "hf/vm.h"
30
Andrew Scullf35a5c92018-08-07 18:09:46 +010031#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010032
Fuad Tabbac76466d2019-09-06 10:42:12 +010033#include "debug_el1.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010034#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010035#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010036#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010037#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000038#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010039#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010040
Fuad Tabbac76466d2019-09-06 10:42:12 +010041/**
42 * Gets the Exception Class from the ESR.
43 */
44#define GET_EC(esr) ((esr) >> 26)
45
46/**
47 * Gets the value to increment for the next PC.
48 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
49 */
50#define GET_NEXT_PC_INC(esr) (((esr) & (1u << 25)) ? 4 : 2)
51
Fuad Tabbac76466d2019-09-06 10:42:12 +010052/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010053 * The Client ID field within X7 for an SMC64 call.
54 */
55#define CLIENT_ID_MASK UINT64_C(0xffff)
56
57/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010058 * Returns a reference to the currently executing vCPU.
59 */
Andrew Scullc960c032018-10-24 15:13:35 +010060static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000061{
62 return (struct vcpu *)read_msr(tpidr_el2);
63}
64
Andrew Walbran1f8d4872018-12-20 11:21:32 +000065/**
66 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
67 * informs the arch-independent sections that registers have been saved.
68 */
69void complete_saving_state(struct vcpu *vcpu)
70{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010071 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
72 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000073
74 api_regs_state_saved(vcpu);
75
76 /*
77 * If switching away from the primary, copy the current EL0 virtual
78 * timer registers to the corresponding EL2 physical timer registers.
79 * This is used to emulate the virtual timer for the primary in case it
80 * should fire while the secondary is running.
81 */
82 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
83 /*
84 * Clear timer control register before copying compare value, to
85 * avoid a spurious timer interrupt. This could be a problem if
86 * the interrupt is configured as edge-triggered, as it would
87 * then be latched in.
88 */
89 write_msr(cnthp_ctl_el2, 0);
90 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
91 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
92 }
93}
94
95/**
96 * Restores the state of per-vCPU peripherals, such as the virtual timer.
97 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
100 /*
101 * Clear timer control register before restoring compare value, to avoid
102 * a spurious timer interrupt. This could be a problem if the interrupt
103 * is configured as edge-triggered, as it would then be latched in.
104 */
105 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100106 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
107 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108
109 /*
110 * If we are switching (back) to the primary, disable the EL2 physical
111 * timer which was being used to emulate the EL0 virtual timer, as the
112 * virtual timer is now running for the primary again.
113 */
114 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
115 write_msr(cnthp_ctl_el2, 0);
116 write_msr(cnthp_cval_el2, 0);
117 }
118}
119
Andrew Walbran1f32e722019-06-07 17:57:26 +0100120/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
122 * current VMID.
123 */
124static void invalidate_vm_tlb(void)
125{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100126 /*
127 * Ensure that the last VTTBR write has taken effect so we invalidate
128 * the right set of TLB entries.
129 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131
Andrew Walbran1f32e722019-06-07 17:57:26 +0100132 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100133
134 /*
135 * Ensure that no instructions are fetched for the VM until after the
136 * TLB invalidation has taken effect.
137 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100138 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100139
140 /*
141 * Ensure that no data reads or writes for the VM happen until after the
142 * TLB invalidation has taken effect. Non-sharable is enough because the
143 * TLB is local to the CPU.
144 */
David Brazdil851948e2019-08-09 12:02:12 +0100145 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100146}
147
148/**
149 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
150 * the same VM which was run on the current pCPU.
151 *
152 * This is necessary because VMs may (contrary to the architecture
153 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
154 * workaround:
155 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
156 */
157void maybe_invalidate_tlb(struct vcpu *vcpu)
158{
159 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb037d5b2019-06-25 17:19:41 +0100160 spci_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100161
162 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
163 new_vcpu_index) {
164 /*
165 * The vCPU has changed since the last time this VM was run on
166 * this pCPU, so we need to invalidate the TLB.
167 */
168 invalidate_vm_tlb();
169
170 /* Record the fact that this vCPU is now running on this CPU. */
171 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
172 new_vcpu_index;
173 }
174}
175
Andrew Scullc960c032018-10-24 15:13:35 +0100176noreturn void irq_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100177{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000178 (void)elr;
179 (void)spsr;
180
Andrew Sculla9c172d2019-04-03 14:10:00 +0100181 panic("IRQ from current");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182}
183
Andrew Scullc960c032018-10-24 15:13:35 +0100184noreturn void fiq_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100185{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000186 (void)elr;
187 (void)spsr;
188
Andrew Sculla9c172d2019-04-03 14:10:00 +0100189 panic("FIQ from current");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190}
191
Andrew Scullc960c032018-10-24 15:13:35 +0100192noreturn void serr_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000193{
194 (void)elr;
195 (void)spsr;
196
Andrew Sculla9c172d2019-04-03 14:10:00 +0100197 panic("SERR from current");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198}
199
Andrew Scullc960c032018-10-24 15:13:35 +0100200noreturn void sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201{
202 uintreg_t esr = read_msr(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100203 uintreg_t ec = GET_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000204
205 (void)spsr;
206
Fuad Tabbac76466d2019-09-06 10:42:12 +0100207 switch (ec) {
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100208 case 0x25: /* EC = 100101, Data abort. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100209 dlog("Data abort: pc=%#x, esr=%#x, ec=%#x", elr, esr, ec);
Andrew Walbrane52006c2019-10-22 18:01:28 +0100210 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbranac5b2612019-07-12 16:44:19 +0100211 dlog(", far=%#x", read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100212 } else {
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100213 dlog(", far=invalid");
Andrew Scull7364a8e2018-07-19 15:39:29 +0100214 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100215
216 dlog("\n");
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000217 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100218
219 default:
Andrew Walbranac5b2612019-07-12 16:44:19 +0100220 dlog("Unknown current sync exception pc=%#x, esr=%#x, "
221 "ec=%#x\n",
Fuad Tabbac76466d2019-09-06 10:42:12 +0100222 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100223 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100224 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000225
Andrew Sculla9c172d2019-04-03 14:10:00 +0100226 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100227}
228
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100229/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000230 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
231 * arch_regs.
232 */
233static void set_virtual_interrupt(struct arch_regs *r, bool enable)
234{
235 if (enable) {
236 r->lazy.hcr_el2 |= HCR_EL2_VI;
237 } else {
238 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
239 }
240}
241
242/**
243 * Sets or clears the VI bit in the HCR_EL2 register.
244 */
245static void set_virtual_interrupt_current(bool enable)
246{
247 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000248
Andrew Walbran3d84a262018-12-13 14:41:19 +0000249 if (enable) {
250 hcr_el2 |= HCR_EL2_VI;
251 } else {
252 hcr_el2 &= ~HCR_EL2_VI;
253 }
254 write_msr(hcr_el2, hcr_el2);
255}
256
Andrew Scullae9962e2019-10-03 16:51:16 +0100257/**
258 * Checks whether to block an SMC being forwarded from a VM.
259 */
260static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100261{
Andrew Scullae9962e2019-10-03 16:51:16 +0100262 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100263
Andrew Scullae9962e2019-10-03 16:51:16 +0100264 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
265 if (func == vm->smc_whitelist.smcs[i]) {
266 return false;
267 }
268 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100269
Andrew Scullae9962e2019-10-03 16:51:16 +0100270 dlog("SMC %#010x attempted from VM %d, blocked=%d\n", func, vm->id,
271 block_by_default);
272
273 /* Access is still allowed in permissive mode. */
274 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100275}
276
277/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100278 * Applies SMC access control according to manifest and forwards the call if
279 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100280 */
Andrew Scullae9962e2019-10-03 16:51:16 +0100281static void smc_forwarder(const struct vcpu *vcpu, struct smc_result *ret)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100282{
283 uint32_t func = vcpu->regs.r[0];
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100284 uint32_t client_id = vcpu->vm->id;
Andrew Scullae9962e2019-10-03 16:51:16 +0100285 uintreg_t arg7;
286
287 if (smc_is_blocked(vcpu->vm, func)) {
288 ret->res0 = SMCCC_ERROR_UNKNOWN;
289 return;
290 }
291
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100292 /*
293 * Set the Client ID but keep the existing Secure OS ID and anything
294 * else (currently unspecified) that the client may have passed in the
295 * upper bits.
296 */
Andrew Scullae9962e2019-10-03 16:51:16 +0100297 arg7 = client_id | (vcpu->regs.r[7] & ~CLIENT_ID_MASK);
298 *ret = smc_forward(func, vcpu->regs.r[1], vcpu->regs.r[2],
299 vcpu->regs.r[3], vcpu->regs.r[4], vcpu->regs.r[5],
300 vcpu->regs.r[6], arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100301
Andrew Scullae9962e2019-10-03 16:51:16 +0100302 /*
303 * Preserve the value passed by the caller, rather than the client_id we
304 * generated. Note that this would also overwrite any return value that
305 * may be in x7, but the SMCs that we are forwarding are legacy calls
306 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
307 */
308 ret->res7 = vcpu->regs.r[7];
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100309}
310
Andrew Walbran7f920af2019-09-03 17:09:30 +0100311static bool spci_handler(struct spci_value *args, struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100312{
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100313 /*
314 * NOTE: When adding new methods to this handler update
315 * api_spci_features accordingly.
316 */
Andrew Walbran7f920af2019-09-03 17:09:30 +0100317 switch (args->func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100318 case SPCI_VERSION_32:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100319 *args = api_spci_version();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100320 return true;
Andrew Walbrand230f662019-10-07 18:03:36 +0100321 case SPCI_ID_GET_32:
322 *args = api_spci_id_get(current());
323 return true;
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100324 case SPCI_FEATURES_32:
325 *args = api_spci_features(args->arg1);
326 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100327 case SPCI_YIELD_32:
Andrew Walbran16075b62019-09-03 17:11:07 +0100328 api_yield(current(), next);
329
330 /* SPCI_YIELD always returns SPCI_SUCCESS. */
331 *args = (struct spci_value){.func = SPCI_SUCCESS_32};
332
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100333 return true;
334 case SPCI_MSG_SEND_32:
Andrew Walbran70bc8622019-10-07 14:15:58 +0100335 *args = api_spci_msg_send(spci_msg_send_sender(*args),
336 spci_msg_send_receiver(*args),
337 spci_msg_send_size(*args),
338 spci_msg_send_attributes(*args),
339 current(), next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100340 return true;
Andrew Walbran0de4f162019-09-03 16:44:20 +0100341 case SPCI_MSG_WAIT_32:
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100342 *args = api_spci_msg_recv(true, current(), next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100343 return true;
344 case SPCI_MSG_POLL_32:
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100345 *args = api_spci_msg_recv(false, current(), next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100346 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100347 case SPCI_RUN_32: {
348 struct vcpu *vcpu = current();
349 *args = hf_vcpu_run_return_encode(
350 api_vcpu_run((args->arg1 >> 16) & 0xffff,
351 args->arg1 & 0xffff, vcpu, next),
352 vcpu->vm->id, vcpu_index(vcpu));
353 return true;
354 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100355 }
356
357 return false;
358}
359
360/**
361 * Set or clear VI bit according to pending interrupts.
362 */
363static void update_vi(struct vcpu *next)
364{
365 if (next == NULL) {
366 /*
367 * Not switching vCPUs, set the bit for the current vCPU
368 * directly in the register.
369 */
370 struct vcpu *vcpu = current();
371
372 sl_lock(&vcpu->lock);
373 set_virtual_interrupt_current(
374 vcpu->interrupts.enabled_and_pending_count > 0);
375 sl_unlock(&vcpu->lock);
376 } else {
377 /*
378 * About to switch vCPUs, set the bit for the vCPU to which we
379 * are switching in the saved copy of the register.
380 */
381 sl_lock(&next->lock);
382 set_virtual_interrupt(
383 &next->regs,
384 next->interrupts.enabled_and_pending_count > 0);
385 sl_unlock(&next->lock);
386 }
387}
388
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100389/**
390 * Processes SMC instruction calls.
391 */
Andrew Scullae9962e2019-10-03 16:51:16 +0100392static void smc_handler(struct vcpu *vcpu, struct smc_result *ret,
Andrew Scullce688f02019-09-30 12:54:14 +0100393 struct vcpu **next)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100394{
395 uint32_t func = vcpu->regs.r[0];
396
397 if (psci_handler(vcpu, func, vcpu->regs.r[1], vcpu->regs.r[2],
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100398 vcpu->regs.r[3], &ret->res0, next)) {
Andrew Scullae9962e2019-10-03 16:51:16 +0100399 return;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100400 }
401
402 switch (func & ~SMCCC_CONVENTION_MASK) {
403 case HF_DEBUG_LOG:
Andrew Scullae9962e2019-10-03 16:51:16 +0100404 ret->res0 = api_debug_log(vcpu->regs.r[1], vcpu);
405 return;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100406 }
407
Andrew Scullae9962e2019-10-03 16:51:16 +0100408 smc_forwarder(vcpu, ret);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100409}
410
Andrew Walbran59182d52019-09-23 17:55:39 +0100411struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100412{
Andrew Walbran7f920af2019-09-03 17:09:30 +0100413 struct spci_value args = {
414 .func = vcpu->regs.r[0],
415 .arg1 = vcpu->regs.r[1],
416 .arg2 = vcpu->regs.r[2],
417 .arg3 = vcpu->regs.r[3],
418 .arg4 = vcpu->regs.r[4],
419 .arg5 = vcpu->regs.r[5],
420 .arg6 = vcpu->regs.r[6],
421 .arg7 = vcpu->regs.r[7],
422 };
Andrew Walbran59182d52019-09-23 17:55:39 +0100423 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100424
Andrew Walbran7f920af2019-09-03 17:09:30 +0100425 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
426 &vcpu->regs.r[0], &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100427 return next;
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100428 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100429
Andrew Walbran7f920af2019-09-03 17:09:30 +0100430 if (spci_handler(&args, &next)) {
431 vcpu->regs.r[0] = args.func;
432 vcpu->regs.r[1] = args.arg1;
433 vcpu->regs.r[2] = args.arg2;
434 vcpu->regs.r[3] = args.arg3;
435 vcpu->regs.r[4] = args.arg4;
436 vcpu->regs.r[5] = args.arg5;
437 vcpu->regs.r[6] = args.arg6;
438 vcpu->regs.r[7] = args.arg7;
Andrew Walbran59182d52019-09-23 17:55:39 +0100439 update_vi(next);
440 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100441 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100442
Andrew Walbran7f920af2019-09-03 17:09:30 +0100443 switch (args.func) {
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100444 case HF_VM_GET_COUNT:
Andrew Walbran59182d52019-09-23 17:55:39 +0100445 vcpu->regs.r[0] = api_vm_get_count();
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100446 break;
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100447
448 case HF_VCPU_GET_COUNT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100449 vcpu->regs.r[0] = api_vcpu_get_count(args.arg1, vcpu);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100450 break;
451
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100452 case HF_VM_CONFIGURE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100453 vcpu->regs.r[0] = api_vm_configure(
454 ipa_init(args.arg1), ipa_init(args.arg2), vcpu, &next);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100455 break;
456
Andrew Scullaa039b32018-10-04 15:02:26 +0100457 case HF_MAILBOX_CLEAR:
Andrew Walbran59182d52019-09-23 17:55:39 +0100458 vcpu->regs.r[0] = api_mailbox_clear(vcpu, &next);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000459 break;
460
461 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100462 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000463 break;
464
465 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100466 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100467 break;
468
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000469 case HF_INTERRUPT_ENABLE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100470 vcpu->regs.r[0] =
471 api_interrupt_enable(args.arg1, args.arg2, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000472 break;
473
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000474 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100475 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000476 break;
477
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000478 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100479 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
480 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000481 break;
482
Andrew Scull6386f252018-12-06 13:29:10 +0000483 case HF_SHARE_MEMORY:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100484 vcpu->regs.r[0] = api_share_memory(
485 args.arg1 >> 32, ipa_init(args.arg2), args.arg3,
486 args.arg1 & 0xffffffff, vcpu);
Andrew Scull6386f252018-12-06 13:29:10 +0000487 break;
488
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100489 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100490 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100491 break;
492
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100493 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100494 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100495 }
496
Andrew Walbran59182d52019-09-23 17:55:39 +0100497 update_vi(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000498
Andrew Walbran59182d52019-09-23 17:55:39 +0100499 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100500}
501
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100502struct vcpu *irq_lower(void)
503{
Andrew Scull9726c252019-01-23 13:44:19 +0000504 /*
505 * Switch back to primary VM, interrupts will be handled there.
506 *
507 * If the VM has aborted, this vCPU will be aborted when the scheduler
508 * tries to run it again. This means the interrupt will not be delayed
509 * by the aborted VM.
510 *
511 * TODO: Only switch when the interrupt isn't for the current VM.
512 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000513 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100514}
515
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000516struct vcpu *fiq_lower(void)
517{
518 return irq_lower();
519}
520
521struct vcpu *serr_lower(void)
522{
523 dlog("SERR from lower\n");
Andrew Scull9726c252019-01-23 13:44:19 +0000524 return api_abort(current());
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000525}
526
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000527/**
528 * Initialises a fault info structure. It assumes that an FnV bit exists at
529 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
530 * the ESR (the fault status code) are 010000; this is the case for both
531 * instruction and data aborts, but not necessarily for other exception reasons.
532 */
533static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100534 const struct vcpu *vcpu,
535 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000536{
537 uint32_t fsc = esr & 0x3f;
538 struct vcpu_fault_info r;
539
540 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000541 r.pc = va_init(vcpu->regs.pc);
542
543 /*
544 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
545 * indicates that we cannot rely on far_el2.
546 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100547 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000548 r.vaddr = va_init(0);
549 r.ipaddr = ipa_init(read_msr(hpfar_el2) << 8);
550 } else {
551 r.vaddr = va_init(read_msr(far_el2));
552 r.ipaddr = ipa_init((read_msr(hpfar_el2) << 8) |
553 (read_msr(far_el2) & (PAGE_SIZE - 1)));
554 }
555
556 return r;
557}
558
Andrew Scull37402872018-10-24 14:23:06 +0100559struct vcpu *sync_lower_exception(uintreg_t esr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100560{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100561 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000562 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000563 struct vcpu *new_vcpu;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100564 uintreg_t ec = GET_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100565
Fuad Tabbac76466d2019-09-06 10:42:12 +0100566 switch (ec) {
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100567 case 0x01: /* EC = 000001, WFI or WFE. */
Andrew Walbran48196eb2019-03-04 14:56:24 +0000568 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100569 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100570 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100571 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000572 /* WFE */
573 /*
574 * TODO: consider giving the scheduler more context,
575 * somehow.
576 */
Andrew Walbran16075b62019-09-03 17:11:07 +0100577 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +0000578 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100579 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000580 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000581 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100582
583 case 0x24: /* EC = 100100, Data abort. */
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000584 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +0100585 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000586 if (vcpu_handle_page_fault(vcpu, &info)) {
587 return NULL;
588 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000589 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100590
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100591 case 0x20: /* EC = 100000, Instruction abort. */
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100592 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000593 if (vcpu_handle_page_fault(vcpu, &info)) {
594 return NULL;
595 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000596 break;
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100597
Andrew Walbran59182d52019-09-23 17:55:39 +0100598 case 0x16: /* EC = 010110, HVC instruction */
599 return hvc_handler(vcpu);
600
Andrew Scullc960c032018-10-24 15:13:35 +0100601 case 0x17: /* EC = 010111, SMC instruction. */ {
602 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Scullae9962e2019-10-03 16:51:16 +0100603 struct vcpu *next = NULL;
Andrew Walbran121f88b2019-10-03 14:29:03 +0100604 struct smc_result ret = {.res4 = vcpu->regs.r[4],
605 .res5 = vcpu->regs.r[5],
606 .res6 = vcpu->regs.r[6],
607 .res7 = vcpu->regs.r[7]};
Andrew Scullc960c032018-10-24 15:13:35 +0100608
Andrew Scullae9962e2019-10-03 16:51:16 +0100609 smc_handler(vcpu, &ret, &next);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100610
611 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100612 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100613 vcpu->regs.r[0] = ret.res0;
614 vcpu->regs.r[1] = ret.res1;
615 vcpu->regs.r[2] = ret.res2;
616 vcpu->regs.r[3] = ret.res3;
Andrew Walbran121f88b2019-10-03 14:29:03 +0100617 vcpu->regs.r[4] = ret.res4;
618 vcpu->regs.r[5] = ret.res5;
619 vcpu->regs.r[6] = ret.res6;
620 vcpu->regs.r[7] = ret.res7;
Andrew Walbran33645652019-04-15 12:29:31 +0100621 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100622 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100623
Fuad Tabbac76466d2019-09-06 10:42:12 +0100624 /*
625 * EC = 011000, MSR, MRS or System instruction execution that is not
626 * reported using EC 000000, 000001 or 000111.
627 */
628 case 0x18:
629 /*
630 * NOTE: This should never be reached because it goes through a
631 * separate path handled by handle_system_register_access().
632 */
633 panic("Handled by handle_system_register_access().");
634
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100635 default:
Andrew Walbranac5b2612019-07-12 16:44:19 +0100636 dlog("Unknown lower sync exception pc=%#x, esr=%#x, "
637 "ec=%#x\n",
Fuad Tabbac76466d2019-09-06 10:42:12 +0100638 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000639 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100640 }
641
Andrew Scull9726c252019-01-23 13:44:19 +0000642 /* The exception wasn't handled so abort the VM. */
643 return api_abort(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100644}
Fuad Tabbac76466d2019-09-06 10:42:12 +0100645
646/**
647 * Handles EC = 011000, msr, mrs instruction traps.
648 * Returns non-null ONLY if the access failed and the vcpu is changing.
649 */
650struct vcpu *handle_system_register_access(uintreg_t esr)
651{
652 struct vcpu *vcpu = current();
653 spci_vm_id_t vm_id = vcpu->vm->id;
654 uintreg_t ec = GET_EC(esr);
Fuad Tabbaba8c44d2019-09-23 14:38:58 +0100655 char *direction_str;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100656
657 CHECK(ec == 0x18);
658
659 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100660 * Handle accesses to debug and performance monitor registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +0100661 * Abort when encountering unhandled register accesses.
662 */
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100663 if (debug_el1_is_register_access(esr)) {
664 if (!debug_el1_process_access(vcpu, vm_id, esr)) {
665 goto fail;
666 }
667 } else if (perfmon_is_register_access(esr)) {
668 if (!perfmon_process_access(vcpu, vm_id, esr)) {
669 goto fail;
670 }
671 } else {
672 goto fail;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100673 }
674
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100675 /* Instruction was fulfilled. Skip it and run the next one. */
676 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
677 return NULL;
678
679fail:
Fuad Tabbaba8c44d2019-09-23 14:38:58 +0100680 direction_str = ISS_IS_READ(esr) ? "read" : "write";
Fuad Tabbac76466d2019-09-06 10:42:12 +0100681
Fuad Tabbaba8c44d2019-09-23 14:38:58 +0100682 dlog("Unhandled system register %s: op0=%d, op1=%d, crn=%d, "
683 "crm=%d, op2=%d, rt=%d.\n",
684 direction_str, GET_ISS_OP0(esr), GET_ISS_OP1(esr),
685 GET_ISS_CRN(esr), GET_ISS_CRM(esr), GET_ISS_OP2(esr),
686 GET_ISS_RT(esr));
687
688 /* Abort if unable to fulfill the register access. */
689 return api_abort(vcpu);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100690}