blob: b4646d30731a2b7f5ccc70ef048ba49515c4a5df [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * https://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Andrew Scullc960c032018-10-24 15:13:35 +010017#include <stdnoreturn.h>
18
Andrew Walbran1f32e722019-06-07 17:57:26 +010019#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010020#include "hf/arch/init.h"
David Brazdil851948e2019-08-09 12:02:12 +010021#include "hf/arch/mm.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000022#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010023
Andrew Scull18c78fc2018-08-20 12:57:41 +010024#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010025#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010026#include "hf/cpu.h"
27#include "hf/dlog.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010028#include "hf/panic.h"
Jose Marinhoa1dfeda2019-02-27 16:46:03 +000029#include "hf/spci.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010030#include "hf/vm.h"
31
Andrew Scullf35a5c92018-08-07 18:09:46 +010032#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010033
Fuad Tabbac76466d2019-09-06 10:42:12 +010034#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000035#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010036#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010037#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010038#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010039#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000040#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010041#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010042
Fuad Tabbac76466d2019-09-06 10:42:12 +010043/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010044 * Gets the value to increment for the next PC.
45 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
46 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000047#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010048
Fuad Tabbac76466d2019-09-06 10:42:12 +010049/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010050 * The Client ID field within X7 for an SMC64 call.
51 */
52#define CLIENT_ID_MASK UINT64_C(0xffff)
53
54/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010055 * Returns a reference to the currently executing vCPU.
56 */
Andrew Scullc960c032018-10-24 15:13:35 +010057static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000058{
59 return (struct vcpu *)read_msr(tpidr_el2);
60}
61
Andrew Walbran1f8d4872018-12-20 11:21:32 +000062/**
63 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
64 * informs the arch-independent sections that registers have been saved.
65 */
66void complete_saving_state(struct vcpu *vcpu)
67{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010068 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
69 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000070
71 api_regs_state_saved(vcpu);
72
73 /*
74 * If switching away from the primary, copy the current EL0 virtual
75 * timer registers to the corresponding EL2 physical timer registers.
76 * This is used to emulate the virtual timer for the primary in case it
77 * should fire while the secondary is running.
78 */
79 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
80 /*
81 * Clear timer control register before copying compare value, to
82 * avoid a spurious timer interrupt. This could be a problem if
83 * the interrupt is configured as edge-triggered, as it would
84 * then be latched in.
85 */
86 write_msr(cnthp_ctl_el2, 0);
87 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
88 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
89 }
90}
91
92/**
93 * Restores the state of per-vCPU peripherals, such as the virtual timer.
94 */
95void begin_restoring_state(struct vcpu *vcpu)
96{
97 /*
98 * Clear timer control register before restoring compare value, to avoid
99 * a spurious timer interrupt. This could be a problem if the interrupt
100 * is configured as edge-triggered, as it would then be latched in.
101 */
102 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100103 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
104 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000105
106 /*
107 * If we are switching (back) to the primary, disable the EL2 physical
108 * timer which was being used to emulate the EL0 virtual timer, as the
109 * virtual timer is now running for the primary again.
110 */
111 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
112 write_msr(cnthp_ctl_el2, 0);
113 write_msr(cnthp_cval_el2, 0);
114 }
115}
116
Andrew Walbran1f32e722019-06-07 17:57:26 +0100117/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100118 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
119 * current VMID.
120 */
121static void invalidate_vm_tlb(void)
122{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100123 /*
124 * Ensure that the last VTTBR write has taken effect so we invalidate
125 * the right set of TLB entries.
126 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100127 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100128
Andrew Walbran1f32e722019-06-07 17:57:26 +0100129 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100130
131 /*
132 * Ensure that no instructions are fetched for the VM until after the
133 * TLB invalidation has taken effect.
134 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100135 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100136
137 /*
138 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000139 * TLB invalidation has taken effect. Non-shareable is enough because
140 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100141 */
David Brazdil851948e2019-08-09 12:02:12 +0100142 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100143}
144
145/**
146 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
147 * the same VM which was run on the current pCPU.
148 *
149 * This is necessary because VMs may (contrary to the architecture
150 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
151 * workaround:
152 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
153 */
154void maybe_invalidate_tlb(struct vcpu *vcpu)
155{
156 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb037d5b2019-06-25 17:19:41 +0100157 spci_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100158
159 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
160 new_vcpu_index) {
161 /*
162 * The vCPU has changed since the last time this VM was run on
163 * this pCPU, so we need to invalidate the TLB.
164 */
165 invalidate_vm_tlb();
166
167 /* Record the fact that this vCPU is now running on this CPU. */
168 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
169 new_vcpu_index;
170 }
171}
172
David Brazdil768f69c2019-12-19 15:46:12 +0000173noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100174{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000175 (void)elr;
176 (void)spsr;
177
Fuad Tabbad1d67982020-01-08 11:28:29 +0000178 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100179}
180
David Brazdil768f69c2019-12-19 15:46:12 +0000181noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000183 (void)elr;
184 (void)spsr;
185
Fuad Tabbad1d67982020-01-08 11:28:29 +0000186 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000187}
188
David Brazdil768f69c2019-12-19 15:46:12 +0000189noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190{
191 (void)elr;
192 (void)spsr;
193
Fuad Tabbad1d67982020-01-08 11:28:29 +0000194 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000195}
196
David Brazdil768f69c2019-12-19 15:46:12 +0000197noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198{
199 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000200 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201
202 (void)spsr;
203
Fuad Tabbac76466d2019-09-06 10:42:12 +0100204 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000205 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100206 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000207 dlog_error(
208 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
209 "far=%#x\n",
210 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100211 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000212 dlog_error(
213 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
214 "far=invalid\n",
215 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100216 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100217
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000218 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100219
220 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000221 dlog_error(
222 "Unknown current sync exception pc=%#x, esr=%#x, "
223 "ec=%#x\n",
224 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100225 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100226 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000227
Andrew Sculla9c172d2019-04-03 14:10:00 +0100228 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100229}
230
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100231/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000232 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
233 * arch_regs.
234 */
235static void set_virtual_interrupt(struct arch_regs *r, bool enable)
236{
237 if (enable) {
238 r->lazy.hcr_el2 |= HCR_EL2_VI;
239 } else {
240 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
241 }
242}
243
244/**
245 * Sets or clears the VI bit in the HCR_EL2 register.
246 */
247static void set_virtual_interrupt_current(bool enable)
248{
249 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000250
Andrew Walbran3d84a262018-12-13 14:41:19 +0000251 if (enable) {
252 hcr_el2 |= HCR_EL2_VI;
253 } else {
254 hcr_el2 &= ~HCR_EL2_VI;
255 }
256 write_msr(hcr_el2, hcr_el2);
257}
258
Andrew Scullae9962e2019-10-03 16:51:16 +0100259/**
260 * Checks whether to block an SMC being forwarded from a VM.
261 */
262static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100263{
Andrew Scullae9962e2019-10-03 16:51:16 +0100264 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100265
Andrew Scullae9962e2019-10-03 16:51:16 +0100266 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
267 if (func == vm->smc_whitelist.smcs[i]) {
268 return false;
269 }
270 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100271
Andrew Walbran17eebf92020-02-05 16:35:49 +0000272 dlog_notice("SMC %#010x attempted from VM %d, blocked=%d\n", func,
273 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100274
275 /* Access is still allowed in permissive mode. */
276 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100277}
278
279/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100280 * Applies SMC access control according to manifest and forwards the call if
281 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100282 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000283static void smc_forwarder(const struct vm *vm, struct spci_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100284{
Andrew Scull07b6bd32019-12-12 17:19:55 +0000285 struct spci_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000286 uint32_t client_id = vm->id;
287 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100288
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000289 if (smc_is_blocked(vm, args->func)) {
290 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100291 return;
292 }
293
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100294 /*
295 * Set the Client ID but keep the existing Secure OS ID and anything
296 * else (currently unspecified) that the client may have passed in the
297 * upper bits.
298 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000299 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000300 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
301 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100302
Andrew Scullae9962e2019-10-03 16:51:16 +0100303 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000304 * Preserve the value passed by the caller, rather than the generated
305 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100306 * may be in x7, but the SMCs that we are forwarding are legacy calls
307 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
308 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000309 ret.arg7 = arg7;
310
311 plat_smc_post_forward(*args, &ret);
312
313 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100314}
315
Andrew Walbran7f920af2019-09-03 17:09:30 +0100316static bool spci_handler(struct spci_value *args, struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100317{
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000318 uint32_t func = args->func & ~SMCCC_CONVENTION_MASK;
319
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100320 /*
321 * NOTE: When adding new methods to this handler update
322 * api_spci_features accordingly.
323 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000324 switch (func) {
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100325 case SPCI_VERSION_32:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100326 *args = api_spci_version();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100327 return true;
Andrew Walbrand230f662019-10-07 18:03:36 +0100328 case SPCI_ID_GET_32:
329 *args = api_spci_id_get(current());
330 return true;
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100331 case SPCI_FEATURES_32:
332 *args = api_spci_features(args->arg1);
333 return true;
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000334 case SPCI_RX_RELEASE_32:
335 *args = api_spci_rx_release(current(), next);
336 return true;
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000337 case SPCI_RXTX_MAP_32:
338 *args = api_spci_rxtx_map(ipa_init(args->arg1),
339 ipa_init(args->arg2), args->arg3,
340 current(), next);
341 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100342 case SPCI_YIELD_32:
Andrew Walbran16075b62019-09-03 17:11:07 +0100343 api_yield(current(), next);
344
345 /* SPCI_YIELD always returns SPCI_SUCCESS. */
346 *args = (struct spci_value){.func = SPCI_SUCCESS_32};
347
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100348 return true;
349 case SPCI_MSG_SEND_32:
Andrew Walbran70bc8622019-10-07 14:15:58 +0100350 *args = api_spci_msg_send(spci_msg_send_sender(*args),
351 spci_msg_send_receiver(*args),
352 spci_msg_send_size(*args),
353 spci_msg_send_attributes(*args),
354 current(), next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100355 return true;
Andrew Walbran0de4f162019-09-03 16:44:20 +0100356 case SPCI_MSG_WAIT_32:
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100357 *args = api_spci_msg_recv(true, current(), next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100358 return true;
359 case SPCI_MSG_POLL_32:
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100360 *args = api_spci_msg_recv(false, current(), next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100361 return true;
Andrew Walbran7a1ea0b2019-10-02 18:18:44 +0100362 case SPCI_RUN_32:
Andrew Walbran4db5f3a2019-11-04 11:42:42 +0000363 *args = api_spci_run(spci_vm_id(*args), spci_vcpu_index(*args),
364 current(), next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100365 return true;
Andrew Walbrane908c4a2019-12-02 17:13:47 +0000366 case SPCI_MEM_DONATE_32:
Andrew Walbrane908c4a2019-12-02 17:13:47 +0000367 case SPCI_MEM_LEND_32:
Andrew Walbrane908c4a2019-12-02 17:13:47 +0000368 case SPCI_MEM_SHARE_32:
Andrew Walbran82d6d152019-12-24 15:02:06 +0000369 case HF_SPCI_MEM_RELINQUISH:
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000370 *args = api_spci_mem_send(func, ipa_init(args->arg1),
371 args->arg2, args->arg3, args->arg4,
372 args->arg5, current(), next);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000373 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100374 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100375
376 return false;
377}
378
379/**
380 * Set or clear VI bit according to pending interrupts.
381 */
382static void update_vi(struct vcpu *next)
383{
384 if (next == NULL) {
385 /*
386 * Not switching vCPUs, set the bit for the current vCPU
387 * directly in the register.
388 */
389 struct vcpu *vcpu = current();
390
391 sl_lock(&vcpu->lock);
392 set_virtual_interrupt_current(
393 vcpu->interrupts.enabled_and_pending_count > 0);
394 sl_unlock(&vcpu->lock);
395 } else {
396 /*
397 * About to switch vCPUs, set the bit for the vCPU to which we
398 * are switching in the saved copy of the register.
399 */
400 sl_lock(&next->lock);
401 set_virtual_interrupt(
402 &next->regs,
403 next->interrupts.enabled_and_pending_count > 0);
404 sl_unlock(&next->lock);
405 }
406}
407
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100408/**
409 * Processes SMC instruction calls.
410 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000411static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100412{
Andrew Walbran85c37662019-12-05 16:29:33 +0000413 struct spci_value args = {
414 .func = vcpu->regs.r[0],
415 .arg1 = vcpu->regs.r[1],
416 .arg2 = vcpu->regs.r[2],
417 .arg3 = vcpu->regs.r[3],
418 .arg4 = vcpu->regs.r[4],
419 .arg5 = vcpu->regs.r[5],
420 .arg6 = vcpu->regs.r[6],
421 .arg7 = vcpu->regs.r[7],
422 };
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000423 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100424
Andrew Walbran85c37662019-12-05 16:29:33 +0000425 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000426 &vcpu->regs.r[0], &next)) {
427 return next;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100428 }
429
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000430 if (spci_handler(&args, &next)) {
431 arch_regs_set_retval(&vcpu->regs, args);
432 update_vi(next);
433 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100434 }
435
Andrew Walbran85c37662019-12-05 16:29:33 +0000436 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100437 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000438 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000439 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100440 }
441
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000442 smc_forwarder(vcpu->vm, &args);
443 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000444 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100445}
446
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000447/*
448 * Exception vector offsets.
449 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
450 */
451
452/**
453 * Offset for synchronous exceptions at current EL with SPx.
454 */
455#define OFFSET_CURRENT_SPX UINT64_C(0x200)
456
457/**
458 * Offset for synchronous exceptions at lower EL using AArch64.
459 */
460#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
461
462/**
463 * Offset for synchronous exceptions at lower EL using AArch32.
464 */
465#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
466
467/**
468 * Returns the address for the exception handler at EL1.
469 */
470static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
471{
472 uintreg_t base_addr = read_msr(vbar_el1);
473 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
474 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
475
476 if (pe_mode == PSR_PE_MODE_EL0T) {
477 if (is_arch32) {
478 base_addr += OFFSET_LOWER_EL_32;
479 } else {
480 base_addr += OFFSET_LOWER_EL_64;
481 }
482 } else {
483 CHECK(!is_arch32);
484 base_addr += OFFSET_CURRENT_SPX;
485 }
486
487 return base_addr;
488}
489
490/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000491 * Injects an exception with the specified Exception Syndrom Register value into
492 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000493 * See Arm Architecture Reference Manual Armv8-A, page D13-2924.
494 *
495 * NOTE: This function assumes that the lazy registers haven't been saved, and
496 * writes to the lazy registers of the CPU directly instead of the vCPU.
497 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000498static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000499{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000500 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000501
502 /* Update the CPU state to inject the exception. */
503 write_msr(esr_el1, esr_el1_value);
504 write_msr(elr_el1, vcpu->regs.pc);
505 write_msr(spsr_el1, vcpu->regs.spsr);
506
507 /*
508 * Mask (disable) interrupts and run in EL1h mode.
509 * EL1h mode is used because by default, taking an exception selects the
510 * stack pointer for the target Exception level. The software can change
511 * that later in the handler if needed.
512 * See Arm Architecture Reference Manual Armv8-A, page D13-2924
513 */
514 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
515
516 /* Transfer control to the exception hander. */
517 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000518}
519
520/**
521 * Injects a Data Abort exception (same exception level).
522 */
523static void inject_el1_data_abort_exception(struct vcpu *vcpu,
524 uintreg_t esr_el2)
525{
526 /*
527 * ISS encoding remains the same, but the EC is changed to reflect
528 * where the exception came from.
529 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
530 */
531 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
532 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
533
Andrew Walbran17eebf92020-02-05 16:35:49 +0000534 dlog_notice("Injecting Data Abort exception into VM%d.\n",
535 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000536
537 inject_el1_exception(vcpu, esr_el1_value);
538}
539
540/**
541 * Injects a Data Abort exception (same exception level).
542 */
543static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
544 uintreg_t esr_el2)
545{
546 /*
547 * ISS encoding remains the same, but the EC is changed to reflect
548 * where the exception came from.
549 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
550 */
551 uintreg_t esr_el1_value =
552 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
553 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
554
Andrew Walbran17eebf92020-02-05 16:35:49 +0000555 dlog_notice("Injecting Instruction Abort exception into VM%d.\n",
556 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000557
558 inject_el1_exception(vcpu, esr_el1_value);
559}
560
561/**
562 * Injects an exception with an unknown reason into the EL1.
563 */
564static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
565{
566 uintreg_t esr_el1_value =
567 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
568 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000569
570 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000571 dlog_notice(
572 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
573 "crm=%d, op2=%d, rt=%d.\n",
574 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
575 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
576 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000577
Andrew Walbran17eebf92020-02-05 16:35:49 +0000578 dlog_notice("Injecting Unknown Reason exception into VM%d.\n",
579 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000580
Fuad Tabbab86325a2020-01-10 13:38:15 +0000581 inject_el1_exception(vcpu, esr_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000582}
583
Andrew Walbran59182d52019-09-23 17:55:39 +0100584struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100585{
Andrew Walbran7f920af2019-09-03 17:09:30 +0100586 struct spci_value args = {
587 .func = vcpu->regs.r[0],
588 .arg1 = vcpu->regs.r[1],
589 .arg2 = vcpu->regs.r[2],
590 .arg3 = vcpu->regs.r[3],
591 .arg4 = vcpu->regs.r[4],
592 .arg5 = vcpu->regs.r[5],
593 .arg6 = vcpu->regs.r[6],
594 .arg7 = vcpu->regs.r[7],
595 };
Andrew Walbran59182d52019-09-23 17:55:39 +0100596 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100597
Andrew Walbran7f920af2019-09-03 17:09:30 +0100598 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
599 &vcpu->regs.r[0], &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100600 return next;
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100601 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100602
Andrew Walbran7f920af2019-09-03 17:09:30 +0100603 if (spci_handler(&args, &next)) {
Andrew Walbran6f56d7b2019-12-05 16:27:34 +0000604 arch_regs_set_retval(&vcpu->regs, args);
Andrew Walbran59182d52019-09-23 17:55:39 +0100605 update_vi(next);
606 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100607 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100608
Andrew Walbran7f920af2019-09-03 17:09:30 +0100609 switch (args.func) {
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100610 case HF_VM_GET_COUNT:
Andrew Walbran59182d52019-09-23 17:55:39 +0100611 vcpu->regs.r[0] = api_vm_get_count();
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100612 break;
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100613
614 case HF_VCPU_GET_COUNT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100615 vcpu->regs.r[0] = api_vcpu_get_count(args.arg1, vcpu);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100616 break;
617
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000618 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100619 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000620 break;
621
622 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100623 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100624 break;
625
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000626 case HF_INTERRUPT_ENABLE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100627 vcpu->regs.r[0] =
628 api_interrupt_enable(args.arg1, args.arg2, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000629 break;
630
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000631 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100632 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000633 break;
634
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000635 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100636 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
637 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000638 break;
639
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100640 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100641 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100642 break;
643
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100644 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100645 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100646 }
647
Andrew Walbran59182d52019-09-23 17:55:39 +0100648 update_vi(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000649
Andrew Walbran59182d52019-09-23 17:55:39 +0100650 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100651}
652
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100653struct vcpu *irq_lower(void)
654{
Andrew Scull9726c252019-01-23 13:44:19 +0000655 /*
656 * Switch back to primary VM, interrupts will be handled there.
657 *
658 * If the VM has aborted, this vCPU will be aborted when the scheduler
659 * tries to run it again. This means the interrupt will not be delayed
660 * by the aborted VM.
661 *
662 * TODO: Only switch when the interrupt isn't for the current VM.
663 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000664 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100665}
666
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000667struct vcpu *fiq_lower(void)
668{
669 return irq_lower();
670}
671
Fuad Tabbad1d67982020-01-08 11:28:29 +0000672noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000673{
Fuad Tabbad1d67982020-01-08 11:28:29 +0000674 /*
675 * SError exceptions should be isolated and handled by the responsible
676 * VM/exception level. Getting here indicates a bug, that isolation is
677 * not working, or a processor that does not support ARMv8.2-IESB, in
678 * which case Hafnium routes SError exceptions to EL2 (here).
679 */
680 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000681}
682
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000683/**
684 * Initialises a fault info structure. It assumes that an FnV bit exists at
685 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
686 * the ESR (the fault status code) are 010000; this is the case for both
687 * instruction and data aborts, but not necessarily for other exception reasons.
688 */
689static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100690 const struct vcpu *vcpu,
691 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000692{
693 uint32_t fsc = esr & 0x3f;
694 struct vcpu_fault_info r;
695
696 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000697 r.pc = va_init(vcpu->regs.pc);
698
699 /*
700 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
701 * indicates that we cannot rely on far_el2.
702 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100703 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000704 r.vaddr = va_init(0);
705 r.ipaddr = ipa_init(read_msr(hpfar_el2) << 8);
706 } else {
707 r.vaddr = va_init(read_msr(far_el2));
708 r.ipaddr = ipa_init((read_msr(hpfar_el2) << 8) |
709 (read_msr(far_el2) & (PAGE_SIZE - 1)));
710 }
711
712 return r;
713}
714
Andrew Scull37402872018-10-24 14:23:06 +0100715struct vcpu *sync_lower_exception(uintreg_t esr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100716{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100717 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000718 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000719 struct vcpu *new_vcpu;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000720 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100721
Fuad Tabbac76466d2019-09-06 10:42:12 +0100722 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000723 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +0000724 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100725 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100726 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100727 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000728 /* WFE */
729 /*
730 * TODO: consider giving the scheduler more context,
731 * somehow.
732 */
Andrew Walbran16075b62019-09-03 17:11:07 +0100733 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +0000734 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100735 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000736 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000737 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100738
Fuad Tabbab86325a2020-01-10 13:38:15 +0000739 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000740 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +0100741 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000742 if (vcpu_handle_page_fault(vcpu, &info)) {
743 return NULL;
744 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000745 /* Inform the EL1 of the data abort. */
746 inject_el1_data_abort_exception(vcpu, esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100747
Fuad Tabbab86325a2020-01-10 13:38:15 +0000748 /* Schedule the same VM to continue running. */
749 return NULL;
750
751 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100752 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000753 if (vcpu_handle_page_fault(vcpu, &info)) {
754 return NULL;
755 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000756 /* Inform the EL1 of the instruction abort. */
757 inject_el1_instruction_abort_exception(vcpu, esr);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100758
Fuad Tabbab86325a2020-01-10 13:38:15 +0000759 /* Schedule the same VM to continue running. */
760 return NULL;
761
762 case EC_HVC:
Andrew Walbran59182d52019-09-23 17:55:39 +0100763 return hvc_handler(vcpu);
764
Fuad Tabbab86325a2020-01-10 13:38:15 +0000765 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +0100766 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000767 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100768
769 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100770 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000771
Andrew Walbran33645652019-04-15 12:29:31 +0100772 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100773 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100774
Fuad Tabbab86325a2020-01-10 13:38:15 +0000775 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +0100776 /*
777 * NOTE: This should never be reached because it goes through a
778 * separate path handled by handle_system_register_access().
779 */
780 panic("Handled by handle_system_register_access().");
781
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100782 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000783 dlog_notice(
784 "Unknown lower sync exception pc=%#x, esr=%#x, "
785 "ec=%#x\n",
786 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000787 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100788 }
789
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000790 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000791 * The exception wasn't handled. Inject to the VM to give it chance to
792 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000793 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000794 inject_el1_unknown_exception(vcpu, esr);
795
796 /* Schedule the same VM to continue running. */
797 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000798}
799
Fuad Tabbac76466d2019-09-06 10:42:12 +0100800/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000801 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +0000802 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +0100803 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000804void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +0100805{
806 struct vcpu *vcpu = current();
807 spci_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000808 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100809
Fuad Tabbab86325a2020-01-10 13:38:15 +0000810 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100811 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100812 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000813 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +0100814 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000815 if (debug_el1_is_register_access(esr_el2)) {
816 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000817 inject_el1_unknown_exception(vcpu, esr_el2);
818 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100819 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000820 } else if (perfmon_is_register_access(esr_el2)) {
821 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000822 inject_el1_unknown_exception(vcpu, esr_el2);
823 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100824 }
Fuad Tabba77a4b012019-11-15 12:13:08 +0000825 } else if (feature_id_is_register_access(esr_el2)) {
826 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000827 inject_el1_unknown_exception(vcpu, esr_el2);
828 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +0000829 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100830 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000831 inject_el1_unknown_exception(vcpu, esr_el2);
832 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100833 }
834
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100835 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000836 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100837}