Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 3 | * |
Andrew Walbran | e959ec1 | 2020-06-17 15:01:09 +0100 | [diff] [blame] | 4 | * Use of this source code is governed by a BSD-style |
| 5 | * license that can be found in the LICENSE file or at |
| 6 | * https://opensource.org/licenses/BSD-3-Clause. |
Wedson Almeida Filho | 22c973a | 2018-10-27 16:25:42 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
David Brazdil | 863b150 | 2019-10-24 13:55:50 +0100 | [diff] [blame] | 9 | #include "hf/arch/offsets.h" |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 10 | |
| 11 | #include "hf/arch/vmid_base.h" |
| 12 | |
Jose Marinho | ab1081d | 2019-10-18 11:39:01 +0100 | [diff] [blame] | 13 | #include "msr.h" |
Andrew Walbran | c55365d | 2018-12-06 15:45:11 +0000 | [diff] [blame] | 14 | #include "exception_macros.S" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 15 | |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 16 | |
| 17 | /** |
| 18 | * PE feature information about SVE implementation in AArch64 state. |
| 19 | */ |
| 20 | #define ID_AA64PFR0_SVE_SHIFT (32) |
| 21 | #define ID_AA64PFR0_SVE_LENGTH (4) |
| 22 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 23 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 24 | * Saves the volatile registers into the register buffer of the current vCPU. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 25 | */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 26 | .macro save_volatile_to_vcpu |
Wedson Almeida Filho | 5bc0b4c | 2018-07-30 15:31:44 +0100 | [diff] [blame] | 27 | /* |
| 28 | * Save x18 since we're about to clobber it. We subtract 16 instead of |
| 29 | * 8 from the stack pointer to keep it 16-byte aligned. |
| 30 | */ |
| 31 | str x18, [sp, #-16]! |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 32 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 33 | /* Get the current vCPU. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 34 | mrs x18, tpidr_el2 |
| 35 | stp x0, x1, [x18, #VCPU_REGS + 8 * 0] |
| 36 | stp x2, x3, [x18, #VCPU_REGS + 8 * 2] |
| 37 | stp x4, x5, [x18, #VCPU_REGS + 8 * 4] |
| 38 | stp x6, x7, [x18, #VCPU_REGS + 8 * 6] |
| 39 | stp x8, x9, [x18, #VCPU_REGS + 8 * 8] |
| 40 | stp x10, x11, [x18, #VCPU_REGS + 8 * 10] |
| 41 | stp x12, x13, [x18, #VCPU_REGS + 8 * 12] |
| 42 | stp x14, x15, [x18, #VCPU_REGS + 8 * 14] |
| 43 | stp x16, x17, [x18, #VCPU_REGS + 8 * 16] |
| 44 | stp x29, x30, [x18, #VCPU_REGS + 8 * 29] |
| 45 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 46 | /* x18 was saved on the stack, so we move it to vCPU regs buffer. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 47 | ldr x0, [sp], #16 |
| 48 | str x0, [x18, #VCPU_REGS + 8 * 18] |
| 49 | |
| 50 | /* Save return address & mode. */ |
| 51 | mrs x1, elr_el2 |
| 52 | mrs x2, spsr_el2 |
| 53 | stp x1, x2, [x18, #VCPU_REGS + 8 * 31] |
Raghu Krishnamurthy | 7e925bd | 2020-12-26 10:14:40 -0800 | [diff] [blame] | 54 | mrs x1, hcr_el2 |
| 55 | str x1, [x18, #VCPU_REGS + 8 * 33] |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 56 | .endm |
| 57 | |
| 58 | /** |
| 59 | * This is a generic handler for exceptions taken at a lower EL. It saves the |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 60 | * volatile registers to the current vCPU and calls the C handler, which can |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 61 | * select one of two paths: (a) restore volatile registers and return, or |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 62 | * (b) switch to a different vCPU. In the latter case, the handler needs to save |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 63 | * all non-volatile registers (they haven't been saved yet), then restore all |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 64 | * registers from the new vCPU. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 65 | */ |
| 66 | .macro lower_exception handler:req |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 67 | save_volatile_to_vcpu |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 68 | |
Raghu Krishnamurthy | 905e816 | 2020-12-26 10:20:03 -0800 | [diff] [blame] | 69 | #if ENABLE_VHE |
| 70 | bl enable_vhe_tge |
| 71 | #endif |
| 72 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 73 | #if BRANCH_PROTECTION |
| 74 | /* NOTE: x18 still holds pointer to current vCPU. */ |
| 75 | bl pauth_save_vcpu_and_restore_hyp_key |
| 76 | #endif |
| 77 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 78 | /* Call C handler. */ |
| 79 | bl \handler |
| 80 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 81 | /* Switch vCPU if requested by handler. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 82 | cbnz x0, vcpu_switch |
| 83 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 84 | /* vCPU is not changing. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 85 | mrs x0, tpidr_el2 |
| 86 | b vcpu_restore_volatile_and_run |
| 87 | .endm |
| 88 | |
| 89 | /** |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 90 | * This is the handler for a sync exception taken at a lower EL. |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 91 | */ |
| 92 | .macro lower_sync_exception |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 93 | save_volatile_to_vcpu |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 94 | |
Raghu Krishnamurthy | 905e816 | 2020-12-26 10:20:03 -0800 | [diff] [blame] | 95 | #if ENABLE_VHE |
| 96 | bl enable_vhe_tge |
| 97 | #endif |
| 98 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 99 | #if BRANCH_PROTECTION |
| 100 | /* NOTE: x18 still holds pointer to current vCPU. */ |
| 101 | bl pauth_save_vcpu_and_restore_hyp_key |
| 102 | #endif |
| 103 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 104 | /* Extract the exception class (EC) from exception syndrome register. */ |
| 105 | mrs x18, esr_el2 |
| 106 | lsr x18, x18, #26 |
| 107 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 108 | /* Take the system register path for EC 0x18. */ |
| 109 | sub x18, x18, #0x18 |
| 110 | cbz x18, system_register_access |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 111 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 112 | /* Call C handler passing the syndrome and fault address registers. */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 113 | mrs x0, esr_el2 |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 114 | mrs x1, far_el2 |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 115 | bl sync_lower_exception |
Andrew Walbran | 3a71c98 | 2019-09-12 18:22:11 +0100 | [diff] [blame] | 116 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 117 | /* Switch vCPU if requested by handler. */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 118 | cbnz x0, vcpu_switch |
Andrew Walbran | fed412e | 2019-09-02 18:23:16 +0100 | [diff] [blame] | 119 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 120 | /* vCPU is not changing. */ |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 121 | mrs x0, tpidr_el2 |
| 122 | b vcpu_restore_volatile_and_run |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 123 | .endm |
| 124 | |
| 125 | /** |
| 126 | * The following is the exception table. A pointer to it will be stored in |
| 127 | * register vbar_el2. |
| 128 | */ |
| 129 | .section .text.vector_table_el2, "ax" |
| 130 | .global vector_table_el2 |
| 131 | .balign 0x800 |
| 132 | vector_table_el2: |
| 133 | sync_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 134 | noreturn_current_exception_sp0 el2 sync_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 135 | |
| 136 | .balign 0x80 |
| 137 | irq_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 138 | noreturn_current_exception_sp0 el2 irq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 139 | |
| 140 | .balign 0x80 |
| 141 | fiq_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 142 | noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 143 | |
| 144 | .balign 0x80 |
| 145 | serr_cur_sp0: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 146 | noreturn_current_exception_sp0 el2 serr_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 147 | |
| 148 | .balign 0x80 |
| 149 | sync_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 150 | noreturn_current_exception_spx el2 sync_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 151 | |
| 152 | .balign 0x80 |
| 153 | irq_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 154 | noreturn_current_exception_spx el2 irq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 155 | |
| 156 | .balign 0x80 |
| 157 | fiq_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 158 | noreturn_current_exception_spx el2 fiq_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 159 | |
| 160 | .balign 0x80 |
| 161 | serr_cur_spx: |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 162 | noreturn_current_exception_spx el2 serr_current_exception_noreturn |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 163 | |
| 164 | .balign 0x80 |
| 165 | sync_lower_64: |
| 166 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 167 | |
| 168 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 169 | irq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 170 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 171 | |
| 172 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 173 | fiq_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 174 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 175 | |
| 176 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 177 | serr_lower_64: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 178 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 179 | |
| 180 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 181 | sync_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 182 | lower_sync_exception |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 183 | |
| 184 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 185 | irq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 186 | lower_exception irq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 187 | |
| 188 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 189 | fiq_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 190 | lower_exception fiq_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 191 | |
| 192 | .balign 0x80 |
Andrew Walbran | 83f6132 | 2018-11-12 13:29:30 +0000 | [diff] [blame] | 193 | serr_lower_32: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 194 | lower_exception serr_lower |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 195 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 196 | .balign 0x40 |
Wedson Almeida Filho | 5997832 | 2018-10-24 15:13:33 +0100 | [diff] [blame] | 197 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 198 | /** |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 199 | * pauth_save_vcpu_and_restore_hyp_key |
| 200 | * |
| 201 | * NOTE: expect x18 holds pointer to current vCPU. |
| 202 | */ |
| 203 | #if BRANCH_PROTECTION |
| 204 | pauth_save_vcpu_and_restore_hyp_key: |
| 205 | /* |
| 206 | * Save APIA key for the vCPU as Hypervisor replaces it with its |
| 207 | * own key. Other vCPU PAuth keys are taken care in vcpu_switch. |
| 208 | */ |
| 209 | mrs x0, APIAKEYLO_EL1 |
| 210 | mrs x1, APIAKEYHI_EL1 |
| 211 | add x18, x18, #VCPU_PAC |
| 212 | stp x0, x1, [x18] |
| 213 | |
| 214 | /* Restore Hypervisor APIA key. */ |
| 215 | pauth_restore_hypervisor_key x0 x1 |
| 216 | ret |
| 217 | #endif |
| 218 | |
| 219 | /** |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 220 | * Handle accesses to system registers (EC=0x18) and return to original caller. |
| 221 | */ |
| 222 | system_register_access: |
| 223 | /* |
| 224 | * Non-volatile registers are (conservatively) saved because the handler |
| 225 | * can clobber non-volatile registers that are used by the msr/mrs, |
| 226 | * which results in the wrong value being read or written. |
| 227 | */ |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 228 | /* Get the current vCPU. */ |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 229 | mrs x18, tpidr_el2 |
| 230 | stp x19, x20, [x18, #VCPU_REGS + 8 * 19] |
| 231 | stp x21, x22, [x18, #VCPU_REGS + 8 * 21] |
| 232 | stp x23, x24, [x18, #VCPU_REGS + 8 * 23] |
| 233 | stp x25, x26, [x18, #VCPU_REGS + 8 * 25] |
| 234 | stp x27, x28, [x18, #VCPU_REGS + 8 * 27] |
| 235 | |
| 236 | /* Read syndrome register and call C handler. */ |
| 237 | mrs x0, esr_el2 |
| 238 | bl handle_system_register_access |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 239 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 240 | /* Continue running the same vCPU. */ |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 241 | mrs x0, tpidr_el2 |
| 242 | b vcpu_restore_nonvolatile_and_run |
| 243 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 244 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 245 | * Switch to a new vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 246 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 247 | * All volatile registers from the old vCPU have already been saved. We need |
| 248 | * to save only non-volatile ones from the old vCPU, and restore all from the |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 249 | * new one. |
| 250 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 251 | * x0 is a pointer to the new vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 252 | */ |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 253 | vcpu_switch: |
| 254 | /* Save non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 255 | mrs x1, tpidr_el2 |
| 256 | stp x19, x20, [x1, #VCPU_REGS + 8 * 19] |
| 257 | stp x21, x22, [x1, #VCPU_REGS + 8 * 21] |
| 258 | stp x23, x24, [x1, #VCPU_REGS + 8 * 23] |
| 259 | stp x25, x26, [x1, #VCPU_REGS + 8 * 25] |
| 260 | stp x27, x28, [x1, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 261 | |
| 262 | /* Save lazy state. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 263 | /* Use x28 as the base */ |
| 264 | add x28, x1, #VCPU_LAZY |
| 265 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 266 | #if ENABLE_VHE |
| 267 | /* Check if VHE support is enabled, equivalent to has_vhe_support(). */ |
| 268 | mrs x19, id_aa64mmfr1_el1 |
| 269 | tst x19, #0xf00 |
| 270 | b.ne vhe_save |
| 271 | #endif |
| 272 | |
| 273 | mrs x24, sctlr_el1 |
| 274 | mrs x25, cpacr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 275 | stp x24, x25, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 276 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 277 | mrs x2, ttbr0_el1 |
| 278 | mrs x3, ttbr1_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 279 | stp x2, x3, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 280 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 281 | mrs x4, tcr_el1 |
| 282 | mrs x5, esr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 283 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 284 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 285 | mrs x6, afsr0_el1 |
| 286 | mrs x7, afsr1_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 287 | stp x6, x7, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 288 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 289 | mrs x8, far_el1 |
| 290 | mrs x9, mair_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 291 | stp x8, x9, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 292 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 293 | mrs x10, vbar_el1 |
| 294 | mrs x11, contextidr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 295 | stp x10, x11, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 296 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 297 | mrs x12, amair_el1 |
| 298 | mrs x13, cntkctl_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 299 | stp x12, x13, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 300 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 301 | mrs x14, elr_el1 |
| 302 | mrs x15, spsr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 303 | stp x14, x15, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 304 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 305 | #if ENABLE_VHE |
| 306 | b skip_vhe_save |
| 307 | |
| 308 | vhe_save: |
| 309 | mrs x24, MSR_SCTLR_EL12 |
| 310 | mrs x25, MSR_CPACR_EL12 |
| 311 | stp x24, x25, [x28], #16 |
| 312 | |
| 313 | mrs x2, MSR_TTBR0_EL12 |
| 314 | mrs x3, MSR_TTBR1_EL12 |
| 315 | stp x2, x3, [x28], #16 |
| 316 | |
| 317 | mrs x4, MSR_TCR_EL12 |
| 318 | mrs x5, MSR_ESR_EL12 |
| 319 | stp x4, x5, [x28], #16 |
| 320 | |
| 321 | mrs x6, MSR_AFSR0_EL12 |
| 322 | mrs x7, MSR_AFSR1_EL12 |
| 323 | stp x6, x7, [x28], #16 |
| 324 | |
| 325 | mrs x8, MSR_FAR_EL12 |
| 326 | mrs x9, MSR_MAIR_EL12 |
| 327 | stp x8, x9, [x28], #16 |
| 328 | |
| 329 | mrs x10, MSR_VBAR_EL12 |
| 330 | mrs x11, MSR_CONTEXTIDR_EL12 |
| 331 | stp x10, x11, [x28], #16 |
| 332 | |
| 333 | mrs x12, MSR_AMAIR_EL12 |
| 334 | mrs x13, MSR_CNTKCTL_EL12 |
| 335 | stp x12, x13, [x28], #16 |
| 336 | |
| 337 | mrs x14, MSR_ELR_EL12 |
| 338 | mrs x15, MSR_SPSR_EL12 |
| 339 | stp x14, x15, [x28], #16 |
| 340 | |
| 341 | skip_vhe_save: |
| 342 | #endif |
| 343 | mrs x16, vmpidr_el2 |
| 344 | mrs x17, csselr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 345 | stp x16, x17, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 346 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 347 | mrs x18, actlr_el1 |
| 348 | mrs x19, tpidr_el0 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 349 | stp x18, x19, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 350 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 351 | mrs x20, tpidrro_el0 |
| 352 | mrs x21, tpidr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 353 | stp x20, x21, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 354 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 355 | mrs x22, sp_el0 |
| 356 | mrs x23, sp_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 357 | stp x22, x23, [x28], #16 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 358 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 359 | mrs x26, cnthctl_el2 |
| 360 | mrs x27, vttbr_el2 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 361 | stp x26, x27, [x28], #16 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 362 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 363 | mrs x4, mdcr_el2 |
| 364 | mrs x5, mdscr_el1 |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 365 | stp x4, x5, [x28], #16 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 366 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 367 | mrs x6, pmccfiltr_el0 |
| 368 | mrs x7, pmcr_el0 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 369 | stp x6, x7, [x28], #16 |
| 370 | |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 371 | mrs x8, pmcntenset_el0 |
| 372 | mrs x9, pmintenset_el1 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 373 | stp x8, x9, [x28], #16 |
| 374 | |
Raghu Krishnamurthy | 7e925bd | 2020-12-26 10:14:40 -0800 | [diff] [blame] | 375 | mrs x8, par_el1 |
| 376 | str x8, [x28], #8 |
| 377 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 378 | #if BRANCH_PROTECTION |
| 379 | add x2, x1, #(VCPU_PAC + 16) |
| 380 | mrs x10, APIBKEYLO_EL1 |
| 381 | mrs x11, APIBKEYHI_EL1 |
| 382 | stp x10, x11, [x2], #16 |
| 383 | mrs x12, APDAKEYLO_EL1 |
| 384 | mrs x13, APDAKEYHI_EL1 |
| 385 | stp x12, x13, [x2], #16 |
| 386 | mrs x14, APDBKEYLO_EL1 |
| 387 | mrs x15, APDBKEYHI_EL1 |
| 388 | stp x14, x15, [x2], #16 |
| 389 | mrs x16, APGAKEYLO_EL1 |
| 390 | mrs x17, APGAKEYHI_EL1 |
| 391 | stp x16, x17, [x2], #16 |
| 392 | #endif |
| 393 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 394 | /* Save GIC registers. */ |
| 395 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 396 | /* Offset is too large, so start from a new base. */ |
| 397 | add x2, x1, #VCPU_GIC |
| 398 | |
| 399 | mrs x3, ich_hcr_el2 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 400 | mrs x4, icc_sre_el2 |
| 401 | stp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 402 | #endif |
| 403 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 404 | /* Save floating point registers. */ |
| 405 | /* Use x28 as the base. */ |
| 406 | add x28, x1, #VCPU_FREGS |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 407 | simd_op_vectors stp, x28 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 408 | mrs x3, fpsr |
| 409 | mrs x4, fpcr |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 410 | stp x3, x4, [x28] |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 411 | |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 412 | /* Save new vCPU pointer in non-volatile register. */ |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 413 | mov x19, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 414 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 415 | /* |
| 416 | * Save peripheral registers, and inform the arch-independent sections |
| 417 | * that registers have been saved. |
| 418 | */ |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 419 | mov x0, x1 |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 420 | bl complete_saving_state |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 421 | mov x0, x19 |
| 422 | |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 423 | #if SECURE_WORLD == 1 |
| 424 | |
| 425 | ldr x1, [x0, #VCPU_VM] |
| 426 | ldrh w1, [x1, #VM_ID] |
| 427 | |
| 428 | /* Exit to normal world if VM is HF_OTHER_WORLD_ID. */ |
| 429 | cmp w1, #HF_OTHER_WORLD_ID |
| 430 | bne vcpu_restore_all_and_run |
| 431 | |
| 432 | /* |
| 433 | * The current vCPU state is saved so it's now safe to switch to the |
| 434 | * normal world. |
| 435 | */ |
| 436 | |
| 437 | other_world_loop: |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 438 | /* Check if SVE is implemented. */ |
| 439 | mrs x0, id_aa64pfr0_el1 |
| 440 | ubfx x0, x0, ID_AA64PFR0_SVE_SHIFT, ID_AA64PFR0_SVE_LENGTH |
| 441 | cbnz x0, sve_context_restore |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 442 | |
| 443 | /* Restore the other world SIMD context to the other world VM vCPU. */ |
| 444 | add x18, x19, #VCPU_FREGS |
| 445 | simd_op_vectors ldp, x18 |
| 446 | ldp x0, x1, [x18] |
| 447 | msr fpsr, x0 |
| 448 | msr fpcr, x1 |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 449 | b sve_skip_context_restore |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 450 | |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 451 | /* Restore the other world SVE context from internal buffer. */ |
| 452 | sve_context_restore: |
Olivier Deprez | 55a189e | 2021-06-09 15:45:27 +0200 | [diff] [blame] | 453 | adrp x18, sve_context |
| 454 | add x18, x18, :lo12: sve_context |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 455 | ldr x0, [x19, #VCPU_CPU] |
| 456 | bl cpu_index |
| 457 | mov x20, #SVE_CTX_SIZE |
| 458 | madd x18, x0, x20, x18 |
| 459 | |
| 460 | /* Restore vector registers. */ |
| 461 | sve_op_vectors ldr, x18 |
| 462 | /* Restore FFR register before predicates. */ |
| 463 | add x20, x18, #SVE_CTX_FFR |
| 464 | ldr p0, [x20] |
| 465 | wrffr p0.b |
| 466 | /* Restore predicate registers. */ |
| 467 | add x20, x18, #SVE_CTX_PREDICATES |
| 468 | sve_predicate_op ldr, x20 |
| 469 | |
| 470 | /* |
| 471 | * Prepare arguments from other world VM vCPU. |
| 472 | * x19 holds the other world VM vCPU pointer. |
| 473 | */ |
| 474 | sve_skip_context_restore: |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 475 | ldp x0, x1, [x19, #VCPU_REGS + 8 * 0] |
| 476 | ldp x2, x3, [x19, #VCPU_REGS + 8 * 2] |
| 477 | ldp x4, x5, [x19, #VCPU_REGS + 8 * 4] |
| 478 | ldp x6, x7, [x19, #VCPU_REGS + 8 * 6] |
| 479 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 480 | #if BRANCH_PROTECTION |
| 481 | /* |
| 482 | * EL3 saves pointer authentication keys when entering by SMC. |
| 483 | * Although prefer clearing the keys to be on the safe side. |
| 484 | */ |
| 485 | msr APIAKEYLO_EL1, xzr |
| 486 | msr APIAKEYHI_EL1, xzr |
| 487 | msr APIBKEYLO_EL1, xzr |
| 488 | msr APIBKEYHI_EL1, xzr |
| 489 | msr APDAKEYLO_EL1, xzr |
| 490 | msr APDAKEYHI_EL1, xzr |
| 491 | msr APDBKEYLO_EL1, xzr |
| 492 | msr APDBKEYHI_EL1, xzr |
| 493 | msr APGAKEYLO_EL1, xzr |
| 494 | msr APGAKEYHI_EL1, xzr |
| 495 | #endif |
| 496 | |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 497 | smc #0 |
| 498 | |
| 499 | /* |
| 500 | * The call to EL3 returned, First eight GP registers contain an FF-A |
| 501 | * call from the physical FF-A instance. Save those arguments to the |
| 502 | * other world VM vCPU. |
| 503 | * x19 is restored with the other world VM vCPU pointer. |
| 504 | */ |
| 505 | stp x0, x1, [x19, #VCPU_REGS + 8 * 0] |
| 506 | stp x2, x3, [x19, #VCPU_REGS + 8 * 2] |
| 507 | stp x4, x5, [x19, #VCPU_REGS + 8 * 4] |
| 508 | stp x6, x7, [x19, #VCPU_REGS + 8 * 6] |
| 509 | |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 510 | /* Check if SVE is implemented. */ |
| 511 | mrs x0, id_aa64pfr0_el1 |
| 512 | ubfx x0, x0, ID_AA64PFR0_SVE_SHIFT, ID_AA64PFR0_SVE_LENGTH |
| 513 | cbnz x0, sve_context_save |
| 514 | |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 515 | /* Save the other world SIMD context to the other world VM vCPU. */ |
| 516 | add x18, x19, #VCPU_FREGS |
| 517 | simd_op_vectors stp, x18 |
| 518 | mrs x0, fpsr |
| 519 | mrs x1, fpcr |
| 520 | stp x0, x1, [x18] |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 521 | b sve_skip_context_save |
| 522 | |
| 523 | /* Save the other world SVE context to internal buffer. */ |
| 524 | sve_context_save: |
Olivier Deprez | 55a189e | 2021-06-09 15:45:27 +0200 | [diff] [blame] | 525 | adrp x18, sve_context |
| 526 | add x18, x18, :lo12: sve_context |
Max Shvetsov | 2ff5b57 | 2021-03-22 12:03:38 +0000 | [diff] [blame] | 527 | ldr x0, [x19, #VCPU_CPU] |
| 528 | bl cpu_index |
| 529 | mov x20, #SVE_CTX_SIZE |
| 530 | madd x18, x0, x20, x18 |
| 531 | |
| 532 | /* Save vector registers. */ |
| 533 | sve_op_vectors str, x18 |
| 534 | /* Save predicate registers. */ |
| 535 | add x20, x18, #SVE_CTX_PREDICATES |
| 536 | sve_predicate_op str, x20 |
| 537 | /* Save FFR register after predicates. */ |
| 538 | add x20, x18, #SVE_CTX_FFR |
| 539 | rdffr p0.b |
| 540 | str p0, [x20] |
| 541 | |
| 542 | sve_skip_context_save: |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 543 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 544 | #if BRANCH_PROTECTION |
| 545 | pauth_restore_hypervisor_key x0 x1 |
| 546 | #endif |
| 547 | |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 548 | /* |
| 549 | * Stack is at top and execution can restart straight into C code. |
| 550 | * Handle the FF-A call from other world. |
| 551 | */ |
| 552 | mov x0, x19 |
| 553 | bl smc_handler_from_nwd |
| 554 | |
| 555 | /* |
| 556 | * If the smc handler returns null this indicates no vCPU has to be |
| 557 | * resumed and GP registers contain a fresh FF-A response or call |
| 558 | * directed to the normal world. Hence loop back and emit SMC again. |
| 559 | * Otherwise restore the vCPU pointed to by the handler return value. |
| 560 | */ |
| 561 | cbz x0, other_world_loop |
| 562 | |
| 563 | #endif |
| 564 | |
Wedson Almeida Filho | 0330611 | 2018-11-26 00:08:03 +0000 | [diff] [blame] | 565 | /* Intentional fallthrough. */ |
Andrew Walbran | 375f453 | 2019-07-09 16:54:37 +0100 | [diff] [blame] | 566 | .global vcpu_restore_all_and_run |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 567 | vcpu_restore_all_and_run: |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 568 | /* Update pointer to current vCPU. */ |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 569 | msr tpidr_el2, x0 |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 570 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 571 | /* Restore peripheral registers. */ |
| 572 | mov x19, x0 |
| 573 | bl begin_restoring_state |
| 574 | mov x0, x19 |
| 575 | |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 576 | /* |
| 577 | * Restore floating point registers. |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 578 | */ |
| 579 | add x2, x0, #VCPU_FREGS |
Olivier Deprez | 8296176 | 2021-02-08 10:24:19 +0100 | [diff] [blame] | 580 | simd_op_vectors ldp, x2 |
| 581 | ldp x3, x4, [x2] |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 582 | msr fpsr, x3 |
Conrad Grobler | a824af6 | 2019-03-22 17:33:23 +0000 | [diff] [blame] | 583 | |
Conrad Grobler | 02ff6af | 2019-06-04 09:40:28 +0100 | [diff] [blame] | 584 | /* |
| 585 | * Only restore FPCR if changed, to avoid expensive |
| 586 | * self-synchronising operation where possible. |
| 587 | */ |
| 588 | mrs x5, fpcr |
| 589 | cmp x5, x4 |
| 590 | b.eq vcpu_restore_lazy_and_run |
| 591 | msr fpcr, x4 |
| 592 | /* Intentional fallthrough. */ |
| 593 | |
| 594 | vcpu_restore_lazy_and_run: |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 595 | /* Restore lazy registers. */ |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 596 | /* Use x28 as the base. */ |
| 597 | add x28, x0, #VCPU_LAZY |
| 598 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 599 | #if ENABLE_VHE |
| 600 | /* Check if VHE support is enabled, equivalent to has_vhe_support(). */ |
| 601 | mrs x19, id_aa64mmfr1_el1 |
| 602 | tst x19, #0xf00 |
| 603 | b.ne vhe_restore |
| 604 | #endif |
| 605 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 606 | ldp x24, x25, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 607 | msr sctlr_el1, x24 |
| 608 | msr cpacr_el1, x25 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 609 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 610 | ldp x2, x3, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 611 | msr ttbr0_el1, x2 |
| 612 | msr ttbr1_el1, x3 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 613 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 614 | ldp x4, x5, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 615 | msr tcr_el1, x4 |
| 616 | msr esr_el1, x5 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 617 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 618 | ldp x6, x7, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 619 | msr afsr0_el1, x6 |
| 620 | msr afsr1_el1, x7 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 621 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 622 | ldp x8, x9, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 623 | msr far_el1, x8 |
| 624 | msr mair_el1, x9 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 625 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 626 | ldp x10, x11, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 627 | msr vbar_el1, x10 |
| 628 | msr contextidr_el1, x11 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 629 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 630 | ldp x12, x13, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 631 | msr amair_el1, x12 |
| 632 | msr cntkctl_el1, x13 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 633 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 634 | ldp x14, x15, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 635 | msr elr_el1, x14 |
| 636 | msr spsr_el1, x15 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 637 | |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 638 | #if ENABLE_VHE |
| 639 | b skip_vhe_restore |
| 640 | |
| 641 | vhe_restore: |
| 642 | ldp x24, x25, [x28], #16 |
| 643 | msr MSR_SCTLR_EL12, x24 |
| 644 | msr MSR_CPACR_EL12, x25 |
| 645 | |
| 646 | ldp x2, x3, [x28], #16 |
| 647 | msr MSR_TTBR0_EL12, x2 |
| 648 | msr MSR_TTBR1_EL12, x3 |
| 649 | |
| 650 | ldp x4, x5, [x28], #16 |
| 651 | msr MSR_TCR_EL12, x4 |
| 652 | msr MSR_ESR_EL12, x5 |
| 653 | |
| 654 | ldp x6, x7, [x28], #16 |
| 655 | msr MSR_AFSR0_EL12, x6 |
| 656 | msr MSR_AFSR1_EL12, x7 |
| 657 | |
| 658 | ldp x8, x9, [x28], #16 |
| 659 | msr MSR_FAR_EL12, x8 |
| 660 | msr MSR_MAIR_EL12, x9 |
| 661 | |
| 662 | ldp x10, x11, [x28], #16 |
| 663 | msr MSR_VBAR_EL12, x10 |
| 664 | msr MSR_CONTEXTIDR_EL12, x11 |
| 665 | |
| 666 | ldp x12, x13, [x28], #16 |
| 667 | msr MSR_AMAIR_EL12, x12 |
| 668 | msr MSR_CNTKCTL_EL12, x13 |
| 669 | |
| 670 | ldp x14, x15, [x28], #16 |
| 671 | msr MSR_ELR_EL12, x14 |
| 672 | msr MSR_SPSR_EL12, x15 |
| 673 | |
| 674 | skip_vhe_restore: |
| 675 | #endif |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 676 | ldp x16, x17, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 677 | msr vmpidr_el2, x16 |
| 678 | msr csselr_el1, x17 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 679 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 680 | ldp x18, x19, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 681 | msr actlr_el1, x18 |
| 682 | msr tpidr_el0, x19 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 683 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 684 | ldp x20, x21, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 685 | msr tpidrro_el0, x20 |
| 686 | msr tpidr_el1, x21 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 687 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 688 | ldp x22, x23, [x28], #16 |
Raghu Krishnamurthy | 2baf07a | 2021-01-17 09:42:35 -0800 | [diff] [blame] | 689 | msr sp_el0, x22 |
| 690 | msr sp_el1, x23 |
Wedson Almeida Filho | 1f81b75 | 2018-10-24 15:15:49 +0100 | [diff] [blame] | 691 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 692 | ldp x26, x27, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 693 | msr cnthctl_el2, x26 |
| 694 | msr vttbr_el2, x27 |
Andrew Walbran | bc82f2d | 2019-02-21 14:50:29 +0000 | [diff] [blame] | 695 | |
Jose Marinho | ab1081d | 2019-10-18 11:39:01 +0100 | [diff] [blame] | 696 | #if SECURE_WORLD == 1 |
| 697 | msr MSR_VSTTBR_EL2, x27 |
| 698 | #endif |
| 699 | |
Fuad Tabba | 5e147a9 | 2019-08-14 15:30:30 +0100 | [diff] [blame] | 700 | ldp x4, x5, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 701 | msr mdcr_el2, x4 |
| 702 | msr mdscr_el1, x5 |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 703 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 704 | ldp x6, x7, [x28], #16 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 705 | msr pmccfiltr_el0, x6 |
| 706 | msr pmcr_el0, x7 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 707 | |
| 708 | ldp x8, x9, [x28], #16 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 709 | /* |
| 710 | * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values. |
| 711 | * To reset them, clear the register by writing to pmcntenclr_el0. |
| 712 | */ |
| 713 | mov x27, #0xffffffff |
| 714 | msr pmcntenclr_el0, x27 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 715 | msr pmcntenset_el0, x8 |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 716 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 717 | /* |
| 718 | * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values. |
| 719 | * To reset them, clear the register by writing to pmintenclr_el1. |
| 720 | */ |
| 721 | msr pmintenclr_el1, x27 |
Fuad Tabba | 2e2c98b | 2019-11-04 14:37:24 +0000 | [diff] [blame] | 722 | msr pmintenset_el1, x9 |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 723 | |
Raghu Krishnamurthy | 7e925bd | 2020-12-26 10:14:40 -0800 | [diff] [blame] | 724 | ldr x8, [x28], #8 |
| 725 | msr par_el1, x8 |
| 726 | |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 727 | #if BRANCH_PROTECTION |
| 728 | add x2, x0, #(VCPU_PAC + 16) |
| 729 | ldp x10, x11, [x2], #16 |
| 730 | msr APIBKEYLO_EL1, x10 |
| 731 | msr APIBKEYHI_EL1, x11 |
| 732 | ldp x12, x13, [x2], #16 |
| 733 | msr APDAKEYLO_EL1, x12 |
| 734 | msr APDAKEYHI_EL1, x13 |
| 735 | ldp x14, x15, [x2], #16 |
| 736 | msr APDBKEYLO_EL1, x14 |
| 737 | msr APDBKEYHI_EL1, x15 |
| 738 | ldp x16, x17, [x2], #16 |
| 739 | msr APGAKEYLO_EL1, x16 |
| 740 | msr APGAKEYHI_EL1, x17 |
| 741 | #endif |
| 742 | |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 743 | /* Restore GIC registers. */ |
| 744 | #if GIC_VERSION == 3 || GIC_VERSION == 4 |
| 745 | /* Offset is too large, so start from a new base. */ |
| 746 | add x2, x0, #VCPU_GIC |
| 747 | |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 748 | ldp x3, x4, [x2, #16 * 0] |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 749 | msr ich_hcr_el2, x3 |
Andrew Walbran | 4b976f4 | 2019-06-05 15:00:50 +0100 | [diff] [blame] | 750 | msr icc_sre_el2, x4 |
Andrew Walbran | b208b4a | 2019-05-20 12:42:22 +0100 | [diff] [blame] | 751 | #endif |
| 752 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 753 | /* |
| 754 | * If a different vCPU is being run on this physical CPU to the last one |
| 755 | * which was run for this VM, invalidate the TLB. This must be called |
| 756 | * after vttbr_el2 has been updated, so that we have the page table and |
| 757 | * VMID of the vCPU to which we are switching. |
| 758 | */ |
| 759 | mov x19, x0 |
| 760 | bl maybe_invalidate_tlb |
| 761 | mov x0, x19 |
| 762 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 763 | /* Intentional fallthrough. */ |
| 764 | |
| 765 | vcpu_restore_nonvolatile_and_run: |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 766 | /* Restore non-volatile registers. */ |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 767 | ldp x19, x20, [x0, #VCPU_REGS + 8 * 19] |
| 768 | ldp x21, x22, [x0, #VCPU_REGS + 8 * 21] |
| 769 | ldp x23, x24, [x0, #VCPU_REGS + 8 * 23] |
| 770 | ldp x25, x26, [x0, #VCPU_REGS + 8 * 25] |
| 771 | ldp x27, x28, [x0, #VCPU_REGS + 8 * 27] |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 772 | |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 773 | /* Intentional fallthrough. */ |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 774 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 775 | * Restore volatile registers and run the given vCPU. |
Wedson Almeida Filho | d615cdb | 2018-10-09 13:00:21 +0100 | [diff] [blame] | 776 | * |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 777 | * x0 is a pointer to the target vCPU. |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 778 | */ |
| 779 | vcpu_restore_volatile_and_run: |
Olivier Deprez | e7d7f32 | 2020-12-14 16:01:03 +0100 | [diff] [blame] | 780 | #if BRANCH_PROTECTION |
| 781 | add x1, x0, #VCPU_PAC |
| 782 | ldp x1, x2, [x1] |
| 783 | |
| 784 | /* Restore vCPU APIA key. */ |
| 785 | msr APIAKEYLO_EL1, x1 |
| 786 | msr APIAKEYHI_EL1, x2 |
| 787 | #endif |
| 788 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 789 | ldp x4, x5, [x0, #VCPU_REGS + 8 * 4] |
| 790 | ldp x6, x7, [x0, #VCPU_REGS + 8 * 6] |
| 791 | ldp x8, x9, [x0, #VCPU_REGS + 8 * 8] |
| 792 | ldp x10, x11, [x0, #VCPU_REGS + 8 * 10] |
| 793 | ldp x12, x13, [x0, #VCPU_REGS + 8 * 12] |
| 794 | ldp x14, x15, [x0, #VCPU_REGS + 8 * 14] |
| 795 | ldp x16, x17, [x0, #VCPU_REGS + 8 * 16] |
| 796 | ldr x18, [x0, #VCPU_REGS + 8 * 18] |
| 797 | ldp x29, x30, [x0, #VCPU_REGS + 8 * 29] |
| 798 | |
| 799 | /* Restore return address & mode. */ |
| 800 | ldp x1, x2, [x0, #VCPU_REGS + 8 * 31] |
| 801 | msr elr_el2, x1 |
| 802 | msr spsr_el2, x2 |
| 803 | |
Raghu Krishnamurthy | 7e925bd | 2020-12-26 10:14:40 -0800 | [diff] [blame] | 804 | ldr x1, [x0, #VCPU_REGS + 8 * 33] |
| 805 | msr hcr_el2, x1 |
| 806 | |
Fuad Tabba | 7c299d8 | 2019-09-12 13:05:18 +0100 | [diff] [blame] | 807 | /* Restore x0..x3, which we have used as scratch before. */ |
| 808 | ldp x2, x3, [x0, #VCPU_REGS + 8 * 2] |
| 809 | ldp x0, x1, [x0, #VCPU_REGS + 8 * 0] |
David Brazdil | d623d31 | 2019-12-19 16:04:06 +0000 | [diff] [blame] | 810 | eret_with_sb |
Raghu Krishnamurthy | 905e816 | 2020-12-26 10:20:03 -0800 | [diff] [blame] | 811 | |
| 812 | #if ENABLE_VHE |
| 813 | enable_vhe_tge: |
| 814 | /** |
| 815 | * Switch to host mode ({E2H, TGE} = {1,1}) when VHE is enabled. |
| 816 | * Note that E2H is always set when VHE is enabled. |
| 817 | */ |
| 818 | mrs x0, id_aa64mmfr1_el1 |
| 819 | tst x0, #0xf00 |
| 820 | b.eq 1f |
| 821 | orr x1, x1, #(1 << 27) |
| 822 | msr hcr_el2, x1 |
| 823 | isb |
| 824 | 1: |
| 825 | ret |
| 826 | #endif |