blob: 3d5e66fb53d15e1ce074f7d363bf00fee3cb66a6 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
11 * [Common optional modifications](#23-common-optional-modifications)
123. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
13 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
14 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
15 * [Boot Loader stage 3-1 (BL3-1)](#32-boot-loader-stage-3-1-bl3-1)
16 * [PSCI implementation (in BL3-1)](#33-power-state-coordination-interface-in-bl3-1)
17 * [Interrupt Management framework (in BL3-1)](#34--interrupt-management-framework-in-bl3-1)
18 * [Crash Reporting mechanism (in BL3-1)](#35--crash-reporting-mechanism-in-bl3-1)
194. [Build flags](#4--build-flags)
205. [C Library](#5--c-library)
216. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
23- - - - - - - - - - - - - - - - - -
24
251. Introduction
26----------------
27
28Porting the ARM Trusted Firmware to a new platform involves making some
29mandatory and optional modifications for both the cold and warm boot paths.
30Modifications consist of:
31
32* Implementing a platform-specific function or variable,
33* Setting up the execution context in a certain way, or
34* Defining certain constants (for example #defines).
35
Dan Handleyb68954c2014-05-29 12:30:24 +010036The platform-specific functions and variables are all declared in
37[include/plat/common/platform.h]. The firmware provides a default implementation
38of variables and functions to fulfill the optional requirements. These
39implementations are all weakly defined; they are provided to ease the porting
40effort. Each platform port can override them with its own implementation if the
41default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010042
43Some modifications are common to all Boot Loader (BL) stages. Section 2
44discusses these in detail. The subsequent sections discuss the remaining
45modifications for each BL stage in detail.
46
47This document should be read in conjunction with the ARM Trusted Firmware
48[User Guide].
49
50
512. Common modifications
52------------------------
53
54This section covers the modifications that should be made by the platform for
55each BL stage to correctly port the firmware stack. They are categorized as
56either mandatory or optional.
57
58
592.1 Common mandatory modifications
60----------------------------------
61A platform port must enable the Memory Management Unit (MMU) with identity
62mapped page tables, and enable both the instruction and data caches for each BL
63stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
64specific architecture setup function, for example `blX_plat_arch_setup()`.
65
Soby Mathewab8707e2015-01-08 18:02:44 +000066If the build option `USE_COHERENT_MEM` is enabled, each platform must allocate a
67block of identity mapped secure memory with Device-nGnRE attributes aligned to
68page boundary (4K) for each BL stage. This memory is identified by the section
69name `tzfw_coherent_mem` so that its possible for the firmware to place
70variables in it using the following C code directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010071
72 __attribute__ ((section("tzfw_coherent_mem")))
73
74Or alternatively the following assembler code directive:
75
76 .section tzfw_coherent_mem
77
78The `tzfw_coherent_mem` section is used to allocate any data structures that are
79accessed both when a CPU is executing with its MMU and caches enabled, and when
80it's running with its MMU and caches disabled. Examples are given below.
81
82The following variables, functions and constants must be defined by the platform
83for the firmware to work correctly.
84
85
Dan Handleyb68954c2014-05-29 12:30:24 +010086### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Dan Handleyb68954c2014-05-29 12:30:24 +010088Each platform must ensure that a header file of this name is in the system
89include path with the following constants defined. This may require updating the
90list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
91file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
James Morrisseyba3155b2013-10-29 10:56:46 +000093* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010094
95 Defines the linker format used by the platform, for example
96 `elf64-littleaarch64` used by the FVP.
97
James Morrisseyba3155b2013-10-29 10:56:46 +000098* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100 Defines the processor architecture for the linker by the platform, for
101 example `aarch64` used by the FVP.
102
James Morrisseyba3155b2013-10-29 10:56:46 +0000103* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
105 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000106 by [plat/common/aarch64/platform_mp_stack.S] and
107 [plat/common/aarch64/platform_up_stack.S].
108
James Morrisseyba3155b2013-10-29 10:56:46 +0000109* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
111 Defines the character string printed by BL1 upon entry into the `bl1_main()`
112 function.
113
James Morrisseyba3155b2013-10-29 10:56:46 +0000114* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000117 BL1 to load BL2 into secure memory from non-volatile storage.
118
119* **#define : BL31_IMAGE_NAME**
120
121 Name of the BL3-1 binary image on the host file-system. This name is used by
122 BL2 to load BL3-1 into secure memory from platform storage.
123
124* **#define : BL33_IMAGE_NAME**
125
126 Name of the BL3-3 binary image on the host file-system. This name is used by
127 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the size (in bytes) of the largest cache line across all the cache
132 levels in the platform.
133
James Morrisseyba3155b2013-10-29 10:56:46 +0000134* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135
136 Defines the total number of clusters implemented by the platform in the
137 system.
138
James Morrisseyba3155b2013-10-29 10:56:46 +0000139* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
141 Defines the total number of CPUs implemented by the platform across all
142 clusters in the system.
143
James Morrisseyba3155b2013-10-29 10:56:46 +0000144* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100145
146 Defines the maximum number of CPUs that can be implemented within a cluster
147 on the platform.
148
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100149* **#define : PLATFORM_NUM_AFFS**
150
151 Defines the total number of nodes in the affinity heirarchy at all affinity
152 levels used by the platform.
153
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100154* **#define : BL1_RO_BASE**
155
156 Defines the base address in secure ROM where BL1 originally lives. Must be
157 aligned on a page-size boundary.
158
159* **#define : BL1_RO_LIMIT**
160
161 Defines the maximum address in secure ROM that BL1's actual content (i.e.
162 excluding any data section allocated at runtime) can occupy.
163
164* **#define : BL1_RW_BASE**
165
166 Defines the base address in secure RAM where BL1's read-write data will live
167 at runtime. Must be aligned on a page-size boundary.
168
169* **#define : BL1_RW_LIMIT**
170
171 Defines the maximum address in secure RAM that BL1's read-write data can
172 occupy at runtime.
173
James Morrisseyba3155b2013-10-29 10:56:46 +0000174* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
176 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000177 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100179* **#define : BL2_LIMIT**
180
181 Defines the maximum address in secure RAM that the BL2 image can occupy.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100188* **#define : BL31_LIMIT**
189
190 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
191
Harry Liebeld265bd72014-01-31 19:04:10 +0000192* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100193
Harry Liebeld265bd72014-01-31 19:04:10 +0000194 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
195 image. Must be aligned on a page-size boundary.
196
Dan Handley5a06bb72014-08-04 11:41:20 +0100197If a BL3-2 image is supported by the platform, the following constants must
198also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100199
Dan Handley5a06bb72014-08-04 11:41:20 +0100200* **#define : BL32_IMAGE_NAME**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100201
Dan Handley5a06bb72014-08-04 11:41:20 +0100202 Name of the BL3-2 binary image on the host file-system. This name is used by
203 BL2 to load BL3-2 into secure memory from platform storage.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100204
205* **#define : BL32_BASE**
206
207 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100208 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100209
210* **#define : BL32_LIMIT**
211
Dan Handley5a06bb72014-08-04 11:41:20 +0100212 Defines the maximum address that the BL3-2 image can occupy.
213
214If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
215platform, the following constants must also be defined:
216
217* **#define : TSP_SEC_MEM_BASE**
218
219 Defines the base address of the secure memory used by the TSP image on the
220 platform. This must be at the same address or below `BL32_BASE`.
221
222* **#define : TSP_SEC_MEM_SIZE**
223
224 Defines the size of the secure memory used by the BL3-2 image on the
225 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
226 the memory required by the BL3-2 image, defined by `BL32_BASE` and
227 `BL32_LIMIT`.
228
229* **#define : TSP_IRQ_SEC_PHY_TIMER**
230
231 Defines the ID of the secure physical generic timer interrupt used by the
232 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100233
Dan Handley6d16ce02014-08-04 18:31:43 +0100234If the platform port uses the IO storage framework, the following constants
235must also be defined:
236
237* **#define : MAX_IO_DEVICES**
238
239 Defines the maximum number of registered IO devices. Attempting to register
240 more devices than this value using `io_register_device()` will fail with
241 IO_RESOURCES_EXHAUSTED.
242
243* **#define : MAX_IO_HANDLES**
244
245 Defines the maximum number of open IO handles. Attempting to open more IO
246 entities than this value using `io_open()` will fail with
247 IO_RESOURCES_EXHAUSTED.
248
Soby Mathewab8707e2015-01-08 18:02:44 +0000249If the platform needs to allocate data within the per-cpu data framework in
250BL3-1, it should define the following macro. Currently this is only required if
251the platform decides not to use the coherent memory section by undefining the
252USE_COHERENT_MEM build flag. In this case, the framework allocates the required
253memory within the the per-cpu data to minimize wastage.
254
255* **#define : PLAT_PCPU_DATA_SIZE**
256
257 Defines the memory (in bytes) to be reserved within the per-cpu data
258 structure for use by the platform layer.
259
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100260The following constants are optional. They should be defined when the platform
261memory layout implies some image overlaying like on FVP.
262
263* **#define : BL31_PROGBITS_LIMIT**
264
265 Defines the maximum address in secure RAM that the BL3-1's progbits sections
266 can occupy.
267
Dan Handley5a06bb72014-08-04 11:41:20 +0100268* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100269
270 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100271
Dan Handleyb68954c2014-05-29 12:30:24 +0100272### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100273
Dan Handleyb68954c2014-05-29 12:30:24 +0100274Each platform must ensure a file of this name is in the system include path with
275the following macro defined. In the ARM FVP port, this file is found in
276[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100277
278* **Macro : plat_print_gic_regs**
279
280 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100281 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100282 this macro can be defined to be empty in case GIC register reporting is
283 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284
Soby Mathew8c106902014-07-16 09:23:52 +0100285* **Macro : plat_print_interconnect_regs**
286
287 This macro allows the crash reporting routine to print interconnect registers
288 in case of an unhandled exception in BL3-1. This aids in debugging and
289 this macro can be defined to be empty in case interconnect register reporting
290 is not desired. In the ARM FVP port, the CCI snoop control registers are
291 reported.
292
Achin Gupta4f6ad662013-10-25 09:08:21 +0100293### Other mandatory modifications
294
James Morrisseyba3155b2013-10-29 10:56:46 +0000295The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000297[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100299* **Function : uint64_t plat_get_syscnt_freq(void)**
300
301 This function is used by the architecture setup code to retrieve the
302 counter frequency for the CPU's generic timer. This value will be
303 programmed into the `CNTFRQ_EL0` register.
304 In the ARM FVP port, it returns the base frequency of the system counter,
305 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000307
Vikram Kanigirie452cd82014-05-23 15:56:12 +01003082.2 Handling Reset
309------------------
310
311BL1 by default implements the reset vector where execution starts from a cold
312or warm boot. BL3-1 can be optionally set as a reset vector using the
313RESET_TO_BL31 make variable.
314
315For each CPU, the reset vector code is responsible for the following tasks:
316
3171. Distinguishing between a cold boot and a warm boot.
318
3192. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
320 the CPU is placed in a platform-specific state until the primary CPU
321 performs the necessary steps to remove it from this state.
322
3233. In the case of a warm boot, ensuring that the CPU jumps to a platform-
324 specific address in the BL3-1 image in the same processor mode as it was
325 when released from reset.
326
327The following functions need to be implemented by the platform port to enable
328reset vector code to perform the above tasks.
329
330
331### Function : platform_get_entrypoint() [mandatory]
332
333 Argument : unsigned long
334 Return : unsigned int
335
336This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
337is identified by its `MPIDR`, which is passed as the argument. The function is
338responsible for distinguishing between a warm and cold reset using platform-
339specific means. If it's a warm reset then it returns the entrypoint into the
340BL3-1 image that the CPU must jump to. If it's a cold reset then this function
341must return zero.
342
343This function is also responsible for implementing a platform-specific mechanism
344to handle the condition where the CPU has been warm reset but there is no
345entrypoint to jump to.
346
347This function does not follow the Procedure Call Standard used by the
348Application Binary Interface for the ARM 64-bit architecture. The caller should
349not assume that callee saved registers are preserved across a call to this
350function.
351
352This function fulfills requirement 1 and 3 listed above.
353
354
355### Function : plat_secondary_cold_boot_setup() [mandatory]
356
357 Argument : void
358 Return : void
359
360This function is called with the MMU and data caches disabled. It is responsible
361for placing the executing secondary CPU in a platform-specific state until the
362primary CPU performs the necessary actions to bring it out of that state and
363allow entry into the OS.
364
365In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
366responsible for powering up the secondary CPU when normal world software
367requires them.
368
369This function fulfills requirement 2 above.
370
371
Juan Castillo53fdceb2014-07-16 15:53:43 +0100372### Function : platform_is_primary_cpu() [mandatory]
373
374 Argument : unsigned long
375 Return : unsigned int
376
377This function identifies a CPU by its `MPIDR`, which is passed as the argument,
378to determine whether this CPU is the primary CPU or a secondary CPU. A return
379value of zero indicates that the CPU is not the primary CPU, while a non-zero
380return value indicates that the CPU is the primary CPU.
381
382
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100383### Function : platform_mem_init() [mandatory]
384
385 Argument : void
386 Return : void
387
388This function is called before any access to data is made by the firmware, in
389order to carry out any essential memory initialization.
390
391The ARM FVP port uses this function to initialize the mailbox memory used for
392providing the warm-boot entry-point addresses.
393
394
395
3962.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100397---------------------------------
398
399The following are helper functions implemented by the firmware that perform
400common platform-specific tasks. A platform may choose to override these
401definitions.
402
403
404### Function : platform_get_core_pos()
405
406 Argument : unsigned long
407 Return : int
408
409A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
410can be used as a CPU-specific linear index into blocks of memory (for example
411while allocating per-CPU stacks). This routine contains a simple mechanism
412to perform this conversion, using the assumption that each cluster contains a
413maximum of 4 CPUs:
414
415 linear index = cpu_id + (cluster_id * 4)
416
417 cpu_id = 8-bit value in MPIDR at affinity level 0
418 cluster_id = 8-bit value in MPIDR at affinity level 1
419
420
Achin Gupta4f6ad662013-10-25 09:08:21 +0100421### Function : platform_set_stack()
422
423 Argument : unsigned long
424 Return : void
425
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000426This function sets the current stack pointer to the normal memory stack that
427has been allocated for the CPU specificed by MPIDR. For BL images that only
428require a stack for the primary CPU the parameter is ignored. The size of
429the stack allocated to each CPU is specified by the platform defined constant
430`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100431
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000432Common implementations of this function for the UP and MP BL images are
433provided in [plat/common/aarch64/platform_up_stack.S] and
434[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100435
436
Achin Guptac8afc782013-11-25 18:45:02 +0000437### Function : platform_get_stack()
438
439 Argument : unsigned long
440 Return : unsigned long
441
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000442This function returns the base address of the normal memory stack that
443has been allocated for the CPU specificed by MPIDR. For BL images that only
444require a stack for the primary CPU the parameter is ignored. The size of
445the stack allocated to each CPU is specified by the platform defined constant
446`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000447
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000448Common implementations of this function for the UP and MP BL images are
449provided in [plat/common/aarch64/platform_up_stack.S] and
450[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000451
452
Achin Gupta4f6ad662013-10-25 09:08:21 +0100453### Function : plat_report_exception()
454
455 Argument : unsigned int
456 Return : void
457
458A platform may need to report various information about its status when an
459exception is taken, for example the current exception level, the CPU security
460state (secure/non-secure), the exception type, and so on. This function is
461called in the following circumstances:
462
463* In BL1, whenever an exception is taken.
464* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465
466The default implementation doesn't do anything, to avoid making assumptions
467about the way the platform displays its status information.
468
469This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000470exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100471that these constants are not related to any architectural exception code; they
472are just an ARM Trusted Firmware convention.
473
474
Soby Mathew24fb8382014-08-14 12:22:32 +0100475### Function : plat_reset_handler()
476
477 Argument : void
478 Return : void
479
480A platform may need to do additional initialization after reset. This function
481allows the platform to do the platform specific intializations. Platform
482specific errata workarounds could also be implemented here. The api should
483preserve the value in x10 register as it is used by the caller to store the
484return address.
485
486The default implementation doesn't do anything.
487
Soby Mathewadd40352014-08-14 12:49:05 +0100488### Function : plat_disable_acp()
489
490 Argument : void
491 Return : void
492
493This api allows a platform to disable the Accelerator Coherency Port (if
494present) during a cluster power down sequence. The default weak implementation
495doesn't do anything. Since this api is called during the power down sequence,
496it has restrictions for stack usage and it can use the registers x0 - x17 as
497scratch registers. It should preserve the value in x18 register as it is used
498by the caller to store the return address.
499
Soby Mathew24fb8382014-08-14 12:22:32 +0100500
Achin Gupta4f6ad662013-10-25 09:08:21 +01005013. Modifications specific to a Boot Loader stage
502-------------------------------------------------
503
5043.1 Boot Loader Stage 1 (BL1)
505-----------------------------
506
507BL1 implements the reset vector where execution starts from after a cold or
508warm boot. For each CPU, BL1 is responsible for the following tasks:
509
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005101. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100511
5122. In the case of a cold boot and the CPU being the primary CPU, ensuring that
513 only this CPU executes the remaining BL1 code, including loading and passing
514 control to the BL2 stage.
515
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005163. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100517 address specified by the platform defined constant `BL2_BASE`.
518
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005194. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100520 accessible by BL2 immediately upon entry.
521
522 meminfo.total_base = Base address of secure RAM visible to BL2
523 meminfo.total_size = Size of secure RAM visible to BL2
524 meminfo.free_base = Base address of secure RAM available for
525 allocation to BL2
526 meminfo.free_size = Size of secure RAM available for allocation to BL2
527
528 BL1 places this `meminfo` structure at the beginning of the free memory
529 available for its use. Since BL1 cannot allocate memory dynamically at the
530 moment, its free memory will be available for BL2's use as-is. However, this
531 means that BL2 must read the `meminfo` structure before it starts using its
532 free memory (this is discussed in Section 3.2).
533
534 In future releases of the ARM Trusted Firmware it will be possible for
535 the platform to decide where it wants to place the `meminfo` structure for
536 BL2.
537
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100538 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100539 BL2 `meminfo` structure. The platform may override this implementation, for
540 example if the platform wants to restrict the amount of memory visible to
541 BL2. Details of how to do this are given below.
542
543The following functions need to be implemented by the platform port to enable
544BL1 to perform the above tasks.
545
546
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100547### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100548
549 Argument : void
550 Return : void
551
Achin Gupta4f6ad662013-10-25 09:08:21 +0100552This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100553platform requires. Platform-specific setup might include configuration of
554memory controllers, configuration of the interconnect to allow the cluster
555to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100556
557In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100558primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100559
560This function helps fulfill requirement 2 above.
561
562
563### Function : bl1_platform_setup() [mandatory]
564
565 Argument : void
566 Return : void
567
568This function executes with the MMU and data caches enabled. It is responsible
569for performing any remaining platform-specific setup that can occur after the
570MMU and data cache have been enabled.
571
Harry Liebeld265bd72014-01-31 19:04:10 +0000572This function is also responsible for initializing the storage abstraction layer
573which is used to load further bootloader images.
574
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100575This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576
577
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000578### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100579
580 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000581 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100582
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000583This function should only be called on the cold boot path. It executes with the
584MMU and data caches enabled. The pointer returned by this function must point to
585a `meminfo` structure containing the extents and availability of secure RAM for
586the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
588 meminfo.total_base = Base address of secure RAM visible to BL1
589 meminfo.total_size = Size of secure RAM visible to BL1
590 meminfo.free_base = Base address of secure RAM available for allocation
591 to BL1
592 meminfo.free_size = Size of secure RAM available for allocation to BL1
593
594This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
595populates a similar structure to tell BL2 the extents of memory available for
596its own use.
597
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100598This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100599
600
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100601### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100602
603 Argument : meminfo *, meminfo *, unsigned int, unsigned long
604 Return : void
605
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100606BL1 needs to tell the next stage the amount of secure RAM available
607for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100608structure.
609
610Depending upon where BL2 has been loaded in secure RAM (determined by
611`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
612BL1 also ensures that its data sections resident in secure RAM are not visible
613to BL2. An illustration of how this is done in the ARM FVP port is given in the
614[User Guide], in the Section "Memory layout on Base FVP".
615
616
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100617### Function : bl1_plat_set_bl2_ep_info() [mandatory]
618
619 Argument : image_info *, entry_point_info *
620 Return : void
621
622This function is called after loading BL2 image and it can be used to overwrite
623the entry point set by loader and also set the security state and SPSR which
624represents the entry point system state for BL2.
625
626On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
627
628
Achin Gupta4f6ad662013-10-25 09:08:21 +01006293.2 Boot Loader Stage 2 (BL2)
630-----------------------------
631
632The BL2 stage is executed only by the primary CPU, which is determined in BL1
633using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
634`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
635
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006361. (Optional) Loading the BL3-0 binary image (if present) from platform
637 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
638 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
639 The platform also defines the address in memory where BL3-0 is loaded
640 through the optional constant `BL30_BASE`. BL2 uses this information
641 to determine if there is enough memory to load the BL3-0 image.
642 Subsequent handling of the BL3-0 image is platform-specific and is
643 implemented in the `bl2_plat_handle_bl30()` function.
644 If `BL30_BASE` is not defined then this step is not performed.
645
6462. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000647 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
648 by BL1. This structure allows BL2 to calculate how much secure RAM is
649 available for its use. The platform also defines the address in secure RAM
650 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
651 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100652
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006533. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100654 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100655 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
656 The platform also defines the address in memory where BL3-2 is loaded
657 through the optional constant `BL32_BASE`. BL2 uses this information
658 to determine if there is enough memory to load the BL3-2 image.
659 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000660
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006614. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100662 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100663 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100664 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000665
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006665. Loading the normal world BL3-3 binary image into non-secure DRAM from
667 platform storage and arranging for BL3-1 to pass control to this image. This
668 address is determined using the `plat_get_ns_image_entrypoint()` function
669 described below.
670
6716. BL2 populates an `entry_point_info` structure in memory provided by the
672 platform with information about how BL3-1 should pass control to the
673 other BL images.
674
Achin Gupta4f6ad662013-10-25 09:08:21 +0100675The following functions must be implemented by the platform port to enable BL2
676to perform the above tasks.
677
678
679### Function : bl2_early_platform_setup() [mandatory]
680
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100681 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100682 Return : void
683
684This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100685by the primary CPU. The arguments to this function is the address of the
686`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100687
688The platform must copy the contents of the `meminfo` structure into a private
689variable as the original memory may be subsequently overwritten by BL2. The
690copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000691`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100692
693
694### Function : bl2_plat_arch_setup() [mandatory]
695
696 Argument : void
697 Return : void
698
699This function executes with the MMU and data caches disabled. It is only called
700by the primary CPU.
701
702The purpose of this function is to perform any architectural initialization
703that varies across platforms, for example enabling the MMU (since the memory
704map differs across platforms).
705
706
707### Function : bl2_platform_setup() [mandatory]
708
709 Argument : void
710 Return : void
711
712This function may execute with the MMU and data caches enabled if the platform
713port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
714called by the primary CPU.
715
Achin Guptae4d084e2014-02-19 17:18:23 +0000716The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100717specific to BL2. Platform security components are configured if required.
718For the Base FVP the TZC-400 TrustZone controller is configured to only
719grant non-secure access to DRAM. This avoids aliasing between secure and
720non-secure accesses in the TLB and cache - secure execution states can use
721the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100722
Harry Liebeld265bd72014-01-31 19:04:10 +0000723This function is also responsible for initializing the storage abstraction layer
724which is used to load further bootloader images.
725
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000727### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100728
729 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000730 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100731
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000732This function should only be called on the cold boot path. It may execute with
733the MMU and data caches enabled if the platform port does the necessary
734initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100735
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000736The purpose of this function is to return a pointer to a `meminfo` structure
737populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100738`bl2_early_platform_setup()` above.
739
740
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100741### Function : bl2_plat_get_bl30_meminfo() [mandatory]
742
743 Argument : meminfo *
744 Return : void
745
746This function is used to get the memory limits where BL2 can load the
747BL3-0 image. The meminfo provided by this is used by load_image() to
748validate whether the BL3-0 image can be loaded within the given
749memory from the given base.
750
751
752### Function : bl2_plat_handle_bl30() [mandatory]
753
754 Argument : image_info *
755 Return : int
756
757This function is called after loading BL3-0 image and it is used to perform any
758platform-specific actions required to handle the SCP firmware. Typically it
759transfers the image into SCP memory using a platform-specific protocol and waits
760until SCP executes it and signals to the Application Processor (AP) for BL2
761execution to continue.
762
763This function returns 0 on success, a negative error code otherwise.
764
765
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100766### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000767
768 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100769 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000770
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100771BL2 platform code needs to return a pointer to a `bl31_params` structure it
772will use for passing information to BL3-1. The `bl31_params` structure carries
773the following information.
774 - Header describing the version information for interpreting the bl31_param
775 structure
776 - Information about executing the BL3-3 image in the `bl33_ep_info` field
777 - Information about executing the BL3-2 image in the `bl32_ep_info` field
778 - Information about the type and extents of BL3-1 image in the
779 `bl31_image_info` field
780 - Information about the type and extents of BL3-2 image in the
781 `bl32_image_info` field
782 - Information about the type and extents of BL3-3 image in the
783 `bl33_image_info` field
784
785The memory pointed by this structure and its sub-structures should be
786accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
787necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000788
789
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100790### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100791
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100792 Argument : void
793 Return : entry_point_info *
794
795BL2 platform code returns a pointer which is used to populate the entry point
796information for BL3-1 entry point. The location pointed by it should be
797accessible from BL1 while processing the synchronous exception to run to BL3-1.
798
799On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
800is allocated at an address pointed by PARAMS_BASE.
801
802
803### Function : bl2_plat_set_bl31_ep_info() [mandatory]
804
805 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100806 Return : void
807
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100808This function is called after loading BL3-1 image and it can be used to
809overwrite the entry point set by loader and also set the security state
810and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100811
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100812On FVP, we are setting the security state and the SPSR for the BL3-1
813entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100814
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100815### Function : bl2_plat_set_bl32_ep_info() [mandatory]
816
817 Argument : image_info *, entry_point_info *
818 Return : void
819
820This function is called after loading BL3-2 image and it can be used to
821overwrite the entry point set by loader and also set the security state
822and SPSR which represents the entry point system state for BL3-2.
823
824On FVP, we are setting the security state and the SPSR for the BL3-2
825entrypoint
826
827### Function : bl2_plat_set_bl33_ep_info() [mandatory]
828
829 Argument : image_info *, entry_point_info *
830 Return : void
831
832This function is called after loading BL3-3 image and it can be used to
833overwrite the entry point set by loader and also set the security state
834and SPSR which represents the entry point system state for BL3-3.
835
836On FVP, we are setting the security state and the SPSR for the BL3-3
837entrypoint
838
839### Function : bl2_plat_get_bl32_meminfo() [mandatory]
840
841 Argument : meminfo *
842 Return : void
843
844This function is used to get the memory limits where BL2 can load the
845BL3-2 image. The meminfo provided by this is used by load_image() to
846validate whether the BL3-2 image can be loaded with in the given
847memory from the given base.
848
849### Function : bl2_plat_get_bl33_meminfo() [mandatory]
850
851 Argument : meminfo *
852 Return : void
853
854This function is used to get the memory limits where BL2 can load the
855BL3-3 image. The meminfo provided by this is used by load_image() to
856validate whether the BL3-3 image can be loaded with in the given
857memory from the given base.
858
859### Function : bl2_plat_flush_bl31_params() [mandatory]
860
861 Argument : void
862 Return : void
863
864Once BL2 has populated all the structures that needs to be read by BL1
865and BL3-1 including the bl31_params structures and its sub-structures,
866the bl31_ep_info structure and any platform specific data. It flushes
867all these data to the main memory so that it is available when we jump to
868later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869
870### Function : plat_get_ns_image_entrypoint() [mandatory]
871
872 Argument : void
873 Return : unsigned long
874
875As previously described, BL2 is responsible for arranging for control to be
876passed to a normal world BL image through BL3-1. This function returns the
877entrypoint of that image, which BL3-1 uses to jump to it.
878
Harry Liebeld265bd72014-01-31 19:04:10 +0000879BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100880
881
8823.2 Boot Loader Stage 3-1 (BL3-1)
883---------------------------------
884
885During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
886determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
887control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
888CPUs. BL3-1 executes at EL3 and is responsible for:
889
8901. Re-initializing all architectural and platform state. Although BL1 performs
891 some of this initialization, BL3-1 remains resident in EL3 and must ensure
892 that EL3 architectural and platform state is completely initialized. It
893 should make no assumptions about the system state when it receives control.
894
8952. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100896 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897 populated in memory to do this.
898
8993. Providing runtime firmware services. Currently, BL3-1 only implements a
900 subset of the Power State Coordination Interface (PSCI) API as a runtime
901 service. See Section 3.3 below for details of porting the PSCI
902 implementation.
903
Achin Gupta35ca3512014-02-19 17:58:33 +00009044. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
905 specific address by BL2. BL3-1 exports a set of apis that allow runtime
906 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100907 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
908 structure populated by BL2 to do this.
909
910If BL3-1 is a reset vector, It also needs to handle the reset as specified in
911section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000912
Achin Gupta4f6ad662013-10-25 09:08:21 +0100913The following functions must be implemented by the platform port to enable BL3-1
914to perform the above tasks.
915
916
917### Function : bl31_early_platform_setup() [mandatory]
918
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100919 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100920 Return : void
921
922This function executes with the MMU and data caches disabled. It is only called
923by the primary CPU. The arguments to this function are:
924
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100925* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100926* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100927
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100928The platform can copy the contents of the `bl31_params` structure and its
929sub-structures into private variables if the original memory may be
930subsequently overwritten by BL3-1 and similarly the `void *` pointing
931to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100932
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100933On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
934in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
935does not use opaque pointer mentioned earlier. BL3-1 does not copy this
936information to internal data structures as it guarantees that the secure
937DRAM memory will not be overwritten. It maintains an internal reference to this
938information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100939
940### Function : bl31_plat_arch_setup() [mandatory]
941
942 Argument : void
943 Return : void
944
945This function executes with the MMU and data caches disabled. It is only called
946by the primary CPU.
947
948The purpose of this function is to perform any architectural initialization
949that varies across platforms, for example enabling the MMU (since the memory
950map differs across platforms).
951
952
953### Function : bl31_platform_setup() [mandatory]
954
955 Argument : void
956 Return : void
957
958This function may execute with the MMU and data caches enabled if the platform
959port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
960called by the primary CPU.
961
962The purpose of this function is to complete platform initialization so that both
963BL3-1 runtime services and normal world software can function correctly.
964
965The ARM FVP port does the following:
966* Initializes the generic interrupt controller.
967* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100968* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100969* Grants access to the system counter timer module
970* Initializes the FVP power controller device
971* Detects the system topology.
972
973
974### Function : bl31_get_next_image_info() [mandatory]
975
Achin Gupta35ca3512014-02-19 17:58:33 +0000976 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100977 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100978
979This function may execute with the MMU and data caches enabled if the platform
980port does the necessary initializations in `bl31_plat_arch_setup()`.
981
982This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000983BL2 for the next image in the security state specified by the argument. BL3-1
984uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100985state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000986(that was copied during `bl31_early_platform_setup()`) if the image exists. It
987should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100988
989
Achin Gupta4f6ad662013-10-25 09:08:21 +01009903.3 Power State Coordination Interface (in BL3-1)
991------------------------------------------------
992
993The ARM Trusted Firmware's implementation of the PSCI API is based around the
994concept of an _affinity instance_. Each _affinity instance_ can be uniquely
995identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
996interface) and an _affinity level_. A processing element (for example, a
997CPU) is at level 0. If the CPUs in the system are described in a tree where the
998node above a CPU is a logical grouping of CPUs that share some state, then
999affinity level 1 is that group of CPUs (for example, a cluster), and affinity
1000level 2 is a group of clusters (for example, the system). The implementation
1001assumes that the affinity level 1 ID can be computed from the affinity level 0
1002ID (for example, a unique cluster ID can be computed from the CPU ID). The
1003current implementation computes this on the basis of the recommended use of
1004`MPIDR` affinity fields in the ARM Architecture Reference Manual.
1005
1006BL3-1's platform initialization code exports a pointer to the platform-specific
1007power management operations required for the PSCI implementation to function
1008correctly. This information is populated in the `plat_pm_ops` structure. The
1009PSCI implementation calls members of the `plat_pm_ops` structure for performing
1010power management operations for each affinity instance. For example, the target
1011CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
1012handler (if present) is called for each affinity instance as the PSCI
1013implementation powers up each affinity level implemented in the `MPIDR` (for
1014example, CPU, cluster and system).
1015
1016The following functions must be implemented to initialize PSCI functionality in
1017the ARM Trusted Firmware.
1018
1019
1020### Function : plat_get_aff_count() [mandatory]
1021
1022 Argument : unsigned int, unsigned long
1023 Return : unsigned int
1024
1025This function may execute with the MMU and data caches enabled if the platform
1026port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1027called by the primary CPU.
1028
1029This function is called by the PSCI initialization code to detect the system
1030topology. Its purpose is to return the number of affinity instances implemented
1031at a given `affinity level` (specified by the first argument) and a given
1032`MPIDR` (specified by the second argument). For example, on a dual-cluster
1033system where first cluster implements 2 CPUs and the second cluster implements 4
1034CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
1035(`0x0`) and affinity level 0, would return 2. A call to this function with an
1036`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
1037would return 4.
1038
1039
1040### Function : plat_get_aff_state() [mandatory]
1041
1042 Argument : unsigned int, unsigned long
1043 Return : unsigned int
1044
1045This function may execute with the MMU and data caches enabled if the platform
1046port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1047called by the primary CPU.
1048
1049This function is called by the PSCI initialization code. Its purpose is to
1050return the state of an affinity instance. The affinity instance is determined by
1051the affinity ID at a given `affinity level` (specified by the first argument)
1052and an `MPIDR` (specified by the second argument). The state can be one of
1053`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
1054system topologies where certain affinity instances are unimplemented. For
1055example, consider a platform that implements a single cluster with 4 CPUs and
1056another CPU implemented directly on the interconnect with the cluster. The
1057`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
1058CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
1059is missing but needs to be accounted for to reach this single CPU in the
1060topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
1061
1062
1063### Function : plat_get_max_afflvl() [mandatory]
1064
1065 Argument : void
1066 Return : int
1067
1068This function may execute with the MMU and data caches enabled if the platform
1069port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1070called by the primary CPU.
1071
1072This function is called by the PSCI implementation both during cold and warm
1073boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001074operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001075likely that hardware will implement fewer affinity levels. This function allows
1076the PSCI implementation to consider only those affinity levels in the system
1077that the platform implements. For example, the Base AEM FVP implements two
1078clusters with a configurable number of CPUs. It reports the maximum affinity
1079level as 1, resulting in PSCI power control up to the cluster level.
1080
1081
1082### Function : platform_setup_pm() [mandatory]
1083
Sandrine Bailleux44804252014-08-06 11:27:23 +01001084 Argument : const plat_pm_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001085 Return : int
1086
1087This function may execute with the MMU and data caches enabled if the platform
1088port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1089called by the primary CPU.
1090
1091This function is called by PSCI initialization code. Its purpose is to export
1092handler routines for platform-specific power management actions by populating
1093the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1094
1095A description of each member of this structure is given below. Please refer to
Sandrine Bailleux44804252014-08-06 11:27:23 +01001096the ARM FVP specific implementation of these handlers in [plat/fvp/fvp_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001097as an example. A platform port may choose not implement some of the power
Sandrine Bailleux44804252014-08-06 11:27:23 +01001098management operations.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001099
1100#### plat_pm_ops.affinst_standby()
1101
1102Perform the platform-specific setup to enter the standby state indicated by the
1103passed argument.
1104
1105#### plat_pm_ops.affinst_on()
1106
1107Perform the platform specific setup to power on an affinity instance, specified
1108by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1109`state` (fifth argument) contains the current state of that affinity instance
1110(ON or OFF). This is useful to determine whether any action must be taken. For
1111example, while powering on a CPU, the cluster that contains this CPU might
1112already be in the ON state. The platform decides what actions must be taken to
1113transition from the current state to the target state (indicated by the power
1114management operation).
1115
1116#### plat_pm_ops.affinst_off()
1117
1118Perform the platform specific setup to power off an affinity instance in the
1119`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1120implementation.
1121
1122The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1123(third argument) have a similar meaning as described in the `affinst_on()`
1124operation. They are used to identify the affinity instance on which the call
1125is made and its current state. This gives the platform port an indication of the
1126state transition it must make to perform the requested action. For example, if
1127the calling CPU is the last powered on CPU in the cluster, after powering down
1128affinity level 0 (CPU), the platform port should power down affinity level 1
1129(the cluster) as well.
1130
Achin Gupta4f6ad662013-10-25 09:08:21 +01001131#### plat_pm_ops.affinst_suspend()
1132
1133Perform the platform specific setup to power off an affinity instance in the
1134`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1135implementation.
1136
1137The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1138(fifth argument) have a similar meaning as described in the `affinst_on()`
1139operation. They are used to identify the affinity instance on which the call
1140is made and its current state. This gives the platform port an indication of the
1141state transition it must make to perform the requested action. For example, if
1142the calling CPU is the last powered on CPU in the cluster, after powering down
1143affinity level 0 (CPU), the platform port should power down affinity level 1
1144(the cluster) as well.
1145
1146The difference between turning an affinity instance off versus suspending it
1147is that in the former case, the affinity instance is expected to re-initialize
1148its state when its next powered on (see `affinst_on_finish()`). In the latter
1149case, the affinity instance is expected to save enough state so that it can
1150resume execution by restoring this state when its powered on (see
1151`affinst_suspend_finish()`).
1152
Achin Gupta4f6ad662013-10-25 09:08:21 +01001153#### plat_pm_ops.affinst_on_finish()
1154
1155This function is called by the PSCI implementation after the calling CPU is
1156powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1157It performs the platform-specific setup required to initialize enough state for
1158this CPU to enter the normal world and also provide secure runtime firmware
1159services.
1160
1161The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1162(third argument) have a similar meaning as described in the previous operations.
1163
Achin Gupta4f6ad662013-10-25 09:08:21 +01001164#### plat_pm_ops.affinst_on_suspend()
1165
1166This function is called by the PSCI implementation after the calling CPU is
1167powered on and released from reset in response to an asynchronous wakeup
1168event, for example a timer interrupt that was programmed by the CPU during the
1169`CPU_SUSPEND` call. It performs the platform-specific setup required to
1170restore the saved state for this CPU to resume execution in the normal world
1171and also provide secure runtime firmware services.
1172
1173The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1174(third argument) have a similar meaning as described in the previous operations.
1175
Achin Gupta4f6ad662013-10-25 09:08:21 +01001176BL3-1 platform initialization code must also detect the system topology and
1177the state of each affinity instance in the topology. This information is
1178critical for the PSCI runtime service to function correctly. More details are
1179provided in the description of the `plat_get_aff_count()` and
1180`plat_get_aff_state()` functions above.
1181
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010011823.4 Interrupt Management framework (in BL3-1)
1183----------------------------------------------
1184BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1185generated in either security state and targeted to EL1 or EL2 in the non-secure
1186state or EL3/S-EL1 in the secure state. The design of this framework is
1187described in the [IMF Design Guide]
1188
1189A platform should export the following APIs to support the IMF. The following
1190text briefly describes each api and its implementation on the FVP port. The API
1191implementation depends upon the type of interrupt controller present in the
1192platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1193per the version 2.0 of the [ARM GIC Architecture Specification]
1194
1195### Function : plat_interrupt_type_to_line() [mandatory]
1196
1197 Argument : uint32_t, uint32_t
1198 Return : uint32_t
1199
1200The ARM processor signals an interrupt exception either through the IRQ or FIQ
1201interrupt line. The specific line that is signaled depends on how the interrupt
1202controller (IC) reports different interrupt types from an execution context in
1203either security state. The IMF uses this API to determine which interrupt line
1204the platform IC uses to signal each type of interrupt supported by the framework
1205from a given security state.
1206
1207The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1208Guide]) indicating the target type of the interrupt, the second parameter is the
1209security state of the originating execution context. The return result is the
1210bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1211FIQ=2.
1212
1213The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1214Non-secure interrupts as IRQs from either security state.
1215
1216
1217### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1218
1219 Argument : void
1220 Return : uint32_t
1221
1222This API returns the type of the highest priority pending interrupt at the
1223platform IC. The IMF uses the interrupt type to retrieve the corresponding
1224handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1225pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1226`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1227
1228The FVP port reads the _Highest Priority Pending Interrupt Register_
1229(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1230depends upon the id value as follows.
1231
12321. id < 1022 is reported as a S-EL1 interrupt
12332. id = 1022 is reported as a Non-secure interrupt.
12343. id = 1023 is reported as an invalid interrupt type.
1235
1236
1237### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1238
1239 Argument : void
1240 Return : uint32_t
1241
1242This API returns the id of the highest priority pending interrupt at the
1243platform IC. The IMF passes the id returned by this API to the registered
1244handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1245is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1246
1247The FVP port reads the _Highest Priority Pending Interrupt Register_
1248(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1249returned by API depends upon the value of the id read from the interrupt
1250controller as follows.
1251
12521. id < 1022. id is returned as is.
12532. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1254 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1255 id is returned by the API.
12563. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1257
1258
1259### Function : plat_ic_acknowledge_interrupt() [mandatory]
1260
1261 Argument : void
1262 Return : uint32_t
1263
1264This API is used by the CPU to indicate to the platform IC that processing of
1265the highest pending interrupt has begun. It should return the id of the
1266interrupt which is being processed.
1267
1268The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1269changes the state of the highest priority pending interrupt from pending to
1270active in the interrupt controller. It returns the value read from the
1271`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1272
1273The TSP uses this API to start processing of the secure physical timer
1274interrupt.
1275
1276
1277### Function : plat_ic_end_of_interrupt() [mandatory]
1278
1279 Argument : uint32_t
1280 Return : void
1281
1282This API is used by the CPU to indicate to the platform IC that processing of
1283the interrupt corresponding to the id (passed as the parameter) has
1284finished. The id should be the same as the id returned by the
1285`plat_ic_acknowledge_interrupt()` API.
1286
1287The FVP port writes the id to the _End of Interrupt Register_
1288(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1289controller.
1290
1291The TSP uses this API to finish processing of the secure physical timer
1292interrupt.
1293
1294
1295### Function : plat_ic_get_interrupt_type() [mandatory]
1296
1297 Argument : uint32_t
1298 Return : uint32_t
1299
1300This API returns the type of the interrupt id passed as the parameter.
1301`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1302interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1303returned depending upon how the interrupt has been configured by the platform
1304IC.
1305
1306The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1307interrupts as Group1 interrupts. It reads the group value corresponding to the
1308interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1309uses the group value to determine the type of interrupt.
1310
Soby Mathewc67b09b2014-07-14 16:57:23 +010013113.5 Crash Reporting mechanism (in BL3-1)
1312----------------------------------------------
1313BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001314of the CPU to enable quick crash analysis and debugging. It requires that a
1315console is designated as the crash console by the platform which will be used to
1316print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001317
Sandrine Bailleux44804252014-08-06 11:27:23 +01001318The following functions must be implemented by the platform if it wants crash
1319reporting mechanism in BL3-1. The functions are implemented in assembly so that
1320they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001321
1322### Function : plat_crash_console_init
1323
1324 Argument : void
1325 Return : int
1326
Sandrine Bailleux44804252014-08-06 11:27:23 +01001327This API is used by the crash reporting mechanism to initialize the crash
1328console. It should only use the general purpose registers x0 to x2 to do the
1329initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001330
Sandrine Bailleux44804252014-08-06 11:27:23 +01001331The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001332console_core_init() to initialize the console.
1333
1334### Function : plat_crash_console_putc
1335
1336 Argument : int
1337 Return : int
1338
1339This API is used by the crash reporting mechanism to print a character on the
1340designated crash console. It should only use general purpose registers x1 and
1341x2 to do its work. The parameter and the return value are in general purpose
1342register x0.
1343
Sandrine Bailleux44804252014-08-06 11:27:23 +01001344The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001345console_core_putc() to print the character on the console.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001346
Soby Mathew27713fb2014-09-08 17:51:01 +010013474. Build flags
1348---------------
1349
1350There are some build flags which can be defined by the platform to control
1351inclusion or exclusion of certain BL stages from the FIP image. These flags
1352need to be defined in the platform makefile which will get included by the
1353build system.
1354
1355* **NEED_BL30**
1356 This flag if defined by the platform mandates that a BL3-0 binary should
1357 be included in the FIP image. The path to the BL3-0 binary can be specified
1358 by the `BL30` build option (see build options in the [User Guide]).
1359
1360* **NEED_BL33**
1361 By default, this flag is defined `yes` by the build system and `BL33`
1362 build option should be supplied as a build option. The platform has the option
1363 of excluding the BL3-3 image in the `fip` image by defining this flag to
1364 `no`.
1365
13665. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001367-------------
1368
1369To avoid subtle toolchain behavioral dependencies, the header files provided
1370by the compiler are not used. The software is built with the `-nostdinc` flag
1371to ensure no headers are included from the toolchain inadvertently. Instead the
1372required headers are included in the ARM Trusted Firmware source tree. The
1373library only contains those C library definitions required by the local
1374implementation. If more functionality is required, the needed library functions
1375will need to be added to the local implementation.
1376
1377Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1378headers have been cut down in order to simplify the implementation. In order to
1379minimize changes to the header files, the [FreeBSD] layout has been maintained.
1380The generic C library definitions can be found in `include/stdlib` with more
1381system and machine specific declarations in `include/stdlib/sys` and
1382`include/stdlib/machine`.
1383
1384The local C library implementations can be found in `lib/stdlib`. In order to
1385extend the C library these files may need to be modified. It is recommended to
1386use a release version of [FreeBSD] as a starting point.
1387
1388The C library header files in the [FreeBSD] source tree are located in the
1389`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1390can be found in the `sys/<machine-type>` directories. These files define things
1391like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1392port for [FreeBSD] does not yet exist, the machine specific definitions are
1393based on existing machine types with similar properties (for example SPARC64).
1394
1395Where possible, C library function implementations were taken from [FreeBSD]
1396as found in the `lib/libc` directory.
1397
1398A copy of the [FreeBSD] sources can be downloaded with `git`.
1399
1400 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1401
1402
Soby Mathew27713fb2014-09-08 17:51:01 +010014036. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001404-----------------------------
1405
1406In order to improve platform independence and portability an storage abstraction
1407layer is used to load data from non-volatile platform storage.
1408
1409Each platform should register devices and their drivers via the Storage layer.
1410These drivers then need to be initialized by bootloader phases as
1411required in their respective `blx_platform_setup()` functions. Currently
1412storage access is only required by BL1 and BL2 phases. The `load_image()`
1413function uses the storage layer to access non-volatile platform storage.
1414
1415It is mandatory to implement at least one storage driver. For the FVP the
1416Firmware Image Package(FIP) driver is provided as the default means to load data
1417from storage (see the "Firmware Image Package" section in the [User Guide]).
1418The storage layer is described in the header file `include/io_storage.h`. The
1419implementation of the common library is in `lib/io_storage.c` and the driver
1420files are located in `drivers/io/`.
1421
1422Each IO driver must provide `io_dev_*` structures, as described in
1423`drivers/io/io_driver.h`. These are returned via a mandatory registration
1424function that is called on platform initialization. The semi-hosting driver
1425implementation in `io_semihosting.c` can be used as an example.
1426
1427The Storage layer provides mechanisms to initialize storage devices before
1428IO operations are called. The basic operations supported by the layer
1429include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1430Drivers do not have to implement all operations, but each platform must
1431provide at least one driver for a device capable of supporting generic
1432operations such as loading a bootloader image.
1433
1434The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001435firmware. These images are specified by using their names, as defined in
1436[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1437then returns a reference to a device and a driver-specific `spec` which will be
1438understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001439
1440The layer is designed in such a way that is it possible to chain drivers with
1441other drivers. For example, file-system drivers may be implemented on top of
1442physical block devices, both represented by IO devices with corresponding
1443drivers. In such a case, the file-system "binding" with the block device may
1444be deferred until the file-system device is initialised.
1445
1446The abstraction currently depends on structures being statically allocated
1447by the drivers and callers, as the system does not yet provide a means of
1448dynamically allocating memory. This may also have the affect of limiting the
1449amount of open resources per driver.
1450
1451
Achin Gupta4f6ad662013-10-25 09:08:21 +01001452- - - - - - - - - - - - - - - - - - - - - - - - - -
1453
Dan Handleye83b0ca2014-01-14 18:17:09 +00001454_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001455
1456
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001457[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1458[IMF Design Guide]: interrupt-framework-design.md
1459[User Guide]: user-guide.md
1460[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001461
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001462[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1463[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001464[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1465[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001466[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1467[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1468[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001469[include/plat/common/platform.h]: ../include/plat/common/platform.h