blob: 7831a278bcef05435e0f3e3607d62f02541df25e [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
Vikram Kanigirie452cd82014-05-23 15:56:12 +010010 * Handling reset
Achin Gupta4f6ad662013-10-25 09:08:21 +010011 * Common optional modifications
123. Boot Loader stage specific modifications
13 * Boot Loader stage 1 (BL1)
14 * Boot Loader stage 2 (BL2)
15 * Boot Loader stage 3-1 (BL3-1)
16 * PSCI implementation (in BL3-1)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017 * Interrupt Management framework (in BL3-1)
Soby Mathewc67b09b2014-07-14 16:57:23 +010018 * Crash Reporting mechanism (in BL3-1)
Soby Mathew27713fb2014-09-08 17:51:01 +0100194. Build flags
205. C Library
216. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
23- - - - - - - - - - - - - - - - - -
24
251. Introduction
26----------------
27
28Porting the ARM Trusted Firmware to a new platform involves making some
29mandatory and optional modifications for both the cold and warm boot paths.
30Modifications consist of:
31
32* Implementing a platform-specific function or variable,
33* Setting up the execution context in a certain way, or
34* Defining certain constants (for example #defines).
35
Dan Handleyb68954c2014-05-29 12:30:24 +010036The platform-specific functions and variables are all declared in
37[include/plat/common/platform.h]. The firmware provides a default implementation
38of variables and functions to fulfill the optional requirements. These
39implementations are all weakly defined; they are provided to ease the porting
40effort. Each platform port can override them with its own implementation if the
41default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010042
43Some modifications are common to all Boot Loader (BL) stages. Section 2
44discusses these in detail. The subsequent sections discuss the remaining
45modifications for each BL stage in detail.
46
47This document should be read in conjunction with the ARM Trusted Firmware
48[User Guide].
49
50
512. Common modifications
52------------------------
53
54This section covers the modifications that should be made by the platform for
55each BL stage to correctly port the firmware stack. They are categorized as
56either mandatory or optional.
57
58
592.1 Common mandatory modifications
60----------------------------------
61A platform port must enable the Memory Management Unit (MMU) with identity
62mapped page tables, and enable both the instruction and data caches for each BL
63stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
64specific architecture setup function, for example `blX_plat_arch_setup()`.
65
66Each platform must allocate a block of identity mapped secure memory with
67Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
68memory is identified by the section name `tzfw_coherent_mem` so that its
69possible for the firmware to place variables in it using the following C code
70directive:
71
72 __attribute__ ((section("tzfw_coherent_mem")))
73
74Or alternatively the following assembler code directive:
75
76 .section tzfw_coherent_mem
77
78The `tzfw_coherent_mem` section is used to allocate any data structures that are
79accessed both when a CPU is executing with its MMU and caches enabled, and when
80it's running with its MMU and caches disabled. Examples are given below.
81
82The following variables, functions and constants must be defined by the platform
83for the firmware to work correctly.
84
85
Dan Handleyb68954c2014-05-29 12:30:24 +010086### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Dan Handleyb68954c2014-05-29 12:30:24 +010088Each platform must ensure that a header file of this name is in the system
89include path with the following constants defined. This may require updating the
90list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
91file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
James Morrisseyba3155b2013-10-29 10:56:46 +000093* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010094
95 Defines the linker format used by the platform, for example
96 `elf64-littleaarch64` used by the FVP.
97
James Morrisseyba3155b2013-10-29 10:56:46 +000098* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100 Defines the processor architecture for the linker by the platform, for
101 example `aarch64` used by the FVP.
102
James Morrisseyba3155b2013-10-29 10:56:46 +0000103* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
105 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000106 by [plat/common/aarch64/platform_mp_stack.S] and
107 [plat/common/aarch64/platform_up_stack.S].
108
James Morrisseyba3155b2013-10-29 10:56:46 +0000109* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
111 Defines the character string printed by BL1 upon entry into the `bl1_main()`
112 function.
113
James Morrisseyba3155b2013-10-29 10:56:46 +0000114* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000117 BL1 to load BL2 into secure memory from non-volatile storage.
118
119* **#define : BL31_IMAGE_NAME**
120
121 Name of the BL3-1 binary image on the host file-system. This name is used by
122 BL2 to load BL3-1 into secure memory from platform storage.
123
124* **#define : BL33_IMAGE_NAME**
125
126 Name of the BL3-3 binary image on the host file-system. This name is used by
127 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the size (in bytes) of the largest cache line across all the cache
132 levels in the platform.
133
James Morrisseyba3155b2013-10-29 10:56:46 +0000134* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135
136 Defines the total number of clusters implemented by the platform in the
137 system.
138
James Morrisseyba3155b2013-10-29 10:56:46 +0000139* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
141 Defines the total number of CPUs implemented by the platform across all
142 clusters in the system.
143
James Morrisseyba3155b2013-10-29 10:56:46 +0000144* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100145
146 Defines the maximum number of CPUs that can be implemented within a cluster
147 on the platform.
148
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100149* **#define : PLATFORM_NUM_AFFS**
150
151 Defines the total number of nodes in the affinity heirarchy at all affinity
152 levels used by the platform.
153
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100154* **#define : BL1_RO_BASE**
155
156 Defines the base address in secure ROM where BL1 originally lives. Must be
157 aligned on a page-size boundary.
158
159* **#define : BL1_RO_LIMIT**
160
161 Defines the maximum address in secure ROM that BL1's actual content (i.e.
162 excluding any data section allocated at runtime) can occupy.
163
164* **#define : BL1_RW_BASE**
165
166 Defines the base address in secure RAM where BL1's read-write data will live
167 at runtime. Must be aligned on a page-size boundary.
168
169* **#define : BL1_RW_LIMIT**
170
171 Defines the maximum address in secure RAM that BL1's read-write data can
172 occupy at runtime.
173
James Morrisseyba3155b2013-10-29 10:56:46 +0000174* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
176 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000177 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100179* **#define : BL2_LIMIT**
180
181 Defines the maximum address in secure RAM that the BL2 image can occupy.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100188* **#define : BL31_LIMIT**
189
190 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
191
Harry Liebeld265bd72014-01-31 19:04:10 +0000192* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100193
Harry Liebeld265bd72014-01-31 19:04:10 +0000194 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
195 image. Must be aligned on a page-size boundary.
196
Dan Handley5a06bb72014-08-04 11:41:20 +0100197If a BL3-2 image is supported by the platform, the following constants must
198also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100199
Dan Handley5a06bb72014-08-04 11:41:20 +0100200* **#define : BL32_IMAGE_NAME**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100201
Dan Handley5a06bb72014-08-04 11:41:20 +0100202 Name of the BL3-2 binary image on the host file-system. This name is used by
203 BL2 to load BL3-2 into secure memory from platform storage.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100204
205* **#define : BL32_BASE**
206
207 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100208 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100209
210* **#define : BL32_LIMIT**
211
Dan Handley5a06bb72014-08-04 11:41:20 +0100212 Defines the maximum address that the BL3-2 image can occupy.
213
214If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
215platform, the following constants must also be defined:
216
217* **#define : TSP_SEC_MEM_BASE**
218
219 Defines the base address of the secure memory used by the TSP image on the
220 platform. This must be at the same address or below `BL32_BASE`.
221
222* **#define : TSP_SEC_MEM_SIZE**
223
224 Defines the size of the secure memory used by the BL3-2 image on the
225 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
226 the memory required by the BL3-2 image, defined by `BL32_BASE` and
227 `BL32_LIMIT`.
228
229* **#define : TSP_IRQ_SEC_PHY_TIMER**
230
231 Defines the ID of the secure physical generic timer interrupt used by the
232 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100233
Dan Handley6d16ce02014-08-04 18:31:43 +0100234If the platform port uses the IO storage framework, the following constants
235must also be defined:
236
237* **#define : MAX_IO_DEVICES**
238
239 Defines the maximum number of registered IO devices. Attempting to register
240 more devices than this value using `io_register_device()` will fail with
241 IO_RESOURCES_EXHAUSTED.
242
243* **#define : MAX_IO_HANDLES**
244
245 Defines the maximum number of open IO handles. Attempting to open more IO
246 entities than this value using `io_open()` will fail with
247 IO_RESOURCES_EXHAUSTED.
248
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100249The following constants are optional. They should be defined when the platform
250memory layout implies some image overlaying like on FVP.
251
252* **#define : BL31_PROGBITS_LIMIT**
253
254 Defines the maximum address in secure RAM that the BL3-1's progbits sections
255 can occupy.
256
Dan Handley5a06bb72014-08-04 11:41:20 +0100257* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100258
259 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100260
Dan Handleyb68954c2014-05-29 12:30:24 +0100261### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100262
Dan Handleyb68954c2014-05-29 12:30:24 +0100263Each platform must ensure a file of this name is in the system include path with
264the following macro defined. In the ARM FVP port, this file is found in
265[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100266
267* **Macro : plat_print_gic_regs**
268
269 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100270 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100271 this macro can be defined to be empty in case GIC register reporting is
272 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100273
Soby Mathew8c106902014-07-16 09:23:52 +0100274* **Macro : plat_print_interconnect_regs**
275
276 This macro allows the crash reporting routine to print interconnect registers
277 in case of an unhandled exception in BL3-1. This aids in debugging and
278 this macro can be defined to be empty in case interconnect register reporting
279 is not desired. In the ARM FVP port, the CCI snoop control registers are
280 reported.
281
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282### Other mandatory modifications
283
James Morrisseyba3155b2013-10-29 10:56:46 +0000284The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000286[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100288* **Function : uint64_t plat_get_syscnt_freq(void)**
289
290 This function is used by the architecture setup code to retrieve the
291 counter frequency for the CPU's generic timer. This value will be
292 programmed into the `CNTFRQ_EL0` register.
293 In the ARM FVP port, it returns the base frequency of the system counter,
294 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000296
Vikram Kanigirie452cd82014-05-23 15:56:12 +01002972.2 Handling Reset
298------------------
299
300BL1 by default implements the reset vector where execution starts from a cold
301or warm boot. BL3-1 can be optionally set as a reset vector using the
302RESET_TO_BL31 make variable.
303
304For each CPU, the reset vector code is responsible for the following tasks:
305
3061. Distinguishing between a cold boot and a warm boot.
307
3082. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
309 the CPU is placed in a platform-specific state until the primary CPU
310 performs the necessary steps to remove it from this state.
311
3123. In the case of a warm boot, ensuring that the CPU jumps to a platform-
313 specific address in the BL3-1 image in the same processor mode as it was
314 when released from reset.
315
316The following functions need to be implemented by the platform port to enable
317reset vector code to perform the above tasks.
318
319
320### Function : platform_get_entrypoint() [mandatory]
321
322 Argument : unsigned long
323 Return : unsigned int
324
325This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
326is identified by its `MPIDR`, which is passed as the argument. The function is
327responsible for distinguishing between a warm and cold reset using platform-
328specific means. If it's a warm reset then it returns the entrypoint into the
329BL3-1 image that the CPU must jump to. If it's a cold reset then this function
330must return zero.
331
332This function is also responsible for implementing a platform-specific mechanism
333to handle the condition where the CPU has been warm reset but there is no
334entrypoint to jump to.
335
336This function does not follow the Procedure Call Standard used by the
337Application Binary Interface for the ARM 64-bit architecture. The caller should
338not assume that callee saved registers are preserved across a call to this
339function.
340
341This function fulfills requirement 1 and 3 listed above.
342
343
344### Function : plat_secondary_cold_boot_setup() [mandatory]
345
346 Argument : void
347 Return : void
348
349This function is called with the MMU and data caches disabled. It is responsible
350for placing the executing secondary CPU in a platform-specific state until the
351primary CPU performs the necessary actions to bring it out of that state and
352allow entry into the OS.
353
354In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
355responsible for powering up the secondary CPU when normal world software
356requires them.
357
358This function fulfills requirement 2 above.
359
360
Juan Castillo53fdceb2014-07-16 15:53:43 +0100361### Function : platform_is_primary_cpu() [mandatory]
362
363 Argument : unsigned long
364 Return : unsigned int
365
366This function identifies a CPU by its `MPIDR`, which is passed as the argument,
367to determine whether this CPU is the primary CPU or a secondary CPU. A return
368value of zero indicates that the CPU is not the primary CPU, while a non-zero
369return value indicates that the CPU is the primary CPU.
370
371
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100372### Function : platform_mem_init() [mandatory]
373
374 Argument : void
375 Return : void
376
377This function is called before any access to data is made by the firmware, in
378order to carry out any essential memory initialization.
379
380The ARM FVP port uses this function to initialize the mailbox memory used for
381providing the warm-boot entry-point addresses.
382
383
384
3852.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100386---------------------------------
387
388The following are helper functions implemented by the firmware that perform
389common platform-specific tasks. A platform may choose to override these
390definitions.
391
392
393### Function : platform_get_core_pos()
394
395 Argument : unsigned long
396 Return : int
397
398A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
399can be used as a CPU-specific linear index into blocks of memory (for example
400while allocating per-CPU stacks). This routine contains a simple mechanism
401to perform this conversion, using the assumption that each cluster contains a
402maximum of 4 CPUs:
403
404 linear index = cpu_id + (cluster_id * 4)
405
406 cpu_id = 8-bit value in MPIDR at affinity level 0
407 cluster_id = 8-bit value in MPIDR at affinity level 1
408
409
Achin Gupta4f6ad662013-10-25 09:08:21 +0100410### Function : platform_set_stack()
411
412 Argument : unsigned long
413 Return : void
414
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000415This function sets the current stack pointer to the normal memory stack that
416has been allocated for the CPU specificed by MPIDR. For BL images that only
417require a stack for the primary CPU the parameter is ignored. The size of
418the stack allocated to each CPU is specified by the platform defined constant
419`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100420
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000421Common implementations of this function for the UP and MP BL images are
422provided in [plat/common/aarch64/platform_up_stack.S] and
423[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100424
425
Achin Guptac8afc782013-11-25 18:45:02 +0000426### Function : platform_get_stack()
427
428 Argument : unsigned long
429 Return : unsigned long
430
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000431This function returns the base address of the normal memory stack that
432has been allocated for the CPU specificed by MPIDR. For BL images that only
433require a stack for the primary CPU the parameter is ignored. The size of
434the stack allocated to each CPU is specified by the platform defined constant
435`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000436
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000437Common implementations of this function for the UP and MP BL images are
438provided in [plat/common/aarch64/platform_up_stack.S] and
439[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000440
441
Achin Gupta4f6ad662013-10-25 09:08:21 +0100442### Function : plat_report_exception()
443
444 Argument : unsigned int
445 Return : void
446
447A platform may need to report various information about its status when an
448exception is taken, for example the current exception level, the CPU security
449state (secure/non-secure), the exception type, and so on. This function is
450called in the following circumstances:
451
452* In BL1, whenever an exception is taken.
453* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100454
455The default implementation doesn't do anything, to avoid making assumptions
456about the way the platform displays its status information.
457
458This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000459exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100460that these constants are not related to any architectural exception code; they
461are just an ARM Trusted Firmware convention.
462
463
Soby Mathew24fb8382014-08-14 12:22:32 +0100464### Function : plat_reset_handler()
465
466 Argument : void
467 Return : void
468
469A platform may need to do additional initialization after reset. This function
470allows the platform to do the platform specific intializations. Platform
471specific errata workarounds could also be implemented here. The api should
472preserve the value in x10 register as it is used by the caller to store the
473return address.
474
475The default implementation doesn't do anything.
476
Soby Mathewadd40352014-08-14 12:49:05 +0100477### Function : plat_disable_acp()
478
479 Argument : void
480 Return : void
481
482This api allows a platform to disable the Accelerator Coherency Port (if
483present) during a cluster power down sequence. The default weak implementation
484doesn't do anything. Since this api is called during the power down sequence,
485it has restrictions for stack usage and it can use the registers x0 - x17 as
486scratch registers. It should preserve the value in x18 register as it is used
487by the caller to store the return address.
488
Soby Mathew24fb8382014-08-14 12:22:32 +0100489
Achin Gupta4f6ad662013-10-25 09:08:21 +01004903. Modifications specific to a Boot Loader stage
491-------------------------------------------------
492
4933.1 Boot Loader Stage 1 (BL1)
494-----------------------------
495
496BL1 implements the reset vector where execution starts from after a cold or
497warm boot. For each CPU, BL1 is responsible for the following tasks:
498
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004991. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100500
5012. In the case of a cold boot and the CPU being the primary CPU, ensuring that
502 only this CPU executes the remaining BL1 code, including loading and passing
503 control to the BL2 stage.
504
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005053. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506 address specified by the platform defined constant `BL2_BASE`.
507
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005084. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100509 accessible by BL2 immediately upon entry.
510
511 meminfo.total_base = Base address of secure RAM visible to BL2
512 meminfo.total_size = Size of secure RAM visible to BL2
513 meminfo.free_base = Base address of secure RAM available for
514 allocation to BL2
515 meminfo.free_size = Size of secure RAM available for allocation to BL2
516
517 BL1 places this `meminfo` structure at the beginning of the free memory
518 available for its use. Since BL1 cannot allocate memory dynamically at the
519 moment, its free memory will be available for BL2's use as-is. However, this
520 means that BL2 must read the `meminfo` structure before it starts using its
521 free memory (this is discussed in Section 3.2).
522
523 In future releases of the ARM Trusted Firmware it will be possible for
524 the platform to decide where it wants to place the `meminfo` structure for
525 BL2.
526
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100527 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100528 BL2 `meminfo` structure. The platform may override this implementation, for
529 example if the platform wants to restrict the amount of memory visible to
530 BL2. Details of how to do this are given below.
531
532The following functions need to be implemented by the platform port to enable
533BL1 to perform the above tasks.
534
535
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100536### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100537
538 Argument : void
539 Return : void
540
Achin Gupta4f6ad662013-10-25 09:08:21 +0100541This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100542platform requires. Platform-specific setup might include configuration of
543memory controllers, configuration of the interconnect to allow the cluster
544to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100545
546In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100547primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100548
549This function helps fulfill requirement 2 above.
550
551
552### Function : bl1_platform_setup() [mandatory]
553
554 Argument : void
555 Return : void
556
557This function executes with the MMU and data caches enabled. It is responsible
558for performing any remaining platform-specific setup that can occur after the
559MMU and data cache have been enabled.
560
Harry Liebeld265bd72014-01-31 19:04:10 +0000561This function is also responsible for initializing the storage abstraction layer
562which is used to load further bootloader images.
563
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100564This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100565
566
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000567### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100568
569 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000570 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100571
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000572This function should only be called on the cold boot path. It executes with the
573MMU and data caches enabled. The pointer returned by this function must point to
574a `meminfo` structure containing the extents and availability of secure RAM for
575the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576
577 meminfo.total_base = Base address of secure RAM visible to BL1
578 meminfo.total_size = Size of secure RAM visible to BL1
579 meminfo.free_base = Base address of secure RAM available for allocation
580 to BL1
581 meminfo.free_size = Size of secure RAM available for allocation to BL1
582
583This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
584populates a similar structure to tell BL2 the extents of memory available for
585its own use.
586
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100587This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100588
589
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100590### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100591
592 Argument : meminfo *, meminfo *, unsigned int, unsigned long
593 Return : void
594
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100595BL1 needs to tell the next stage the amount of secure RAM available
596for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100597structure.
598
599Depending upon where BL2 has been loaded in secure RAM (determined by
600`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
601BL1 also ensures that its data sections resident in secure RAM are not visible
602to BL2. An illustration of how this is done in the ARM FVP port is given in the
603[User Guide], in the Section "Memory layout on Base FVP".
604
605
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100606### Function : bl1_plat_set_bl2_ep_info() [mandatory]
607
608 Argument : image_info *, entry_point_info *
609 Return : void
610
611This function is called after loading BL2 image and it can be used to overwrite
612the entry point set by loader and also set the security state and SPSR which
613represents the entry point system state for BL2.
614
615On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
616
617
Achin Gupta4f6ad662013-10-25 09:08:21 +01006183.2 Boot Loader Stage 2 (BL2)
619-----------------------------
620
621The BL2 stage is executed only by the primary CPU, which is determined in BL1
622using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
623`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
624
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006251. (Optional) Loading the BL3-0 binary image (if present) from platform
626 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
627 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
628 The platform also defines the address in memory where BL3-0 is loaded
629 through the optional constant `BL30_BASE`. BL2 uses this information
630 to determine if there is enough memory to load the BL3-0 image.
631 Subsequent handling of the BL3-0 image is platform-specific and is
632 implemented in the `bl2_plat_handle_bl30()` function.
633 If `BL30_BASE` is not defined then this step is not performed.
634
6352. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000636 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
637 by BL1. This structure allows BL2 to calculate how much secure RAM is
638 available for its use. The platform also defines the address in secure RAM
639 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
640 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100641
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006423. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100643 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100644 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
645 The platform also defines the address in memory where BL3-2 is loaded
646 through the optional constant `BL32_BASE`. BL2 uses this information
647 to determine if there is enough memory to load the BL3-2 image.
648 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000649
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006504. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100651 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100652 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100653 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000654
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006555. Loading the normal world BL3-3 binary image into non-secure DRAM from
656 platform storage and arranging for BL3-1 to pass control to this image. This
657 address is determined using the `plat_get_ns_image_entrypoint()` function
658 described below.
659
6606. BL2 populates an `entry_point_info` structure in memory provided by the
661 platform with information about how BL3-1 should pass control to the
662 other BL images.
663
Achin Gupta4f6ad662013-10-25 09:08:21 +0100664The following functions must be implemented by the platform port to enable BL2
665to perform the above tasks.
666
667
668### Function : bl2_early_platform_setup() [mandatory]
669
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100670 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100671 Return : void
672
673This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100674by the primary CPU. The arguments to this function is the address of the
675`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100676
677The platform must copy the contents of the `meminfo` structure into a private
678variable as the original memory may be subsequently overwritten by BL2. The
679copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000680`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100681
682
683### Function : bl2_plat_arch_setup() [mandatory]
684
685 Argument : void
686 Return : void
687
688This function executes with the MMU and data caches disabled. It is only called
689by the primary CPU.
690
691The purpose of this function is to perform any architectural initialization
692that varies across platforms, for example enabling the MMU (since the memory
693map differs across platforms).
694
695
696### Function : bl2_platform_setup() [mandatory]
697
698 Argument : void
699 Return : void
700
701This function may execute with the MMU and data caches enabled if the platform
702port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
703called by the primary CPU.
704
Achin Guptae4d084e2014-02-19 17:18:23 +0000705The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100706specific to BL2. Platform security components are configured if required.
707For the Base FVP the TZC-400 TrustZone controller is configured to only
708grant non-secure access to DRAM. This avoids aliasing between secure and
709non-secure accesses in the TLB and cache - secure execution states can use
710the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100711
Harry Liebeld265bd72014-01-31 19:04:10 +0000712This function is also responsible for initializing the storage abstraction layer
713which is used to load further bootloader images.
714
Achin Gupta4f6ad662013-10-25 09:08:21 +0100715
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000716### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717
718 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000719 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100720
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000721This function should only be called on the cold boot path. It may execute with
722the MMU and data caches enabled if the platform port does the necessary
723initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100724
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000725The purpose of this function is to return a pointer to a `meminfo` structure
726populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100727`bl2_early_platform_setup()` above.
728
729
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100730### Function : bl2_plat_get_bl30_meminfo() [mandatory]
731
732 Argument : meminfo *
733 Return : void
734
735This function is used to get the memory limits where BL2 can load the
736BL3-0 image. The meminfo provided by this is used by load_image() to
737validate whether the BL3-0 image can be loaded within the given
738memory from the given base.
739
740
741### Function : bl2_plat_handle_bl30() [mandatory]
742
743 Argument : image_info *
744 Return : int
745
746This function is called after loading BL3-0 image and it is used to perform any
747platform-specific actions required to handle the SCP firmware. Typically it
748transfers the image into SCP memory using a platform-specific protocol and waits
749until SCP executes it and signals to the Application Processor (AP) for BL2
750execution to continue.
751
752This function returns 0 on success, a negative error code otherwise.
753
754
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100755### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000756
757 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100758 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000759
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100760BL2 platform code needs to return a pointer to a `bl31_params` structure it
761will use for passing information to BL3-1. The `bl31_params` structure carries
762the following information.
763 - Header describing the version information for interpreting the bl31_param
764 structure
765 - Information about executing the BL3-3 image in the `bl33_ep_info` field
766 - Information about executing the BL3-2 image in the `bl32_ep_info` field
767 - Information about the type and extents of BL3-1 image in the
768 `bl31_image_info` field
769 - Information about the type and extents of BL3-2 image in the
770 `bl32_image_info` field
771 - Information about the type and extents of BL3-3 image in the
772 `bl33_image_info` field
773
774The memory pointed by this structure and its sub-structures should be
775accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
776necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000777
778
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100779### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100780
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100781 Argument : void
782 Return : entry_point_info *
783
784BL2 platform code returns a pointer which is used to populate the entry point
785information for BL3-1 entry point. The location pointed by it should be
786accessible from BL1 while processing the synchronous exception to run to BL3-1.
787
788On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
789is allocated at an address pointed by PARAMS_BASE.
790
791
792### Function : bl2_plat_set_bl31_ep_info() [mandatory]
793
794 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100795 Return : void
796
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100797This function is called after loading BL3-1 image and it can be used to
798overwrite the entry point set by loader and also set the security state
799and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100800
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100801On FVP, we are setting the security state and the SPSR for the BL3-1
802entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100803
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100804### Function : bl2_plat_set_bl32_ep_info() [mandatory]
805
806 Argument : image_info *, entry_point_info *
807 Return : void
808
809This function is called after loading BL3-2 image and it can be used to
810overwrite the entry point set by loader and also set the security state
811and SPSR which represents the entry point system state for BL3-2.
812
813On FVP, we are setting the security state and the SPSR for the BL3-2
814entrypoint
815
816### Function : bl2_plat_set_bl33_ep_info() [mandatory]
817
818 Argument : image_info *, entry_point_info *
819 Return : void
820
821This function is called after loading BL3-3 image and it can be used to
822overwrite the entry point set by loader and also set the security state
823and SPSR which represents the entry point system state for BL3-3.
824
825On FVP, we are setting the security state and the SPSR for the BL3-3
826entrypoint
827
828### Function : bl2_plat_get_bl32_meminfo() [mandatory]
829
830 Argument : meminfo *
831 Return : void
832
833This function is used to get the memory limits where BL2 can load the
834BL3-2 image. The meminfo provided by this is used by load_image() to
835validate whether the BL3-2 image can be loaded with in the given
836memory from the given base.
837
838### Function : bl2_plat_get_bl33_meminfo() [mandatory]
839
840 Argument : meminfo *
841 Return : void
842
843This function is used to get the memory limits where BL2 can load the
844BL3-3 image. The meminfo provided by this is used by load_image() to
845validate whether the BL3-3 image can be loaded with in the given
846memory from the given base.
847
848### Function : bl2_plat_flush_bl31_params() [mandatory]
849
850 Argument : void
851 Return : void
852
853Once BL2 has populated all the structures that needs to be read by BL1
854and BL3-1 including the bl31_params structures and its sub-structures,
855the bl31_ep_info structure and any platform specific data. It flushes
856all these data to the main memory so that it is available when we jump to
857later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100858
859### Function : plat_get_ns_image_entrypoint() [mandatory]
860
861 Argument : void
862 Return : unsigned long
863
864As previously described, BL2 is responsible for arranging for control to be
865passed to a normal world BL image through BL3-1. This function returns the
866entrypoint of that image, which BL3-1 uses to jump to it.
867
Harry Liebeld265bd72014-01-31 19:04:10 +0000868BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869
870
8713.2 Boot Loader Stage 3-1 (BL3-1)
872---------------------------------
873
874During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
875determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
876control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
877CPUs. BL3-1 executes at EL3 and is responsible for:
878
8791. Re-initializing all architectural and platform state. Although BL1 performs
880 some of this initialization, BL3-1 remains resident in EL3 and must ensure
881 that EL3 architectural and platform state is completely initialized. It
882 should make no assumptions about the system state when it receives control.
883
8842. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100885 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100886 populated in memory to do this.
887
8883. Providing runtime firmware services. Currently, BL3-1 only implements a
889 subset of the Power State Coordination Interface (PSCI) API as a runtime
890 service. See Section 3.3 below for details of porting the PSCI
891 implementation.
892
Achin Gupta35ca3512014-02-19 17:58:33 +00008934. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
894 specific address by BL2. BL3-1 exports a set of apis that allow runtime
895 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100896 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
897 structure populated by BL2 to do this.
898
899If BL3-1 is a reset vector, It also needs to handle the reset as specified in
900section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000901
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902The following functions must be implemented by the platform port to enable BL3-1
903to perform the above tasks.
904
905
906### Function : bl31_early_platform_setup() [mandatory]
907
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100908 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100909 Return : void
910
911This function executes with the MMU and data caches disabled. It is only called
912by the primary CPU. The arguments to this function are:
913
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100914* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100915* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100916
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100917The platform can copy the contents of the `bl31_params` structure and its
918sub-structures into private variables if the original memory may be
919subsequently overwritten by BL3-1 and similarly the `void *` pointing
920to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100921
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100922On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
923in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
924does not use opaque pointer mentioned earlier. BL3-1 does not copy this
925information to internal data structures as it guarantees that the secure
926DRAM memory will not be overwritten. It maintains an internal reference to this
927information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100928
929### Function : bl31_plat_arch_setup() [mandatory]
930
931 Argument : void
932 Return : void
933
934This function executes with the MMU and data caches disabled. It is only called
935by the primary CPU.
936
937The purpose of this function is to perform any architectural initialization
938that varies across platforms, for example enabling the MMU (since the memory
939map differs across platforms).
940
941
942### Function : bl31_platform_setup() [mandatory]
943
944 Argument : void
945 Return : void
946
947This function may execute with the MMU and data caches enabled if the platform
948port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
949called by the primary CPU.
950
951The purpose of this function is to complete platform initialization so that both
952BL3-1 runtime services and normal world software can function correctly.
953
954The ARM FVP port does the following:
955* Initializes the generic interrupt controller.
956* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100957* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100958* Grants access to the system counter timer module
959* Initializes the FVP power controller device
960* Detects the system topology.
961
962
963### Function : bl31_get_next_image_info() [mandatory]
964
Achin Gupta35ca3512014-02-19 17:58:33 +0000965 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100966 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100967
968This function may execute with the MMU and data caches enabled if the platform
969port does the necessary initializations in `bl31_plat_arch_setup()`.
970
971This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000972BL2 for the next image in the security state specified by the argument. BL3-1
973uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100974state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000975(that was copied during `bl31_early_platform_setup()`) if the image exists. It
976should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100977
978
Achin Gupta4f6ad662013-10-25 09:08:21 +01009793.3 Power State Coordination Interface (in BL3-1)
980------------------------------------------------
981
982The ARM Trusted Firmware's implementation of the PSCI API is based around the
983concept of an _affinity instance_. Each _affinity instance_ can be uniquely
984identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
985interface) and an _affinity level_. A processing element (for example, a
986CPU) is at level 0. If the CPUs in the system are described in a tree where the
987node above a CPU is a logical grouping of CPUs that share some state, then
988affinity level 1 is that group of CPUs (for example, a cluster), and affinity
989level 2 is a group of clusters (for example, the system). The implementation
990assumes that the affinity level 1 ID can be computed from the affinity level 0
991ID (for example, a unique cluster ID can be computed from the CPU ID). The
992current implementation computes this on the basis of the recommended use of
993`MPIDR` affinity fields in the ARM Architecture Reference Manual.
994
995BL3-1's platform initialization code exports a pointer to the platform-specific
996power management operations required for the PSCI implementation to function
997correctly. This information is populated in the `plat_pm_ops` structure. The
998PSCI implementation calls members of the `plat_pm_ops` structure for performing
999power management operations for each affinity instance. For example, the target
1000CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
1001handler (if present) is called for each affinity instance as the PSCI
1002implementation powers up each affinity level implemented in the `MPIDR` (for
1003example, CPU, cluster and system).
1004
1005The following functions must be implemented to initialize PSCI functionality in
1006the ARM Trusted Firmware.
1007
1008
1009### Function : plat_get_aff_count() [mandatory]
1010
1011 Argument : unsigned int, unsigned long
1012 Return : unsigned int
1013
1014This function may execute with the MMU and data caches enabled if the platform
1015port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1016called by the primary CPU.
1017
1018This function is called by the PSCI initialization code to detect the system
1019topology. Its purpose is to return the number of affinity instances implemented
1020at a given `affinity level` (specified by the first argument) and a given
1021`MPIDR` (specified by the second argument). For example, on a dual-cluster
1022system where first cluster implements 2 CPUs and the second cluster implements 4
1023CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
1024(`0x0`) and affinity level 0, would return 2. A call to this function with an
1025`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
1026would return 4.
1027
1028
1029### Function : plat_get_aff_state() [mandatory]
1030
1031 Argument : unsigned int, unsigned long
1032 Return : unsigned int
1033
1034This function may execute with the MMU and data caches enabled if the platform
1035port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1036called by the primary CPU.
1037
1038This function is called by the PSCI initialization code. Its purpose is to
1039return the state of an affinity instance. The affinity instance is determined by
1040the affinity ID at a given `affinity level` (specified by the first argument)
1041and an `MPIDR` (specified by the second argument). The state can be one of
1042`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
1043system topologies where certain affinity instances are unimplemented. For
1044example, consider a platform that implements a single cluster with 4 CPUs and
1045another CPU implemented directly on the interconnect with the cluster. The
1046`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
1047CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
1048is missing but needs to be accounted for to reach this single CPU in the
1049topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
1050
1051
1052### Function : plat_get_max_afflvl() [mandatory]
1053
1054 Argument : void
1055 Return : int
1056
1057This function may execute with the MMU and data caches enabled if the platform
1058port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1059called by the primary CPU.
1060
1061This function is called by the PSCI implementation both during cold and warm
1062boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001063operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001064likely that hardware will implement fewer affinity levels. This function allows
1065the PSCI implementation to consider only those affinity levels in the system
1066that the platform implements. For example, the Base AEM FVP implements two
1067clusters with a configurable number of CPUs. It reports the maximum affinity
1068level as 1, resulting in PSCI power control up to the cluster level.
1069
1070
1071### Function : platform_setup_pm() [mandatory]
1072
Sandrine Bailleux44804252014-08-06 11:27:23 +01001073 Argument : const plat_pm_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001074 Return : int
1075
1076This function may execute with the MMU and data caches enabled if the platform
1077port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1078called by the primary CPU.
1079
1080This function is called by PSCI initialization code. Its purpose is to export
1081handler routines for platform-specific power management actions by populating
1082the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1083
1084A description of each member of this structure is given below. Please refer to
Sandrine Bailleux44804252014-08-06 11:27:23 +01001085the ARM FVP specific implementation of these handlers in [plat/fvp/fvp_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001086as an example. A platform port may choose not implement some of the power
Sandrine Bailleux44804252014-08-06 11:27:23 +01001087management operations.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001088
1089#### plat_pm_ops.affinst_standby()
1090
1091Perform the platform-specific setup to enter the standby state indicated by the
1092passed argument.
1093
1094#### plat_pm_ops.affinst_on()
1095
1096Perform the platform specific setup to power on an affinity instance, specified
1097by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1098`state` (fifth argument) contains the current state of that affinity instance
1099(ON or OFF). This is useful to determine whether any action must be taken. For
1100example, while powering on a CPU, the cluster that contains this CPU might
1101already be in the ON state. The platform decides what actions must be taken to
1102transition from the current state to the target state (indicated by the power
1103management operation).
1104
1105#### plat_pm_ops.affinst_off()
1106
1107Perform the platform specific setup to power off an affinity instance in the
1108`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1109implementation.
1110
1111The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1112(third argument) have a similar meaning as described in the `affinst_on()`
1113operation. They are used to identify the affinity instance on which the call
1114is made and its current state. This gives the platform port an indication of the
1115state transition it must make to perform the requested action. For example, if
1116the calling CPU is the last powered on CPU in the cluster, after powering down
1117affinity level 0 (CPU), the platform port should power down affinity level 1
1118(the cluster) as well.
1119
Achin Gupta4f6ad662013-10-25 09:08:21 +01001120#### plat_pm_ops.affinst_suspend()
1121
1122Perform the platform specific setup to power off an affinity instance in the
1123`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1124implementation.
1125
1126The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1127(fifth argument) have a similar meaning as described in the `affinst_on()`
1128operation. They are used to identify the affinity instance on which the call
1129is made and its current state. This gives the platform port an indication of the
1130state transition it must make to perform the requested action. For example, if
1131the calling CPU is the last powered on CPU in the cluster, after powering down
1132affinity level 0 (CPU), the platform port should power down affinity level 1
1133(the cluster) as well.
1134
1135The difference between turning an affinity instance off versus suspending it
1136is that in the former case, the affinity instance is expected to re-initialize
1137its state when its next powered on (see `affinst_on_finish()`). In the latter
1138case, the affinity instance is expected to save enough state so that it can
1139resume execution by restoring this state when its powered on (see
1140`affinst_suspend_finish()`).
1141
Achin Gupta4f6ad662013-10-25 09:08:21 +01001142#### plat_pm_ops.affinst_on_finish()
1143
1144This function is called by the PSCI implementation after the calling CPU is
1145powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1146It performs the platform-specific setup required to initialize enough state for
1147this CPU to enter the normal world and also provide secure runtime firmware
1148services.
1149
1150The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1151(third argument) have a similar meaning as described in the previous operations.
1152
Achin Gupta4f6ad662013-10-25 09:08:21 +01001153#### plat_pm_ops.affinst_on_suspend()
1154
1155This function is called by the PSCI implementation after the calling CPU is
1156powered on and released from reset in response to an asynchronous wakeup
1157event, for example a timer interrupt that was programmed by the CPU during the
1158`CPU_SUSPEND` call. It performs the platform-specific setup required to
1159restore the saved state for this CPU to resume execution in the normal world
1160and also provide secure runtime firmware services.
1161
1162The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1163(third argument) have a similar meaning as described in the previous operations.
1164
Achin Gupta4f6ad662013-10-25 09:08:21 +01001165BL3-1 platform initialization code must also detect the system topology and
1166the state of each affinity instance in the topology. This information is
1167critical for the PSCI runtime service to function correctly. More details are
1168provided in the description of the `plat_get_aff_count()` and
1169`plat_get_aff_state()` functions above.
1170
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010011713.4 Interrupt Management framework (in BL3-1)
1172----------------------------------------------
1173BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1174generated in either security state and targeted to EL1 or EL2 in the non-secure
1175state or EL3/S-EL1 in the secure state. The design of this framework is
1176described in the [IMF Design Guide]
1177
1178A platform should export the following APIs to support the IMF. The following
1179text briefly describes each api and its implementation on the FVP port. The API
1180implementation depends upon the type of interrupt controller present in the
1181platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1182per the version 2.0 of the [ARM GIC Architecture Specification]
1183
1184### Function : plat_interrupt_type_to_line() [mandatory]
1185
1186 Argument : uint32_t, uint32_t
1187 Return : uint32_t
1188
1189The ARM processor signals an interrupt exception either through the IRQ or FIQ
1190interrupt line. The specific line that is signaled depends on how the interrupt
1191controller (IC) reports different interrupt types from an execution context in
1192either security state. The IMF uses this API to determine which interrupt line
1193the platform IC uses to signal each type of interrupt supported by the framework
1194from a given security state.
1195
1196The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1197Guide]) indicating the target type of the interrupt, the second parameter is the
1198security state of the originating execution context. The return result is the
1199bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1200FIQ=2.
1201
1202The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1203Non-secure interrupts as IRQs from either security state.
1204
1205
1206### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1207
1208 Argument : void
1209 Return : uint32_t
1210
1211This API returns the type of the highest priority pending interrupt at the
1212platform IC. The IMF uses the interrupt type to retrieve the corresponding
1213handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1214pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1215`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1216
1217The FVP port reads the _Highest Priority Pending Interrupt Register_
1218(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1219depends upon the id value as follows.
1220
12211. id < 1022 is reported as a S-EL1 interrupt
12222. id = 1022 is reported as a Non-secure interrupt.
12233. id = 1023 is reported as an invalid interrupt type.
1224
1225
1226### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1227
1228 Argument : void
1229 Return : uint32_t
1230
1231This API returns the id of the highest priority pending interrupt at the
1232platform IC. The IMF passes the id returned by this API to the registered
1233handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1234is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1235
1236The FVP port reads the _Highest Priority Pending Interrupt Register_
1237(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1238returned by API depends upon the value of the id read from the interrupt
1239controller as follows.
1240
12411. id < 1022. id is returned as is.
12422. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1243 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1244 id is returned by the API.
12453. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1246
1247
1248### Function : plat_ic_acknowledge_interrupt() [mandatory]
1249
1250 Argument : void
1251 Return : uint32_t
1252
1253This API is used by the CPU to indicate to the platform IC that processing of
1254the highest pending interrupt has begun. It should return the id of the
1255interrupt which is being processed.
1256
1257The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1258changes the state of the highest priority pending interrupt from pending to
1259active in the interrupt controller. It returns the value read from the
1260`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1261
1262The TSP uses this API to start processing of the secure physical timer
1263interrupt.
1264
1265
1266### Function : plat_ic_end_of_interrupt() [mandatory]
1267
1268 Argument : uint32_t
1269 Return : void
1270
1271This API is used by the CPU to indicate to the platform IC that processing of
1272the interrupt corresponding to the id (passed as the parameter) has
1273finished. The id should be the same as the id returned by the
1274`plat_ic_acknowledge_interrupt()` API.
1275
1276The FVP port writes the id to the _End of Interrupt Register_
1277(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1278controller.
1279
1280The TSP uses this API to finish processing of the secure physical timer
1281interrupt.
1282
1283
1284### Function : plat_ic_get_interrupt_type() [mandatory]
1285
1286 Argument : uint32_t
1287 Return : uint32_t
1288
1289This API returns the type of the interrupt id passed as the parameter.
1290`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1291interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1292returned depending upon how the interrupt has been configured by the platform
1293IC.
1294
1295The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1296interrupts as Group1 interrupts. It reads the group value corresponding to the
1297interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1298uses the group value to determine the type of interrupt.
1299
Soby Mathewc67b09b2014-07-14 16:57:23 +010013003.5 Crash Reporting mechanism (in BL3-1)
1301----------------------------------------------
1302BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001303of the CPU to enable quick crash analysis and debugging. It requires that a
1304console is designated as the crash console by the platform which will be used to
1305print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001306
Sandrine Bailleux44804252014-08-06 11:27:23 +01001307The following functions must be implemented by the platform if it wants crash
1308reporting mechanism in BL3-1. The functions are implemented in assembly so that
1309they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001310
1311### Function : plat_crash_console_init
1312
1313 Argument : void
1314 Return : int
1315
Sandrine Bailleux44804252014-08-06 11:27:23 +01001316This API is used by the crash reporting mechanism to initialize the crash
1317console. It should only use the general purpose registers x0 to x2 to do the
1318initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001319
Sandrine Bailleux44804252014-08-06 11:27:23 +01001320The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001321console_core_init() to initialize the console.
1322
1323### Function : plat_crash_console_putc
1324
1325 Argument : int
1326 Return : int
1327
1328This API is used by the crash reporting mechanism to print a character on the
1329designated crash console. It should only use general purpose registers x1 and
1330x2 to do its work. The parameter and the return value are in general purpose
1331register x0.
1332
Sandrine Bailleux44804252014-08-06 11:27:23 +01001333The FVP port designates the `PL011_UART0` as the crash console and calls the
Soby Mathewc67b09b2014-07-14 16:57:23 +01001334console_core_putc() to print the character on the console.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001335
Soby Mathew27713fb2014-09-08 17:51:01 +010013364. Build flags
1337---------------
1338
1339There are some build flags which can be defined by the platform to control
1340inclusion or exclusion of certain BL stages from the FIP image. These flags
1341need to be defined in the platform makefile which will get included by the
1342build system.
1343
1344* **NEED_BL30**
1345 This flag if defined by the platform mandates that a BL3-0 binary should
1346 be included in the FIP image. The path to the BL3-0 binary can be specified
1347 by the `BL30` build option (see build options in the [User Guide]).
1348
1349* **NEED_BL33**
1350 By default, this flag is defined `yes` by the build system and `BL33`
1351 build option should be supplied as a build option. The platform has the option
1352 of excluding the BL3-3 image in the `fip` image by defining this flag to
1353 `no`.
1354
13555. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001356-------------
1357
1358To avoid subtle toolchain behavioral dependencies, the header files provided
1359by the compiler are not used. The software is built with the `-nostdinc` flag
1360to ensure no headers are included from the toolchain inadvertently. Instead the
1361required headers are included in the ARM Trusted Firmware source tree. The
1362library only contains those C library definitions required by the local
1363implementation. If more functionality is required, the needed library functions
1364will need to be added to the local implementation.
1365
1366Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1367headers have been cut down in order to simplify the implementation. In order to
1368minimize changes to the header files, the [FreeBSD] layout has been maintained.
1369The generic C library definitions can be found in `include/stdlib` with more
1370system and machine specific declarations in `include/stdlib/sys` and
1371`include/stdlib/machine`.
1372
1373The local C library implementations can be found in `lib/stdlib`. In order to
1374extend the C library these files may need to be modified. It is recommended to
1375use a release version of [FreeBSD] as a starting point.
1376
1377The C library header files in the [FreeBSD] source tree are located in the
1378`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1379can be found in the `sys/<machine-type>` directories. These files define things
1380like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1381port for [FreeBSD] does not yet exist, the machine specific definitions are
1382based on existing machine types with similar properties (for example SPARC64).
1383
1384Where possible, C library function implementations were taken from [FreeBSD]
1385as found in the `lib/libc` directory.
1386
1387A copy of the [FreeBSD] sources can be downloaded with `git`.
1388
1389 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1390
1391
Soby Mathew27713fb2014-09-08 17:51:01 +010013926. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001393-----------------------------
1394
1395In order to improve platform independence and portability an storage abstraction
1396layer is used to load data from non-volatile platform storage.
1397
1398Each platform should register devices and their drivers via the Storage layer.
1399These drivers then need to be initialized by bootloader phases as
1400required in their respective `blx_platform_setup()` functions. Currently
1401storage access is only required by BL1 and BL2 phases. The `load_image()`
1402function uses the storage layer to access non-volatile platform storage.
1403
1404It is mandatory to implement at least one storage driver. For the FVP the
1405Firmware Image Package(FIP) driver is provided as the default means to load data
1406from storage (see the "Firmware Image Package" section in the [User Guide]).
1407The storage layer is described in the header file `include/io_storage.h`. The
1408implementation of the common library is in `lib/io_storage.c` and the driver
1409files are located in `drivers/io/`.
1410
1411Each IO driver must provide `io_dev_*` structures, as described in
1412`drivers/io/io_driver.h`. These are returned via a mandatory registration
1413function that is called on platform initialization. The semi-hosting driver
1414implementation in `io_semihosting.c` can be used as an example.
1415
1416The Storage layer provides mechanisms to initialize storage devices before
1417IO operations are called. The basic operations supported by the layer
1418include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1419Drivers do not have to implement all operations, but each platform must
1420provide at least one driver for a device capable of supporting generic
1421operations such as loading a bootloader image.
1422
1423The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001424firmware. These images are specified by using their names, as defined in
1425[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1426then returns a reference to a device and a driver-specific `spec` which will be
1427understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001428
1429The layer is designed in such a way that is it possible to chain drivers with
1430other drivers. For example, file-system drivers may be implemented on top of
1431physical block devices, both represented by IO devices with corresponding
1432drivers. In such a case, the file-system "binding" with the block device may
1433be deferred until the file-system device is initialised.
1434
1435The abstraction currently depends on structures being statically allocated
1436by the drivers and callers, as the system does not yet provide a means of
1437dynamically allocating memory. This may also have the affect of limiting the
1438amount of open resources per driver.
1439
1440
Achin Gupta4f6ad662013-10-25 09:08:21 +01001441- - - - - - - - - - - - - - - - - - - - - - - - - -
1442
Dan Handleye83b0ca2014-01-14 18:17:09 +00001443_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001444
1445
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001446[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1447[IMF Design Guide]: interrupt-framework-design.md
1448[User Guide]: user-guide.md
1449[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001450
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001451[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1452[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001453[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1454[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001455[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1456[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1457[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001458[include/plat/common/platform.h]: ../include/plat/common/platform.h