blob: b4e0a58f87e87a7ff9500b189ad37b4e66fe818b [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000084[plat/fvp/platform.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000099 by [plat/common/aarch64/platform_mp_stack.S] and
100 [plat/common/aarch64/platform_up_stack.S].
101
102* **#define : PCPU_DV_MEM_STACK_SIZE**
103
104 Defines the coherent stack memory available to each CPU. This constant is used
105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
James Morrisseyba3155b2013-10-29 10:56:46 +0000148* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
150 Defines the `MPIDR` of the primary CPU on the platform. This value is used
151 after a cold boot to distinguish between primary and secondary CPUs.
152
James Morrisseyba3155b2013-10-29 10:56:46 +0000153* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100154
155 Defines the base address of secure ROM on the platform, where the BL1 binary
156 is loaded. This constant is used by the linker scripts to ensure that the
157 BL1 image fits into the available memory.
158
James Morrisseyba3155b2013-10-29 10:56:46 +0000159* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
161 Defines the size of secure ROM on the platform. This constant is used by the
162 linker scripts to ensure that the BL1 image fits into the available memory.
163
James Morrisseyba3155b2013-10-29 10:56:46 +0000164* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
166 Defines the base address of the secure RAM on platform, where the data
167 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
168 loaded in this secure RAM region. This constant is used by the linker
169 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
170 into the available memory.
171
James Morrisseyba3155b2013-10-29 10:56:46 +0000172* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
174 Defines the size of the secure RAM on the platform. This constant is used by
175 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
176 images fit into the available memory.
177
James Morrisseyba3155b2013-10-29 10:56:46 +0000178* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
180 Defines the base address of the `CNTCTLBase` frame of the memory mapped
181 counter and timer in the system level implementation of the generic timer.
182
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100183* **#define : BL1_RO_BASE**
184
185 Defines the base address in secure ROM where BL1 originally lives. Must be
186 aligned on a page-size boundary.
187
188* **#define : BL1_RO_LIMIT**
189
190 Defines the maximum address in secure ROM that BL1's actual content (i.e.
191 excluding any data section allocated at runtime) can occupy.
192
193* **#define : BL1_RW_BASE**
194
195 Defines the base address in secure RAM where BL1's read-write data will live
196 at runtime. Must be aligned on a page-size boundary.
197
198* **#define : BL1_RW_LIMIT**
199
200 Defines the maximum address in secure RAM that BL1's read-write data can
201 occupy at runtime.
202
James Morrisseyba3155b2013-10-29 10:56:46 +0000203* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204
205 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000206 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100208* **#define : BL2_LIMIT**
209
210 Defines the maximum address in secure RAM that the BL2 image can occupy.
211
James Morrisseyba3155b2013-10-29 10:56:46 +0000212* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100213
214 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000215 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100217* **#define : BL31_LIMIT**
218
219 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
220
Harry Liebeld265bd72014-01-31 19:04:10 +0000221* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100222
Harry Liebeld265bd72014-01-31 19:04:10 +0000223 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
224 image. Must be aligned on a page-size boundary.
225
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100226If the BL3-2 image is supported by the platform, the following constants must
227be defined as well:
228
229* **#define : TSP_SEC_MEM_BASE**
230
231 Defines the base address of the secure memory used by the BL3-2 image on the
232 platform.
233
234* **#define : TSP_SEC_MEM_SIZE**
235
236 Defines the size of the secure memory used by the BL3-2 image on the
237 platform.
238
239* **#define : BL32_BASE**
240
241 Defines the base address in secure memory where BL2 loads the BL3-2 binary
242 image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and
243 `TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
244
245* **#define : BL32_LIMIT**
246
247 Defines the maximum address that the BL3-2 image can occupy. Must be inside
248 the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
249 constants.
250
251
Soby Mathewa43d4312014-04-07 15:28:55 +0100252### File : platform_macros.S [mandatory]
253
254Each platform must export a file of this name with the following
255macro defined. In the ARM FVP port, this file is found in
256[plat/fvp/include/platform_macros.S].
257
258* **Macro : plat_print_gic_regs**
259
260 This macro allows the crash reporting routine to print GIC registers
261 in case of an unhandled IRQ or FIQ in BL3-1. This aids in debugging and
262 this macro can be defined to be empty in case GIC register reporting is
263 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264
265### Other mandatory modifications
266
James Morrisseyba3155b2013-10-29 10:56:46 +0000267The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100268the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000269[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100271* **Function : uint64_t plat_get_syscnt_freq(void)**
272
273 This function is used by the architecture setup code to retrieve the
274 counter frequency for the CPU's generic timer. This value will be
275 programmed into the `CNTFRQ_EL0` register.
276 In the ARM FVP port, it returns the base frequency of the system counter,
277 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000279
Achin Gupta4f6ad662013-10-25 09:08:21 +01002802.2 Common optional modifications
281---------------------------------
282
283The following are helper functions implemented by the firmware that perform
284common platform-specific tasks. A platform may choose to override these
285definitions.
286
287
288### Function : platform_get_core_pos()
289
290 Argument : unsigned long
291 Return : int
292
293A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
294can be used as a CPU-specific linear index into blocks of memory (for example
295while allocating per-CPU stacks). This routine contains a simple mechanism
296to perform this conversion, using the assumption that each cluster contains a
297maximum of 4 CPUs:
298
299 linear index = cpu_id + (cluster_id * 4)
300
301 cpu_id = 8-bit value in MPIDR at affinity level 0
302 cluster_id = 8-bit value in MPIDR at affinity level 1
303
304
305### Function : platform_set_coherent_stack()
306
307 Argument : unsigned long
308 Return : void
309
310A platform may need stack memory that is coherent with main memory to perform
311certain operations like:
312
313* Turning the MMU on, or
314* Flushing caches prior to powering down a CPU or cluster.
315
316Each BL stage allocates this coherent stack memory for each CPU in the
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000317`tzfw_coherent_mem` section.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000319This function sets the current stack pointer to the coherent stack that
320has been allocated for the CPU specified by MPIDR. For BL images that only
321require a stack for the primary CPU the parameter is ignored. The size of
322the stack allocated to each CPU is specified by the platform defined constant
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323`PCPU_DV_MEM_STACK_SIZE`.
324
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000325Common implementations of this function for the UP and MP BL images are
326provided in [plat/common/aarch64/platform_up_stack.S] and
327[plat/common/aarch64/platform_mp_stack.S]
328
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329
330### Function : platform_is_primary_cpu()
331
332 Argument : unsigned long
333 Return : unsigned int
334
335This function identifies a CPU by its `MPIDR`, which is passed as the argument,
336to determine whether this CPU is the primary CPU or a secondary CPU. A return
337value of zero indicates that the CPU is not the primary CPU, while a non-zero
338return value indicates that the CPU is the primary CPU.
339
340
341### Function : platform_set_stack()
342
343 Argument : unsigned long
344 Return : void
345
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000346This function sets the current stack pointer to the normal memory stack that
347has been allocated for the CPU specificed by MPIDR. For BL images that only
348require a stack for the primary CPU the parameter is ignored. The size of
349the stack allocated to each CPU is specified by the platform defined constant
350`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100351
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000352Common implementations of this function for the UP and MP BL images are
353provided in [plat/common/aarch64/platform_up_stack.S] and
354[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100355
356
Achin Guptac8afc782013-11-25 18:45:02 +0000357### Function : platform_get_stack()
358
359 Argument : unsigned long
360 Return : unsigned long
361
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000362This function returns the base address of the normal memory stack that
363has been allocated for the CPU specificed by MPIDR. For BL images that only
364require a stack for the primary CPU the parameter is ignored. The size of
365the stack allocated to each CPU is specified by the platform defined constant
366`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000367
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000368Common implementations of this function for the UP and MP BL images are
369provided in [plat/common/aarch64/platform_up_stack.S] and
370[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000371
372
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373### Function : plat_report_exception()
374
375 Argument : unsigned int
376 Return : void
377
378A platform may need to report various information about its status when an
379exception is taken, for example the current exception level, the CPU security
380state (secure/non-secure), the exception type, and so on. This function is
381called in the following circumstances:
382
383* In BL1, whenever an exception is taken.
384* In BL2, whenever an exception is taken.
385* In BL3-1, whenever an asynchronous exception or a synchronous exception
386 other than an SMC32/SMC64 exception is taken.
387
388The default implementation doesn't do anything, to avoid making assumptions
389about the way the platform displays its status information.
390
391This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000392exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393that these constants are not related to any architectural exception code; they
394are just an ARM Trusted Firmware convention.
395
396
3973. Modifications specific to a Boot Loader stage
398-------------------------------------------------
399
4003.1 Boot Loader Stage 1 (BL1)
401-----------------------------
402
403BL1 implements the reset vector where execution starts from after a cold or
404warm boot. For each CPU, BL1 is responsible for the following tasks:
405
4061. Distinguishing between a cold boot and a warm boot.
407
4082. In the case of a cold boot and the CPU being the primary CPU, ensuring that
409 only this CPU executes the remaining BL1 code, including loading and passing
410 control to the BL2 stage.
411
4123. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
413 the CPU is placed in a platform-specific state until the primary CPU
414 performs the necessary steps to remove it from this state.
415
4164. In the case of a warm boot, ensuring that the CPU jumps to a platform-
417 specific address in the BL3-1 image in the same processor mode as it was
418 when released from reset.
419
Harry Liebeld265bd72014-01-31 19:04:10 +00004205. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100421 address specified by the platform defined constant `BL2_BASE`.
422
4236. Populating a `meminfo` structure with the following information in memory,
424 accessible by BL2 immediately upon entry.
425
426 meminfo.total_base = Base address of secure RAM visible to BL2
427 meminfo.total_size = Size of secure RAM visible to BL2
428 meminfo.free_base = Base address of secure RAM available for
429 allocation to BL2
430 meminfo.free_size = Size of secure RAM available for allocation to BL2
431
432 BL1 places this `meminfo` structure at the beginning of the free memory
433 available for its use. Since BL1 cannot allocate memory dynamically at the
434 moment, its free memory will be available for BL2's use as-is. However, this
435 means that BL2 must read the `meminfo` structure before it starts using its
436 free memory (this is discussed in Section 3.2).
437
438 In future releases of the ARM Trusted Firmware it will be possible for
439 the platform to decide where it wants to place the `meminfo` structure for
440 BL2.
441
442 BL1 implements the `init_bl2_mem_layout()` function to populate the
443 BL2 `meminfo` structure. The platform may override this implementation, for
444 example if the platform wants to restrict the amount of memory visible to
445 BL2. Details of how to do this are given below.
446
447The following functions need to be implemented by the platform port to enable
448BL1 to perform the above tasks.
449
450
451### Function : platform_get_entrypoint() [mandatory]
452
453 Argument : unsigned long
454 Return : unsigned int
455
456This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
457is identified by its `MPIDR`, which is passed as the argument. The function is
458responsible for distinguishing between a warm and cold reset using platform-
459specific means. If it's a warm reset then it returns the entrypoint into the
460BL3-1 image that the CPU must jump to. If it's a cold reset then this function
461must return zero.
462
463This function is also responsible for implementing a platform-specific mechanism
464to handle the condition where the CPU has been warm reset but there is no
465entrypoint to jump to.
466
467This function does not follow the Procedure Call Standard used by the
468Application Binary Interface for the ARM 64-bit architecture. The caller should
469not assume that callee saved registers are preserved across a call to this
470function.
471
472This function fulfills requirement 1 listed above.
473
474
475### Function : plat_secondary_cold_boot_setup() [mandatory]
476
477 Argument : void
478 Return : void
479
480This function is called with the MMU and data caches disabled. It is responsible
481for placing the executing secondary CPU in a platform-specific state until the
482primary CPU performs the necessary actions to bring it out of that state and
483allow entry into the OS.
484
485In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
486responsible for powering up the secondary CPU when normal world software
487requires them.
488
489This function fulfills requirement 3 above.
490
491
492### Function : platform_cold_boot_init() [mandatory]
493
494 Argument : unsigned long
495 Return : unsigned int
496
497This function executes with the MMU and data caches disabled. It is only called
498by the primary CPU. The argument to this function is the address of the
499`bl1_main()` routine where the generic BL1-specific actions are performed.
500This function performs any platform-specific and architectural setup that the
501platform requires to make execution of `bl1_main()` possible.
502
503The platform must enable the MMU with identity mapped page tables and enable
504caches by setting the `SCTLR.I` and `SCTLR.C` bits.
505
506Platform-specific setup might include configuration of memory controllers,
507configuration of the interconnect to allow the cluster to service cache snoop
508requests from another cluster, zeroing of the ZI section, and so on.
509
510In the ARM FVP port, this function enables CCI snoops into the cluster that the
511primary CPU is part of. It also enables the MMU and initializes the ZI section
512in the BL1 image through the use of linker defined symbols.
513
514This function helps fulfill requirement 2 above.
515
516
517### Function : bl1_platform_setup() [mandatory]
518
519 Argument : void
520 Return : void
521
522This function executes with the MMU and data caches enabled. It is responsible
523for performing any remaining platform-specific setup that can occur after the
524MMU and data cache have been enabled.
525
Harry Liebeld265bd72014-01-31 19:04:10 +0000526This function is also responsible for initializing the storage abstraction layer
527which is used to load further bootloader images.
528
Achin Gupta4f6ad662013-10-25 09:08:21 +0100529This function helps fulfill requirement 5 above.
530
531
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000532### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100533
534 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000535 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100536
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000537This function should only be called on the cold boot path. It executes with the
538MMU and data caches enabled. The pointer returned by this function must point to
539a `meminfo` structure containing the extents and availability of secure RAM for
540the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100541
542 meminfo.total_base = Base address of secure RAM visible to BL1
543 meminfo.total_size = Size of secure RAM visible to BL1
544 meminfo.free_base = Base address of secure RAM available for allocation
545 to BL1
546 meminfo.free_size = Size of secure RAM available for allocation to BL1
547
548This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
549populates a similar structure to tell BL2 the extents of memory available for
550its own use.
551
552This function helps fulfill requirement 5 above.
553
554
555### Function : init_bl2_mem_layout() [optional]
556
557 Argument : meminfo *, meminfo *, unsigned int, unsigned long
558 Return : void
559
560Each BL stage needs to tell the next stage the amount of secure RAM available
561for it to use. For example, as part of handing control to BL2, BL1 informs BL2
562of the extents of secure RAM available for BL2 to use. BL2 must do the same when
563passing control to BL3-1. This information is populated in a `meminfo`
564structure.
565
566Depending upon where BL2 has been loaded in secure RAM (determined by
567`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
568BL1 also ensures that its data sections resident in secure RAM are not visible
569to BL2. An illustration of how this is done in the ARM FVP port is given in the
570[User Guide], in the Section "Memory layout on Base FVP".
571
572
5733.2 Boot Loader Stage 2 (BL2)
574-----------------------------
575
576The BL2 stage is executed only by the primary CPU, which is determined in BL1
577using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
578`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
579
Harry Liebeld265bd72014-01-31 19:04:10 +00005801. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
581 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
582 by BL1. This structure allows BL2 to calculate how much secure RAM is
583 available for its use. The platform also defines the address in secure RAM
584 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
585 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100586
Harry Liebeld265bd72014-01-31 19:04:10 +00005872. Loading the normal world BL3-3 binary image into non-secure DRAM from
588 platform storage and arranging for BL3-1 to pass control to this image. This
589 address is determined using the `plat_get_ns_image_entrypoint()` function
590 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100591
592 BL2 populates an `el_change_info` structure in memory provided by the
593 platform with information about how BL3-1 should pass control to the normal
594 world BL image.
595
5963. Populating a `meminfo` structure with the following information in
597 memory that is accessible by BL3-1 immediately upon entry.
598
599 meminfo.total_base = Base address of secure RAM visible to BL3-1
600 meminfo.total_size = Size of secure RAM visible to BL3-1
601 meminfo.free_base = Base address of secure RAM available for allocation
602 to BL3-1
603 meminfo.free_size = Size of secure RAM available for allocation to
604 BL3-1
605
Achin Guptae4d084e2014-02-19 17:18:23 +0000606 BL2 populates this information in the `bl31_meminfo` field of the pointer
607 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100608 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
609 described above. The platform may override this implementation, for example
610 if the platform wants to restrict the amount of memory visible to BL3-1.
611 Details of this function are given below.
612
Dan Handley1151c822014-04-15 11:38:38 +01006134. (Optional) Loading the BL3-2 binary image (if present) from platform
614 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
615 the `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
Achin Guptaa3050ed2014-02-19 17:52:35 +0000616 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
Dan Handley1151c822014-04-15 11:38:38 +0100617 defines the address in memory where BL3-2 is loaded through the optional
618 constant `BL32_BASE`. BL2 uses this information to determine if there is
619 enough memory to load the BL3-2 image. If `BL32_BASE` is not defined then
620 this and the following two steps are not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000621
Dan Handley1151c822014-04-15 11:38:38 +01006225. (Optional) Arranging to pass control to the BL3-2 image (if present) that
623 has been pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info`
624 structure in memory provided by the platform with information about how
625 BL3-1 should pass control to the BL3-2 image. This structure follows the
Achin Guptaa3050ed2014-02-19 17:52:35 +0000626 `el_change_info` structure populated for the normal world BL image in 2.
627 above.
628
Dan Handley1151c822014-04-15 11:38:38 +01006296. (Optional) Populating a `meminfo` structure with the following information
630 in memory that is accessible by BL3-1 immediately upon entry.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000631
632 meminfo.total_base = Base address of memory visible to BL3-2
633 meminfo.total_size = Size of memory visible to BL3-2
634 meminfo.free_base = Base address of memory available for allocation
635 to BL3-2
636 meminfo.free_size = Size of memory available for allocation to
637 BL3-2
638
639 BL2 populates this information in the `bl32_meminfo` field of the pointer
Dan Handley1151c822014-04-15 11:38:38 +0100640 returned by the `bl2_get_bl31_args_ptr()` function.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000641
Achin Gupta4f6ad662013-10-25 09:08:21 +0100642The following functions must be implemented by the platform port to enable BL2
643to perform the above tasks.
644
645
646### Function : bl2_early_platform_setup() [mandatory]
647
648 Argument : meminfo *, void *
649 Return : void
650
651This function executes with the MMU and data caches disabled. It is only called
652by the primary CPU. The arguments to this function are:
653
654* The address of the `meminfo` structure populated by BL1
655* An opaque pointer that the platform may use as needed.
656
657The platform must copy the contents of the `meminfo` structure into a private
658variable as the original memory may be subsequently overwritten by BL2. The
659copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000660`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100661
662
663### Function : bl2_plat_arch_setup() [mandatory]
664
665 Argument : void
666 Return : void
667
668This function executes with the MMU and data caches disabled. It is only called
669by the primary CPU.
670
671The purpose of this function is to perform any architectural initialization
672that varies across platforms, for example enabling the MMU (since the memory
673map differs across platforms).
674
675
676### Function : bl2_platform_setup() [mandatory]
677
678 Argument : void
679 Return : void
680
681This function may execute with the MMU and data caches enabled if the platform
682port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
683called by the primary CPU.
684
Achin Guptae4d084e2014-02-19 17:18:23 +0000685The purpose of this function is to perform any platform initialization
686specific to BL2. For example on the ARM FVP port this function initialises a
687internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
688BL2 to pass information to BL3_1. The pointer is initialized to the base
689address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100690
Achin Guptaa3050ed2014-02-19 17:52:35 +0000691The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
692structure pointed to by `bl2_to_bl31_args` with the extents of memory available
693for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
Dan Handley57de6d72014-02-27 19:46:37 +0000694address defined by the constant `BL32_BASE`. The ARM FVP port currently loads
695the BL3-2 image at the Secure DRAM address `0x6002000`.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000696
Achin Guptae4d084e2014-02-19 17:18:23 +0000697The non-secure memory extents used for loading BL3-3 are also initialized in
698this function. This information is accessible in the `bl33_meminfo` field in
699the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100700
Harry Liebelce19cf12014-04-01 19:28:07 +0100701Platform security components are configured if required. For the Base FVP the
Andrew Thoelke84dbf6f2014-05-09 15:36:13 +0100702TZC-400 TrustZone controller is configured to only grant non-secure access
703to DRAM. This avoids aliasing between secure and non-secure accesses in the
704TLB and cache - secure execution states can use the NS attributes in the
705MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100706
Harry Liebeld265bd72014-01-31 19:04:10 +0000707This function is also responsible for initializing the storage abstraction layer
708which is used to load further bootloader images.
709
Achin Gupta4f6ad662013-10-25 09:08:21 +0100710
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000711### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100712
713 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000714 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100715
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000716This function should only be called on the cold boot path. It may execute with
717the MMU and data caches enabled if the platform port does the necessary
718initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100719
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000720The purpose of this function is to return a pointer to a `meminfo` structure
721populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100722`bl2_early_platform_setup()` above.
723
724
Achin Guptae4d084e2014-02-19 17:18:23 +0000725### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000726
727 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000728 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000729
Achin Guptae4d084e2014-02-19 17:18:23 +0000730BL2 platform code needs to return a pointer to a `bl31_args` structure it will
731use for passing information to BL3-1. The `bl31_args` structure carries the
732following information. This information is used by the `bl2_main()` function to
733load the BL3-2 (if present) and BL3-3 images.
734 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
735 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
736 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
737 - Information about executing the BL3-3 image in the `bl33_image_info` field
738 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000739
740
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741### Function : init_bl31_mem_layout() [optional]
742
743 Argument : meminfo *, meminfo *, unsigned int
744 Return : void
745
746Each BL stage needs to tell the next stage the amount of secure RAM that is
747available for it to use. For example, as part of handing control to BL2, BL1
748must inform BL2 about the extents of secure RAM that is available for BL2 to
749use. BL2 must do the same when passing control to BL3-1. This information is
750populated in a `meminfo` structure.
751
752Depending upon where BL3-1 has been loaded in secure RAM (determined by
753`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
754use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
755is done because BL2 never executes again after passing control to BL3-1.
756An illustration of how this is done in the ARM FVP port is given in the
757[User Guide], in the section "Memory layout on Base FVP".
758
759
760### Function : plat_get_ns_image_entrypoint() [mandatory]
761
762 Argument : void
763 Return : unsigned long
764
765As previously described, BL2 is responsible for arranging for control to be
766passed to a normal world BL image through BL3-1. This function returns the
767entrypoint of that image, which BL3-1 uses to jump to it.
768
Harry Liebeld265bd72014-01-31 19:04:10 +0000769BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100770
771
7723.2 Boot Loader Stage 3-1 (BL3-1)
773---------------------------------
774
775During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
776determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
777control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
778CPUs. BL3-1 executes at EL3 and is responsible for:
779
7801. Re-initializing all architectural and platform state. Although BL1 performs
781 some of this initialization, BL3-1 remains resident in EL3 and must ensure
782 that EL3 architectural and platform state is completely initialized. It
783 should make no assumptions about the system state when it receives control.
784
7852. Passing control to a normal world BL image, pre-loaded at a platform-
786 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
787 populated in memory to do this.
788
7893. Providing runtime firmware services. Currently, BL3-1 only implements a
790 subset of the Power State Coordination Interface (PSCI) API as a runtime
791 service. See Section 3.3 below for details of porting the PSCI
792 implementation.
793
Achin Gupta35ca3512014-02-19 17:58:33 +00007944. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
795 specific address by BL2. BL3-1 exports a set of apis that allow runtime
796 services to specify the security state in which the next image should be
797 executed and run the corresponding image. BL3-1 uses the `el_change_info`
798 and `meminfo` structure populated by BL2 to do this.
799
Achin Gupta4f6ad662013-10-25 09:08:21 +0100800The following functions must be implemented by the platform port to enable BL3-1
801to perform the above tasks.
802
803
804### Function : bl31_early_platform_setup() [mandatory]
805
806 Argument : meminfo *, void *, unsigned long
807 Return : void
808
809This function executes with the MMU and data caches disabled. It is only called
810by the primary CPU. The arguments to this function are:
811
812* The address of the `meminfo` structure populated by BL2.
813* An opaque pointer that the platform may use as needed.
814* The `MPIDR` of the primary CPU.
815
Achin Guptae4d084e2014-02-19 17:18:23 +0000816The platform can copy the contents of the `meminfo` structure into a private
817variable if the original memory may be subsequently overwritten by BL3-1. The
818reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000819`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100820
Achin Guptae4d084e2014-02-19 17:18:23 +0000821On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
822in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
823earlier. BL3-1 does not copy this information to internal data structures as it
824guarantees that the secure DRAM memory will not be overwritten. It maintains an
825internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100826
827### Function : bl31_plat_arch_setup() [mandatory]
828
829 Argument : void
830 Return : void
831
832This function executes with the MMU and data caches disabled. It is only called
833by the primary CPU.
834
835The purpose of this function is to perform any architectural initialization
836that varies across platforms, for example enabling the MMU (since the memory
837map differs across platforms).
838
839
840### Function : bl31_platform_setup() [mandatory]
841
842 Argument : void
843 Return : void
844
845This function may execute with the MMU and data caches enabled if the platform
846port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
847called by the primary CPU.
848
849The purpose of this function is to complete platform initialization so that both
850BL3-1 runtime services and normal world software can function correctly.
851
852The ARM FVP port does the following:
853* Initializes the generic interrupt controller.
854* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100855* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100856* Grants access to the system counter timer module
857* Initializes the FVP power controller device
858* Detects the system topology.
859
860
861### Function : bl31_get_next_image_info() [mandatory]
862
Achin Gupta35ca3512014-02-19 17:58:33 +0000863 Argument : unsigned int
Achin Gupta4f6ad662013-10-25 09:08:21 +0100864 Return : el_change_info *
865
866This function may execute with the MMU and data caches enabled if the platform
867port does the necessary initializations in `bl31_plat_arch_setup()`.
868
869This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000870BL2 for the next image in the security state specified by the argument. BL3-1
871uses this information to pass control to that image in the specified security
872state. This function must return a pointer to the `el_change_info` structure
873(that was copied during `bl31_early_platform_setup()`) if the image exists. It
874should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100875
876
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000877### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100878
879 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000880 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100881
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000882This function should only be called on the cold boot path. This function may
883execute with the MMU and data caches enabled if the platform port does the
884necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
885primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100886
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000887The purpose of this function is to return a pointer to a `meminfo` structure
888populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100889`bl31_early_platform_setup()` above.
890
891
Achin Gupta35ca3512014-02-19 17:58:33 +0000892### Function : bl31_plat_get_bl32_mem_layout() [mandatory]
893
894 Argument : void
895 Return : meminfo *
896
897This function should only be called on the cold boot path. This function may
898execute with the MMU and data caches enabled if the platform port does the
899necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
900primary CPU.
901
902The purpose of this function is to return a pointer to a `meminfo` structure
903populated with the extents of memory available for BL3-2 to use. See
904`bl31_early_platform_setup()` above.
905
906
Achin Gupta4f6ad662013-10-25 09:08:21 +01009073.3 Power State Coordination Interface (in BL3-1)
908------------------------------------------------
909
910The ARM Trusted Firmware's implementation of the PSCI API is based around the
911concept of an _affinity instance_. Each _affinity instance_ can be uniquely
912identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
913interface) and an _affinity level_. A processing element (for example, a
914CPU) is at level 0. If the CPUs in the system are described in a tree where the
915node above a CPU is a logical grouping of CPUs that share some state, then
916affinity level 1 is that group of CPUs (for example, a cluster), and affinity
917level 2 is a group of clusters (for example, the system). The implementation
918assumes that the affinity level 1 ID can be computed from the affinity level 0
919ID (for example, a unique cluster ID can be computed from the CPU ID). The
920current implementation computes this on the basis of the recommended use of
921`MPIDR` affinity fields in the ARM Architecture Reference Manual.
922
923BL3-1's platform initialization code exports a pointer to the platform-specific
924power management operations required for the PSCI implementation to function
925correctly. This information is populated in the `plat_pm_ops` structure. The
926PSCI implementation calls members of the `plat_pm_ops` structure for performing
927power management operations for each affinity instance. For example, the target
928CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
929handler (if present) is called for each affinity instance as the PSCI
930implementation powers up each affinity level implemented in the `MPIDR` (for
931example, CPU, cluster and system).
932
933The following functions must be implemented to initialize PSCI functionality in
934the ARM Trusted Firmware.
935
936
937### Function : plat_get_aff_count() [mandatory]
938
939 Argument : unsigned int, unsigned long
940 Return : unsigned int
941
942This function may execute with the MMU and data caches enabled if the platform
943port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
944called by the primary CPU.
945
946This function is called by the PSCI initialization code to detect the system
947topology. Its purpose is to return the number of affinity instances implemented
948at a given `affinity level` (specified by the first argument) and a given
949`MPIDR` (specified by the second argument). For example, on a dual-cluster
950system where first cluster implements 2 CPUs and the second cluster implements 4
951CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
952(`0x0`) and affinity level 0, would return 2. A call to this function with an
953`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
954would return 4.
955
956
957### Function : plat_get_aff_state() [mandatory]
958
959 Argument : unsigned int, unsigned long
960 Return : unsigned int
961
962This function may execute with the MMU and data caches enabled if the platform
963port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
964called by the primary CPU.
965
966This function is called by the PSCI initialization code. Its purpose is to
967return the state of an affinity instance. The affinity instance is determined by
968the affinity ID at a given `affinity level` (specified by the first argument)
969and an `MPIDR` (specified by the second argument). The state can be one of
970`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
971system topologies where certain affinity instances are unimplemented. For
972example, consider a platform that implements a single cluster with 4 CPUs and
973another CPU implemented directly on the interconnect with the cluster. The
974`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
975CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
976is missing but needs to be accounted for to reach this single CPU in the
977topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
978
979
980### Function : plat_get_max_afflvl() [mandatory]
981
982 Argument : void
983 Return : int
984
985This function may execute with the MMU and data caches enabled if the platform
986port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
987called by the primary CPU.
988
989This function is called by the PSCI implementation both during cold and warm
990boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000991operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100992likely that hardware will implement fewer affinity levels. This function allows
993the PSCI implementation to consider only those affinity levels in the system
994that the platform implements. For example, the Base AEM FVP implements two
995clusters with a configurable number of CPUs. It reports the maximum affinity
996level as 1, resulting in PSCI power control up to the cluster level.
997
998
999### Function : platform_setup_pm() [mandatory]
1000
1001 Argument : plat_pm_ops **
1002 Return : int
1003
1004This function may execute with the MMU and data caches enabled if the platform
1005port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1006called by the primary CPU.
1007
1008This function is called by PSCI initialization code. Its purpose is to export
1009handler routines for platform-specific power management actions by populating
1010the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1011
1012A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001013the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001014as an example. A platform port may choose not implement some of the power
1015management operations. For example, the ARM FVP port does not implement the
1016`affinst_standby()` function.
1017
1018#### plat_pm_ops.affinst_standby()
1019
1020Perform the platform-specific setup to enter the standby state indicated by the
1021passed argument.
1022
1023#### plat_pm_ops.affinst_on()
1024
1025Perform the platform specific setup to power on an affinity instance, specified
1026by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1027`state` (fifth argument) contains the current state of that affinity instance
1028(ON or OFF). This is useful to determine whether any action must be taken. For
1029example, while powering on a CPU, the cluster that contains this CPU might
1030already be in the ON state. The platform decides what actions must be taken to
1031transition from the current state to the target state (indicated by the power
1032management operation).
1033
1034#### plat_pm_ops.affinst_off()
1035
1036Perform the platform specific setup to power off an affinity instance in the
1037`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1038implementation.
1039
1040The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1041(third argument) have a similar meaning as described in the `affinst_on()`
1042operation. They are used to identify the affinity instance on which the call
1043is made and its current state. This gives the platform port an indication of the
1044state transition it must make to perform the requested action. For example, if
1045the calling CPU is the last powered on CPU in the cluster, after powering down
1046affinity level 0 (CPU), the platform port should power down affinity level 1
1047(the cluster) as well.
1048
1049This function is called with coherent stacks. This allows the PSCI
1050implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001051stale stack state after turning off the caches. On ARMv8-A cache hits do not
1052occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001053
1054#### plat_pm_ops.affinst_suspend()
1055
1056Perform the platform specific setup to power off an affinity instance in the
1057`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1058implementation.
1059
1060The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1061(fifth argument) have a similar meaning as described in the `affinst_on()`
1062operation. They are used to identify the affinity instance on which the call
1063is made and its current state. This gives the platform port an indication of the
1064state transition it must make to perform the requested action. For example, if
1065the calling CPU is the last powered on CPU in the cluster, after powering down
1066affinity level 0 (CPU), the platform port should power down affinity level 1
1067(the cluster) as well.
1068
1069The difference between turning an affinity instance off versus suspending it
1070is that in the former case, the affinity instance is expected to re-initialize
1071its state when its next powered on (see `affinst_on_finish()`). In the latter
1072case, the affinity instance is expected to save enough state so that it can
1073resume execution by restoring this state when its powered on (see
1074`affinst_suspend_finish()`).
1075
1076This function is called with coherent stacks. This allows the PSCI
1077implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001078stale stack state after turning off the caches. On ARMv8-A cache hits do not
1079occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001080
1081#### plat_pm_ops.affinst_on_finish()
1082
1083This function is called by the PSCI implementation after the calling CPU is
1084powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1085It performs the platform-specific setup required to initialize enough state for
1086this CPU to enter the normal world and also provide secure runtime firmware
1087services.
1088
1089The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1090(third argument) have a similar meaning as described in the previous operations.
1091
1092This function is called with coherent stacks. This allows the PSCI
1093implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001094stale stack state after turning off the caches. On ARMv8-A cache hits do not
1095occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001096
1097#### plat_pm_ops.affinst_on_suspend()
1098
1099This function is called by the PSCI implementation after the calling CPU is
1100powered on and released from reset in response to an asynchronous wakeup
1101event, for example a timer interrupt that was programmed by the CPU during the
1102`CPU_SUSPEND` call. It performs the platform-specific setup required to
1103restore the saved state for this CPU to resume execution in the normal world
1104and also provide secure runtime firmware services.
1105
1106The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1107(third argument) have a similar meaning as described in the previous operations.
1108
1109This function is called with coherent stacks. This allows the PSCI
1110implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001111stale stack state after turning off the caches. On ARMv8-A cache hits do not
1112occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001113
1114BL3-1 platform initialization code must also detect the system topology and
1115the state of each affinity instance in the topology. This information is
1116critical for the PSCI runtime service to function correctly. More details are
1117provided in the description of the `plat_get_aff_count()` and
1118`plat_get_aff_state()` functions above.
1119
1120
Harry Liebela960f282013-12-12 16:03:44 +000011214. C Library
1122-------------
1123
1124To avoid subtle toolchain behavioral dependencies, the header files provided
1125by the compiler are not used. The software is built with the `-nostdinc` flag
1126to ensure no headers are included from the toolchain inadvertently. Instead the
1127required headers are included in the ARM Trusted Firmware source tree. The
1128library only contains those C library definitions required by the local
1129implementation. If more functionality is required, the needed library functions
1130will need to be added to the local implementation.
1131
1132Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1133headers have been cut down in order to simplify the implementation. In order to
1134minimize changes to the header files, the [FreeBSD] layout has been maintained.
1135The generic C library definitions can be found in `include/stdlib` with more
1136system and machine specific declarations in `include/stdlib/sys` and
1137`include/stdlib/machine`.
1138
1139The local C library implementations can be found in `lib/stdlib`. In order to
1140extend the C library these files may need to be modified. It is recommended to
1141use a release version of [FreeBSD] as a starting point.
1142
1143The C library header files in the [FreeBSD] source tree are located in the
1144`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1145can be found in the `sys/<machine-type>` directories. These files define things
1146like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1147port for [FreeBSD] does not yet exist, the machine specific definitions are
1148based on existing machine types with similar properties (for example SPARC64).
1149
1150Where possible, C library function implementations were taken from [FreeBSD]
1151as found in the `lib/libc` directory.
1152
1153A copy of the [FreeBSD] sources can be downloaded with `git`.
1154
1155 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1156
1157
Harry Liebeld265bd72014-01-31 19:04:10 +000011585. Storage abstraction layer
1159-----------------------------
1160
1161In order to improve platform independence and portability an storage abstraction
1162layer is used to load data from non-volatile platform storage.
1163
1164Each platform should register devices and their drivers via the Storage layer.
1165These drivers then need to be initialized by bootloader phases as
1166required in their respective `blx_platform_setup()` functions. Currently
1167storage access is only required by BL1 and BL2 phases. The `load_image()`
1168function uses the storage layer to access non-volatile platform storage.
1169
1170It is mandatory to implement at least one storage driver. For the FVP the
1171Firmware Image Package(FIP) driver is provided as the default means to load data
1172from storage (see the "Firmware Image Package" section in the [User Guide]).
1173The storage layer is described in the header file `include/io_storage.h`. The
1174implementation of the common library is in `lib/io_storage.c` and the driver
1175files are located in `drivers/io/`.
1176
1177Each IO driver must provide `io_dev_*` structures, as described in
1178`drivers/io/io_driver.h`. These are returned via a mandatory registration
1179function that is called on platform initialization. The semi-hosting driver
1180implementation in `io_semihosting.c` can be used as an example.
1181
1182The Storage layer provides mechanisms to initialize storage devices before
1183IO operations are called. The basic operations supported by the layer
1184include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1185Drivers do not have to implement all operations, but each platform must
1186provide at least one driver for a device capable of supporting generic
1187operations such as loading a bootloader image.
1188
1189The current implementation only allows for known images to be loaded by the
1190firmware. These images are specified by using their names, as defined in the
1191`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1192a reference to a device and a driver-specific `spec` which will be understood
1193by the driver to allow access to the image data.
1194
1195The layer is designed in such a way that is it possible to chain drivers with
1196other drivers. For example, file-system drivers may be implemented on top of
1197physical block devices, both represented by IO devices with corresponding
1198drivers. In such a case, the file-system "binding" with the block device may
1199be deferred until the file-system device is initialised.
1200
1201The abstraction currently depends on structures being statically allocated
1202by the drivers and callers, as the system does not yet provide a means of
1203dynamically allocating memory. This may also have the affect of limiting the
1204amount of open resources per driver.
1205
1206
Achin Gupta4f6ad662013-10-25 09:08:21 +01001207- - - - - - - - - - - - - - - - - - - - - - - - - -
1208
Dan Handleye83b0ca2014-01-14 18:17:09 +00001209_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001210
1211
1212[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001213[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001214
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001215[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1216[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
1217[plat/fvp/platform.h]: ../plat/fvp/platform.h
Soby Mathewa43d4312014-04-07 15:28:55 +01001218[plat/fvp/include/platform_macros.S]: ../plat/fvp/include/platform_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001219[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1220[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1221[include/runtime_svc.h]: ../include/runtime_svc.h