blob: d0607f1a367e3f5211e8a43798ecdad91838cc9c [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
159#define ID_AA64DFR0_SPE U(1)
160#define ID_AA64DFR0_SPE_V1P1 U(2)
161#define ID_AA64DFR0_SPE_V1P2 U(3)
162#define ID_AA64DFR0_SPE_V1P3 U(4)
163#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200164
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165/* ID_AA64DFR0_EL1.DEBUG definitions */
166#define ID_AA64DFR0_DEBUG_SHIFT U(0)
167#define ID_AA64DFR0_DEBUG_LENGTH U(4)
168#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100169#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
170 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100171#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
172#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
173#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
174#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
175
johpow018c3da8b2022-01-31 18:14:41 -0600176/* ID_AA64DFR0_EL1.BRBE definitions */
177#define ID_AA64DFR0_BRBE_SHIFT U(52)
178#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
179#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
180
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100181/* ID_AA64DFR0_EL1.TraceBuffer definitions */
182#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
183#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
184#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
185
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100186/* ID_DFR0_EL1.Tracefilt definitions */
187#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
188#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
189#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
190
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100191/* ID_AA64DFR0_EL1.TraceVer definitions */
192#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
193#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
194#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
195
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200196#define EL_IMPL_NONE ULL(0)
197#define EL_IMPL_A64ONLY ULL(1)
198#define EL_IMPL_A64_A32 ULL(2)
199
200#define ID_AA64PFR0_GIC_SHIFT U(24)
201#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000202#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200203
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100204/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000205#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100206#define ID_AA64ISAR1_GPI_SHIFT U(28)
207#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000208#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100209#define ID_AA64ISAR1_GPA_SHIFT U(24)
210#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000211#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100212#define ID_AA64ISAR1_API_SHIFT U(8)
213#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000214#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100215#define ID_AA64ISAR1_APA_SHIFT U(4)
216#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000217#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100218
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000219/* ID_AA64ISAR2_EL1 definitions */
220#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
221#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
222#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
223#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400224#define ID_AA64ISAR2_GPA3_SHIFT U(8)
225#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
226#define ID_AA64ISAR2_APA3_SHIFT U(12)
227#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000228
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000229/* ID_AA64MMFR0_EL1 definitions */
230#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
231#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
232
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200233#define PARANGE_0000 U(32)
234#define PARANGE_0001 U(36)
235#define PARANGE_0010 U(40)
236#define PARANGE_0011 U(42)
237#define PARANGE_0100 U(44)
238#define PARANGE_0101 U(48)
239#define PARANGE_0110 U(52)
240
Jimmy Brisson945095a2020-04-16 10:54:59 -0500241#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
242#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
244#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
245#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
246
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500247#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
248#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
249#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
251
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200252#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
253#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
254#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
255#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
256
257#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
258#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
259#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
260#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
261
262#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
263#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
264#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
265#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
266
Daniel Boulby39e4df22021-02-02 19:27:41 +0000267/* ID_AA64MMFR1_EL1 definitions */
268#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
269#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
270#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
271#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
272#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
273#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600274#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
275#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
276#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
277#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000278#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
279#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
280#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000281
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000282/* ID_AA64MMFR2_EL1 definitions */
283#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000284
285#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
286#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
287
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000288#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
289#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
290
291/* ID_AA64PFR1_EL1 definitions */
292#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
293#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
294
295#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
296
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100297#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
298#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
299
300#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
301
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200302#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
303#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
304
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400305#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
306#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
307
308#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
309#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
310
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200311#define MTE_UNIMPLEMENTED ULL(0)
312#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
313#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
314
johpow0150ccb552020-11-10 19:22:13 -0600315#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
316#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
317
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000318/* ID_PFR1_EL1 definitions */
319#define ID_PFR1_VIRTEXT_SHIFT U(12)
320#define ID_PFR1_VIRTEXT_MASK U(0xf)
321#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
322 & ID_PFR1_VIRTEXT_MASK)
323
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200324/* SCTLR definitions */
325#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
326 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
327 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
328
329#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
330 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000331#define SCTLR_AARCH32_EL1_RES1 \
332 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
333 (U(1) << 4) | (U(1) << 3))
334
335#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
336 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
337 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200338
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000339#define SCTLR_M_BIT (ULL(1) << 0)
340#define SCTLR_A_BIT (ULL(1) << 1)
341#define SCTLR_C_BIT (ULL(1) << 2)
342#define SCTLR_SA_BIT (ULL(1) << 3)
343#define SCTLR_SA0_BIT (ULL(1) << 4)
344#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
345#define SCTLR_ITD_BIT (ULL(1) << 7)
346#define SCTLR_SED_BIT (ULL(1) << 8)
347#define SCTLR_UMA_BIT (ULL(1) << 9)
348#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100349#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000350#define SCTLR_DZE_BIT (ULL(1) << 14)
351#define SCTLR_UCT_BIT (ULL(1) << 15)
352#define SCTLR_NTWI_BIT (ULL(1) << 16)
353#define SCTLR_NTWE_BIT (ULL(1) << 18)
354#define SCTLR_WXN_BIT (ULL(1) << 19)
355#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100356#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000357#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000358#define SCTLR_E0E_BIT (ULL(1) << 24)
359#define SCTLR_EE_BIT (ULL(1) << 25)
360#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100361#define SCTLR_EnDA_BIT (ULL(1) << 27)
362#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000363#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000364#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200365#define SCTLR_RESET_VAL SCTLR_EL3_RES1
366
367/* CPACR_El1 definitions */
368#define CPACR_EL1_FPEN(x) ((x) << 20)
369#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
370#define CPACR_EL1_FP_TRAP_ALL U(0x2)
371#define CPACR_EL1_FP_TRAP_NONE U(0x3)
372
373/* SCR definitions */
374#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500375#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200376#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200377#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000378#define SCR_API_BIT (U(1) << 17)
379#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200380#define SCR_TWE_BIT (U(1) << 13)
381#define SCR_TWI_BIT (U(1) << 12)
382#define SCR_ST_BIT (U(1) << 11)
383#define SCR_RW_BIT (U(1) << 10)
384#define SCR_SIF_BIT (U(1) << 9)
385#define SCR_HCE_BIT (U(1) << 8)
386#define SCR_SMD_BIT (U(1) << 7)
387#define SCR_EA_BIT (U(1) << 3)
388#define SCR_FIQ_BIT (U(1) << 2)
389#define SCR_IRQ_BIT (U(1) << 1)
390#define SCR_NS_BIT (U(1) << 0)
391#define SCR_VALID_BIT_MASK U(0x2f8f)
392#define SCR_RESET_VAL SCR_RES1_BITS
393
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000394/* MDCR_EL3 definitions */
395#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100396#define MDCR_SPD32_LEGACY ULL(0x0)
397#define MDCR_SPD32_DISABLE ULL(0x2)
398#define MDCR_SPD32_ENABLE ULL(0x3)
399#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000400#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100401#define MDCR_NSPB_EL1 ULL(0x3)
402#define MDCR_TDOSA_BIT (ULL(1) << 10)
403#define MDCR_TDA_BIT (ULL(1) << 9)
404#define MDCR_TPM_BIT (ULL(1) << 6)
405#define MDCR_SCCD_BIT (ULL(1) << 23)
406#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000407
408/* MDCR_EL2 definitions */
409#define MDCR_EL2_TPMS (U(1) << 14)
410#define MDCR_EL2_E2PB(x) ((x) << 12)
411#define MDCR_EL2_E2PB_EL1 U(0x3)
412#define MDCR_EL2_TDRA_BIT (U(1) << 11)
413#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
414#define MDCR_EL2_TDA_BIT (U(1) << 9)
415#define MDCR_EL2_TDE_BIT (U(1) << 8)
416#define MDCR_EL2_HPME_BIT (U(1) << 7)
417#define MDCR_EL2_TPM_BIT (U(1) << 6)
418#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
419#define MDCR_EL2_RESET_VAL U(0x0)
420
421/* HSTR_EL2 definitions */
422#define HSTR_EL2_RESET_VAL U(0x0)
423#define HSTR_EL2_T_MASK U(0xff)
424
425/* CNTHP_CTL_EL2 definitions */
426#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
427#define CNTHP_CTL_RESET_VAL U(0x0)
428
429/* VTTBR_EL2 definitions */
430#define VTTBR_RESET_VAL ULL(0x0)
431#define VTTBR_VMID_MASK ULL(0xff)
432#define VTTBR_VMID_SHIFT U(48)
433#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
434#define VTTBR_BADDR_SHIFT U(0)
435
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200436/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500437#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000438#define HCR_API_BIT (ULL(1) << 41)
439#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000440#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000441#define HCR_TGE_BIT (ULL(1) << 27)
442#define HCR_RW_SHIFT U(31)
443#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
444#define HCR_AMO_BIT (ULL(1) << 5)
445#define HCR_IMO_BIT (ULL(1) << 4)
446#define HCR_FMO_BIT (ULL(1) << 3)
447
448/* ISR definitions */
449#define ISR_A_SHIFT U(8)
450#define ISR_I_SHIFT U(7)
451#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200452
453/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000454#define CNTHCTL_RESET_VAL U(0x0)
455#define EVNTEN_BIT (U(1) << 2)
456#define EL1PCEN_BIT (U(1) << 1)
457#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200458
459/* CNTKCTL_EL1 definitions */
460#define EL0PTEN_BIT (U(1) << 9)
461#define EL0VTEN_BIT (U(1) << 8)
462#define EL0PCTEN_BIT (U(1) << 0)
463#define EL0VCTEN_BIT (U(1) << 1)
464#define EVNTEN_BIT (U(1) << 2)
465#define EVNTDIR_BIT (U(1) << 3)
466#define EVNTI_SHIFT U(4)
467#define EVNTI_MASK U(0xf)
468
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000469/* CPTR_EL3 definitions */
470#define TCPAC_BIT (U(1) << 31)
471#define TAM_BIT (U(1) << 30)
472#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600473#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000474#define TFP_BIT (U(1) << 10)
475#define CPTR_EZ_BIT (U(1) << 8)
476#define CPTR_EL3_RESET_VAL U(0x0)
477
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200478/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000479#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
480#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
481#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600482#define CPTR_EL2_SMEN_MASK ULL(0x3)
483#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000484#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600485#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000486#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
487#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000488#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200489
490/* CPSR/SPSR definitions */
491#define DAIF_FIQ_BIT (U(1) << 0)
492#define DAIF_IRQ_BIT (U(1) << 1)
493#define DAIF_ABT_BIT (U(1) << 2)
494#define DAIF_DBG_BIT (U(1) << 3)
495#define SPSR_DAIF_SHIFT U(6)
496#define SPSR_DAIF_MASK U(0xf)
497
498#define SPSR_AIF_SHIFT U(6)
499#define SPSR_AIF_MASK U(0x7)
500
501#define SPSR_E_SHIFT U(9)
502#define SPSR_E_MASK U(0x1)
503#define SPSR_E_LITTLE U(0x0)
504#define SPSR_E_BIG U(0x1)
505
506#define SPSR_T_SHIFT U(5)
507#define SPSR_T_MASK U(0x1)
508#define SPSR_T_ARM U(0x0)
509#define SPSR_T_THUMB U(0x1)
510
511#define SPSR_M_SHIFT U(4)
512#define SPSR_M_MASK U(0x1)
513#define SPSR_M_AARCH64 U(0x0)
514#define SPSR_M_AARCH32 U(0x1)
515
516#define DISABLE_ALL_EXCEPTIONS \
517 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
518
519#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
520
521/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000522 * RMR_EL3 definitions
523 */
524#define RMR_EL3_RR_BIT (U(1) << 1)
525#define RMR_EL3_AA64_BIT (U(1) << 0)
526
527/*
528 * HI-VECTOR address for AArch32 state
529 */
530#define HI_VECTOR_BASE U(0xFFFF0000)
531
532/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200533 * TCR defintions
534 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000535#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200536#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200537#define TCR_EL1_IPS_SHIFT U(32)
538#define TCR_EL2_PS_SHIFT U(16)
539#define TCR_EL3_PS_SHIFT U(16)
540
541#define TCR_TxSZ_MIN ULL(16)
542#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000543#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200544
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100545#define TCR_T0SZ_SHIFT U(0)
546#define TCR_T1SZ_SHIFT U(16)
547
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200548/* (internal) physical address size bits in EL3/EL1 */
549#define TCR_PS_BITS_4GB ULL(0x0)
550#define TCR_PS_BITS_64GB ULL(0x1)
551#define TCR_PS_BITS_1TB ULL(0x2)
552#define TCR_PS_BITS_4TB ULL(0x3)
553#define TCR_PS_BITS_16TB ULL(0x4)
554#define TCR_PS_BITS_256TB ULL(0x5)
555
556#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
557#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
558#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
559#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
560#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
561#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
562
563#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
564#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
565#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
566#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
567
568#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
569#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
570#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
571#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
572
573#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
574#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
575#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
576
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100577#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
578#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
579#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
580#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
581
582#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
583#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
584#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
585#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
586
587#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
588#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
589#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
590
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200591#define TCR_TG0_SHIFT U(14)
592#define TCR_TG0_MASK ULL(3)
593#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
594#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
595#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
596
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100597#define TCR_TG1_SHIFT U(30)
598#define TCR_TG1_MASK ULL(3)
599#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
600#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
601#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
602
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200603#define TCR_EPD0_BIT (ULL(1) << 7)
604#define TCR_EPD1_BIT (ULL(1) << 23)
605
606#define MODE_SP_SHIFT U(0x0)
607#define MODE_SP_MASK U(0x1)
608#define MODE_SP_EL0 U(0x0)
609#define MODE_SP_ELX U(0x1)
610
611#define MODE_RW_SHIFT U(0x4)
612#define MODE_RW_MASK U(0x1)
613#define MODE_RW_64 U(0x0)
614#define MODE_RW_32 U(0x1)
615
616#define MODE_EL_SHIFT U(0x2)
617#define MODE_EL_MASK U(0x3)
618#define MODE_EL3 U(0x3)
619#define MODE_EL2 U(0x2)
620#define MODE_EL1 U(0x1)
621#define MODE_EL0 U(0x0)
622
623#define MODE32_SHIFT U(0)
624#define MODE32_MASK U(0xf)
625#define MODE32_usr U(0x0)
626#define MODE32_fiq U(0x1)
627#define MODE32_irq U(0x2)
628#define MODE32_svc U(0x3)
629#define MODE32_mon U(0x6)
630#define MODE32_abt U(0x7)
631#define MODE32_hyp U(0xa)
632#define MODE32_und U(0xb)
633#define MODE32_sys U(0xf)
634
635#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
636#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
637#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
638#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
639
640#define SPSR_64(el, sp, daif) \
641 ((MODE_RW_64 << MODE_RW_SHIFT) | \
642 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
643 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
644 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
645
646#define SPSR_MODE32(mode, isa, endian, aif) \
647 ((MODE_RW_32 << MODE_RW_SHIFT) | \
648 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
649 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
650 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
651 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
652
653/*
654 * TTBR Definitions
655 */
656#define TTBR_CNP_BIT ULL(0x1)
657
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000658/*
659 * CTR_EL0 definitions
660 */
661#define CTR_CWG_SHIFT U(24)
662#define CTR_CWG_MASK U(0xf)
663#define CTR_ERG_SHIFT U(20)
664#define CTR_ERG_MASK U(0xf)
665#define CTR_DMINLINE_SHIFT U(16)
666#define CTR_DMINLINE_MASK U(0xf)
667#define CTR_L1IP_SHIFT U(14)
668#define CTR_L1IP_MASK U(0x3)
669#define CTR_IMINLINE_SHIFT U(0)
670#define CTR_IMINLINE_MASK U(0xf)
671
672#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
673
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000674/*
675 * FPCR definitions
676 */
677#define FPCR_FIZ_BIT (ULL(1) << 0)
678#define FPCR_AH_BIT (ULL(1) << 1)
679#define FPCR_NEP_BIT (ULL(1) << 2)
680
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200681/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000682#define CNTP_CTL_ENABLE_SHIFT U(0)
683#define CNTP_CTL_IMASK_SHIFT U(1)
684#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200685
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000686#define CNTP_CTL_ENABLE_MASK U(1)
687#define CNTP_CTL_IMASK_MASK U(1)
688#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200689
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200690/* Exception Syndrome register bits and bobs */
691#define ESR_EC_SHIFT U(26)
692#define ESR_EC_MASK U(0x3f)
693#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100694#define ESR_ISS_SHIFT U(0x0)
695#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200696#define EC_UNKNOWN U(0x0)
697#define EC_WFE_WFI U(0x1)
698#define EC_AARCH32_CP15_MRC_MCR U(0x3)
699#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
700#define EC_AARCH32_CP14_MRC_MCR U(0x5)
701#define EC_AARCH32_CP14_LDC_STC U(0x6)
702#define EC_FP_SIMD U(0x7)
703#define EC_AARCH32_CP10_MRC U(0x8)
704#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
705#define EC_ILLEGAL U(0xe)
706#define EC_AARCH32_SVC U(0x11)
707#define EC_AARCH32_HVC U(0x12)
708#define EC_AARCH32_SMC U(0x13)
709#define EC_AARCH64_SVC U(0x15)
710#define EC_AARCH64_HVC U(0x16)
711#define EC_AARCH64_SMC U(0x17)
712#define EC_AARCH64_SYS U(0x18)
713#define EC_IABORT_LOWER_EL U(0x20)
714#define EC_IABORT_CUR_EL U(0x21)
715#define EC_PC_ALIGN U(0x22)
716#define EC_DABORT_LOWER_EL U(0x24)
717#define EC_DABORT_CUR_EL U(0x25)
718#define EC_SP_ALIGN U(0x26)
719#define EC_AARCH32_FP U(0x28)
720#define EC_AARCH64_FP U(0x2c)
721#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100722/* Data Fault Status code, not all error codes listed */
723#define ISS_DFSC_MASK U(0x3f)
724#define DFSC_EXT_DABORT U(0x10)
725#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100726/* ISS encoding an exception from HVC or SVC instruction execution */
727#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200728
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000729/*
730 * External Abort bit in Instruction and Data Aborts synchronous exception
731 * syndromes.
732 */
733#define ESR_ISS_EABORT_EA_BIT U(9)
734
735#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100736#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000737
738/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
739#define RMR_RESET_REQUEST_SHIFT U(0x1)
740#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200741
742/*******************************************************************************
743 * Definitions of register offsets, fields and macros for CPU system
744 * instructions.
745 ******************************************************************************/
746
747#define TLBI_ADDR_SHIFT U(12)
748#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
749#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
750
751/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000752 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
753 * system level implementation of the Generic Timer.
754 ******************************************************************************/
755#define CNTCTLBASE_CNTFRQ U(0x0)
756#define CNTNSAR U(0x4)
757#define CNTNSAR_NS_SHIFT(x) (x)
758
759#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
760#define CNTACR_RPCT_SHIFT U(0x0)
761#define CNTACR_RVCT_SHIFT U(0x1)
762#define CNTACR_RFRQ_SHIFT U(0x2)
763#define CNTACR_RVOFF_SHIFT U(0x3)
764#define CNTACR_RWVT_SHIFT U(0x4)
765#define CNTACR_RWPT_SHIFT U(0x5)
766
767/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200768 * Definitions of register offsets and fields in the CNTBaseN Frame of the
769 * system level implementation of the Generic Timer.
770 ******************************************************************************/
771/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000772#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200773/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000774#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200775/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000776#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200777/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000778#define CNTP_CTL U(0x2c)
779
780/* PMCR_EL0 definitions */
781#define PMCR_EL0_RESET_VAL U(0x0)
782#define PMCR_EL0_N_SHIFT U(11)
783#define PMCR_EL0_N_MASK U(0x1f)
784#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
785#define PMCR_EL0_LC_BIT (U(1) << 6)
786#define PMCR_EL0_DP_BIT (U(1) << 5)
787#define PMCR_EL0_X_BIT (U(1) << 4)
788#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100789#define PMCR_EL0_E_BIT (U(1) << 0)
790
791/* PMCNTENSET_EL0 definitions */
792#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
793#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
794
795/* PMEVTYPER<n>_EL0 definitions */
796#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
797#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
798#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
799#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
800#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
801#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
802#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
803
804/* PMCCFILTR_EL0 definitions */
805#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
806#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
807#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
808#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
809#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
810#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
811
812/* PMU event counter ID definitions */
813#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000814
815/*******************************************************************************
816 * Definitions for system register interface to SVE
817 ******************************************************************************/
818#define ZCR_EL3 S3_6_C1_C2_0
819#define ZCR_EL2 S3_4_C1_C2_0
820
821/* ZCR_EL3 definitions */
822#define ZCR_EL3_LEN_MASK U(0xf)
823
824/* ZCR_EL2 definitions */
825#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200826
827/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600828 * Definitions for system register interface to SME
829 ******************************************************************************/
830#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
831#define SVCR S3_3_C4_C2_2
832#define TPIDR2_EL0 S3_3_C13_C0_5
833#define SMCR_EL2 S3_4_C1_C2_6
834
835/* ID_AA64SMFR0_EL1 definitions */
836#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
837
838/* SVCR definitions */
839#define SVCR_ZA_BIT (U(1) << 1)
840#define SVCR_SM_BIT (U(1) << 0)
841
842/* SMPRI_EL1 definitions */
843#define SMPRI_EL1_PRIORITY_SHIFT U(0)
844#define SMPRI_EL1_PRIORITY_MASK U(0xf)
845
846/* SMPRIMAP_EL2 definitions */
847/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
848#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
849#define SMPRIMAP_EL2_MAP_MASK U(0xf)
850
851/* SMCR_ELx definitions */
852#define SMCR_ELX_LEN_SHIFT U(0)
853#define SMCR_ELX_LEN_MASK U(0x1ff)
854#define SMCR_ELX_FA64_BIT (U(1) << 31)
855
856/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200857 * Definitions of MAIR encodings for device and normal memory
858 ******************************************************************************/
859/*
860 * MAIR encodings for device memory attributes.
861 */
862#define MAIR_DEV_nGnRnE ULL(0x0)
863#define MAIR_DEV_nGnRE ULL(0x4)
864#define MAIR_DEV_nGRE ULL(0x8)
865#define MAIR_DEV_GRE ULL(0xc)
866
867/*
868 * MAIR encodings for normal memory attributes.
869 *
870 * Cache Policy
871 * WT: Write Through
872 * WB: Write Back
873 * NC: Non-Cacheable
874 *
875 * Transient Hint
876 * NTR: Non-Transient
877 * TR: Transient
878 *
879 * Allocation Policy
880 * RA: Read Allocate
881 * WA: Write Allocate
882 * RWA: Read and Write Allocate
883 * NA: No Allocation
884 */
885#define MAIR_NORM_WT_TR_WA ULL(0x1)
886#define MAIR_NORM_WT_TR_RA ULL(0x2)
887#define MAIR_NORM_WT_TR_RWA ULL(0x3)
888#define MAIR_NORM_NC ULL(0x4)
889#define MAIR_NORM_WB_TR_WA ULL(0x5)
890#define MAIR_NORM_WB_TR_RA ULL(0x6)
891#define MAIR_NORM_WB_TR_RWA ULL(0x7)
892#define MAIR_NORM_WT_NTR_NA ULL(0x8)
893#define MAIR_NORM_WT_NTR_WA ULL(0x9)
894#define MAIR_NORM_WT_NTR_RA ULL(0xa)
895#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
896#define MAIR_NORM_WB_NTR_NA ULL(0xc)
897#define MAIR_NORM_WB_NTR_WA ULL(0xd)
898#define MAIR_NORM_WB_NTR_RA ULL(0xe)
899#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
900
901#define MAIR_NORM_OUTER_SHIFT U(4)
902
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000903#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
904 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200905
906/* PAR_EL1 fields */
907#define PAR_F_SHIFT U(0)
908#define PAR_F_MASK ULL(0x1)
909#define PAR_ADDR_SHIFT U(12)
910#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
911
912/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000913 * Definitions for system register interface to SPE
914 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000915#define PMSCR_EL1 S3_0_C9_C9_0
916#define PMSNEVFR_EL1 S3_0_C9_C9_1
917#define PMSICR_EL1 S3_0_C9_C9_2
918#define PMSIRR_EL1 S3_0_C9_C9_3
919#define PMSFCR_EL1 S3_0_C9_C9_4
920#define PMSEVFR_EL1 S3_0_C9_C9_5
921#define PMSLATFR_EL1 S3_0_C9_C9_6
922#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000923#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000924#define PMBPTR_EL1 S3_0_C9_C10_1
925#define PMBSR_EL1 S3_0_C9_C10_3
926#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000927
928/*******************************************************************************
929 * Definitions for system register interface to MPAM
930 ******************************************************************************/
931#define MPAMIDR_EL1 S3_0_C10_C4_4
932#define MPAM2_EL2 S3_4_C10_C5_0
933#define MPAMHCR_EL2 S3_4_C10_C4_0
934#define MPAM3_EL3 S3_6_C10_C5_0
935
936/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200937 * Definitions for system register interface to AMU for ARMv8.4 onwards
938 ******************************************************************************/
939#define AMCR_EL0 S3_3_C13_C2_0
940#define AMCFGR_EL0 S3_3_C13_C2_1
941#define AMCGCR_EL0 S3_3_C13_C2_2
942#define AMUSERENR_EL0 S3_3_C13_C2_3
943#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
944#define AMCNTENSET0_EL0 S3_3_C13_C2_5
945#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
946#define AMCNTENSET1_EL0 S3_3_C13_C3_1
947
948/* Activity Monitor Group 0 Event Counter Registers */
949#define AMEVCNTR00_EL0 S3_3_C13_C4_0
950#define AMEVCNTR01_EL0 S3_3_C13_C4_1
951#define AMEVCNTR02_EL0 S3_3_C13_C4_2
952#define AMEVCNTR03_EL0 S3_3_C13_C4_3
953
954/* Activity Monitor Group 0 Event Type Registers */
955#define AMEVTYPER00_EL0 S3_3_C13_C6_0
956#define AMEVTYPER01_EL0 S3_3_C13_C6_1
957#define AMEVTYPER02_EL0 S3_3_C13_C6_2
958#define AMEVTYPER03_EL0 S3_3_C13_C6_3
959
960/* Activity Monitor Group 1 Event Counter Registers */
961#define AMEVCNTR10_EL0 S3_3_C13_C12_0
962#define AMEVCNTR11_EL0 S3_3_C13_C12_1
963#define AMEVCNTR12_EL0 S3_3_C13_C12_2
964#define AMEVCNTR13_EL0 S3_3_C13_C12_3
965#define AMEVCNTR14_EL0 S3_3_C13_C12_4
966#define AMEVCNTR15_EL0 S3_3_C13_C12_5
967#define AMEVCNTR16_EL0 S3_3_C13_C12_6
968#define AMEVCNTR17_EL0 S3_3_C13_C12_7
969#define AMEVCNTR18_EL0 S3_3_C13_C13_0
970#define AMEVCNTR19_EL0 S3_3_C13_C13_1
971#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
972#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
973#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
974#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
975#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
976#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
977
978/* Activity Monitor Group 1 Event Type Registers */
979#define AMEVTYPER10_EL0 S3_3_C13_C14_0
980#define AMEVTYPER11_EL0 S3_3_C13_C14_1
981#define AMEVTYPER12_EL0 S3_3_C13_C14_2
982#define AMEVTYPER13_EL0 S3_3_C13_C14_3
983#define AMEVTYPER14_EL0 S3_3_C13_C14_4
984#define AMEVTYPER15_EL0 S3_3_C13_C14_5
985#define AMEVTYPER16_EL0 S3_3_C13_C14_6
986#define AMEVTYPER17_EL0 S3_3_C13_C14_7
987#define AMEVTYPER18_EL0 S3_3_C13_C15_0
988#define AMEVTYPER19_EL0 S3_3_C13_C15_1
989#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
990#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
991#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
992#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
993#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
994#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
995
johpow01b7d752a2020-10-08 17:29:11 -0500996/* AMCFGR_EL0 definitions */
997#define AMCFGR_EL0_NCG_SHIFT U(28)
998#define AMCFGR_EL0_NCG_MASK U(0xf)
999
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001000/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001001#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1002#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1003#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001004
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001005/* MPAM register definitions */
1006#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001007#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1008
1009#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1010#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001011
1012#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1013
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001014/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001015 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1016 ******************************************************************************/
1017
1018/* Definition for register defining which virtual offsets are implemented. */
1019#define AMCG1IDR_EL0 S3_3_C13_C2_6
1020#define AMCG1IDR_CTR_MASK ULL(0xffff)
1021#define AMCG1IDR_CTR_SHIFT U(0)
1022#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1023#define AMCG1IDR_VOFF_SHIFT U(16)
1024
1025/* New bit added to AMCR_EL0 */
1026#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1027
1028/* Definitions for virtual offset registers for architected event counters. */
1029/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1030#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1031#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1032#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1033
1034/* Definitions for virtual offset registers for auxiliary event counters. */
1035#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1036#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1037#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1038#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1039#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1040#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1041#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1042#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1043#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1044#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1045#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1046#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1047#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1048#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1049#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1050#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1051
1052/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001053 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001054 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001055#define DISR_EL1 S3_0_C12_C1_1
1056#define DISR_A_BIT U(31)
1057
1058#define ERRIDR_EL1 S3_0_C5_C3_0
1059#define ERRIDR_MASK U(0xffff)
1060
1061#define ERRSELR_EL1 S3_0_C5_C3_1
1062
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001063/* System register access to Standard Error Record registers */
1064#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001065#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001066#define ERXSTATUS_EL1 S3_0_C5_C4_2
1067#define ERXADDR_EL1 S3_0_C5_C4_3
1068#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001069#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1070#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001071#define ERXMISC0_EL1 S3_0_C5_C5_0
1072#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001073
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001074#define ERXCTLR_ED_BIT (U(1) << 0)
1075#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001076
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001077#define ERXPFGCTL_UC_BIT (U(1) << 1)
1078#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1079#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001080
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001081/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001082 * Armv8.1 Registers - Privileged Access Never Registers
1083 ******************************************************************************/
1084#define PAN S3_0_C4_C2_3
1085#define PAN_BIT BIT(22)
1086
1087/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001088 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001089 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001090#define APIAKeyLo_EL1 S3_0_C2_C1_0
1091#define APIAKeyHi_EL1 S3_0_C2_C1_1
1092#define APIBKeyLo_EL1 S3_0_C2_C1_2
1093#define APIBKeyHi_EL1 S3_0_C2_C1_3
1094#define APDAKeyLo_EL1 S3_0_C2_C2_0
1095#define APDAKeyHi_EL1 S3_0_C2_C2_1
1096#define APDBKeyLo_EL1 S3_0_C2_C2_2
1097#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001098#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001099#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001100
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001101/*******************************************************************************
1102 * Armv8.4 Data Independent Timing Registers
1103 ******************************************************************************/
1104#define DIT S3_3_C4_C2_5
1105#define DIT_BIT BIT(24)
1106
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001107/*******************************************************************************
1108 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1109 ******************************************************************************/
1110#define SSBS S3_3_C4_C2_6
1111
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001112/*******************************************************************************
1113 * Armv8.5 - Memory Tagging Extension Registers
1114 ******************************************************************************/
1115#define TFSRE0_EL1 S3_0_C5_C6_1
1116#define TFSR_EL1 S3_0_C5_C6_0
1117#define RGSR_EL1 S3_0_C1_C0_5
1118#define GCR_EL1 S3_0_C1_C0_6
1119
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001120/*******************************************************************************
1121 * Armv8.6 - Fine Grained Virtualization Traps Registers
1122 ******************************************************************************/
1123#define HFGRTR_EL2 S3_4_C1_C1_4
1124#define HFGWTR_EL2 S3_4_C1_C1_5
1125#define HFGITR_EL2 S3_4_C1_C1_6
1126#define HDFGRTR_EL2 S3_4_C3_C1_4
1127#define HDFGWTR_EL2 S3_4_C3_C1_5
1128
Jimmy Brisson945095a2020-04-16 10:54:59 -05001129/*******************************************************************************
1130 * Armv8.6 - Enhanced Counter Virtualization Registers
1131 ******************************************************************************/
1132#define CNTPOFF_EL2 S3_4_C14_C0_6
1133
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001134/*******************************************************************************
1135 * Armv9.0 - Trace Buffer Extension System Registers
1136 ******************************************************************************/
1137#define TRBLIMITR_EL1 S3_0_C9_C11_0
1138#define TRBPTR_EL1 S3_0_C9_C11_1
1139#define TRBBASER_EL1 S3_0_C9_C11_2
1140#define TRBSR_EL1 S3_0_C9_C11_3
1141#define TRBMAR_EL1 S3_0_C9_C11_4
1142#define TRBTRG_EL1 S3_0_C9_C11_6
1143#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001144
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001145/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001146 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1147 ******************************************************************************/
1148
1149#define BRBCR_EL1 S2_1_C9_C0_0
1150#define BRBCR_EL2 S2_4_C9_C0_0
1151#define BRBFCR_EL1 S2_1_C9_C0_1
1152#define BRBTS_EL1 S2_1_C9_C0_2
1153#define BRBINFINJ_EL1 S2_1_C9_C1_0
1154#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1155#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1156#define BRBIDR0_EL1 S2_1_C9_C2_0
1157
1158/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001159 * Armv8.4 - Trace Filter System Registers
1160 ******************************************************************************/
1161#define TRFCR_EL1 S3_0_C1_C2_1
1162#define TRFCR_EL2 S3_4_C1_C2_1
1163
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001164/*******************************************************************************
1165 * Trace System Registers
1166 ******************************************************************************/
1167#define TRCAUXCTLR S2_1_C0_C6_0
1168#define TRCRSR S2_1_C0_C10_0
1169#define TRCCCCTLR S2_1_C0_C14_0
1170#define TRCBBCTLR S2_1_C0_C15_0
1171#define TRCEXTINSELR0 S2_1_C0_C8_4
1172#define TRCEXTINSELR1 S2_1_C0_C9_4
1173#define TRCEXTINSELR2 S2_1_C0_C10_4
1174#define TRCEXTINSELR3 S2_1_C0_C11_4
1175#define TRCCLAIMSET S2_1_c7_c8_6
1176#define TRCCLAIMCLR S2_1_c7_c9_6
1177#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001178
johpow01d0bbe6e2021-11-11 16:13:32 -06001179/*******************************************************************************
1180 * FEAT_HCX - Extended Hypervisor Configuration Register
1181 ******************************************************************************/
1182#define HCRX_EL2 S3_4_C1_C2_2
1183#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1184#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1185#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1186#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1187#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1188
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001189#endif /* ARCH_H */