blob: 62cf470b76ea40f2dcc26e57c11c75a9f1ab3fa5 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
Arvind Ram Prakash81916212024-08-15 15:08:23 -050026/******************************************************************************
27 * MIDR macros
28 *****************************************************************************/
29/* Extract the partnumber */
30#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
31/* Extract revision and variant info */
32
33#define EXTRACT_REV_VAR(x) (x & MIDR_REV_MASK) | ((x >> (MIDR_VAR_SHIFT - MIDR_REV_BITS)) \
34 & MIDR_VAR_MASK)
35
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020036/*******************************************************************************
37 * MPIDR macros
38 ******************************************************************************/
39#define MPIDR_MT_MASK (ULL(1) << 24)
40#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
41#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
42#define MPIDR_AFFINITY_BITS U(8)
43#define MPIDR_AFFLVL_MASK ULL(0xff)
44#define MPIDR_AFF0_SHIFT U(0)
45#define MPIDR_AFF1_SHIFT U(8)
46#define MPIDR_AFF2_SHIFT U(16)
47#define MPIDR_AFF3_SHIFT U(32)
48#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
49#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
50#define MPIDR_AFFLVL_SHIFT U(3)
51#define MPIDR_AFFLVL0 ULL(0x0)
52#define MPIDR_AFFLVL1 ULL(0x1)
53#define MPIDR_AFFLVL2 ULL(0x2)
54#define MPIDR_AFFLVL3 ULL(0x3)
55#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
56#define MPIDR_AFFLVL0_VAL(mpidr) \
57 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
58#define MPIDR_AFFLVL1_VAL(mpidr) \
59 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
60#define MPIDR_AFFLVL2_VAL(mpidr) \
61 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
62#define MPIDR_AFFLVL3_VAL(mpidr) \
63 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
64/*
65 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
66 * add one while using this macro to define array sizes.
67 * TODO: Support only the first 3 affinity levels for now.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000071#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000072 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000073 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
74 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
76
77#define MPIDR_AFF_ID(mpid, n) \
78 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
79
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020080/*
81 * An invalid MPID. This value can be used by functions that return an MPID to
82 * indicate an error.
83 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000084#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020085
86/*******************************************************************************
87 * Definitions for CPU system register interface to GICv3
88 ******************************************************************************/
89#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
90#define ICC_SGI1R S3_0_C12_C11_5
91#define ICC_SRE_EL1 S3_0_C12_C12_5
92#define ICC_SRE_EL2 S3_4_C12_C9_5
93#define ICC_SRE_EL3 S3_6_C12_C12_5
94#define ICC_CTLR_EL1 S3_0_C12_C12_4
95#define ICC_CTLR_EL3 S3_6_C12_C12_4
96#define ICC_PMR_EL1 S3_0_C4_C6_0
97#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000098#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
99#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
100#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
101#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
102#define ICC_IAR0_EL1 S3_0_C12_C8_0
103#define ICC_IAR1_EL1 S3_0_C12_C12_0
104#define ICC_EOIR0_EL1 S3_0_C12_C8_1
105#define ICC_EOIR1_EL1 S3_0_C12_C12_1
106#define ICC_SGI0R_EL1 S3_0_C12_C11_7
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000107#define ICV_CTRL_EL1 S3_0_C12_C12_4
108#define ICV_IAR1_EL1 S3_0_C12_C12_0
109#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
110#define ICV_EOIR1_EL1 S3_0_C12_C12_1
111#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200112
113/*******************************************************************************
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200114 * Definitions for EL2 system registers.
115 ******************************************************************************/
116#define CNTPOFF_EL2 S3_4_C14_C0_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100117#define CONTEXTIDR_EL2 S3_4_C13_C0_1
118#define DBGVCR32_EL2 S2_4_C0_C7_0
119#define HACR_EL2 S3_4_C1_C1_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200120#define HAFGRTR_EL2 S3_4_C3_C1_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100121#define HDFGRTR_EL2 S3_4_C3_C1_4
122#define HDFGRTR2_EL2 S3_4_C3_C1_0
123#define HDFGWTR_EL2 S3_4_C3_C1_5
124#define HDFGWTR2_EL2 S3_4_C3_C1_1
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200125#define HFGITR_EL2 S3_4_C1_C1_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100126#define HFGITR2_EL2 S3_4_C3_C1_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200127#define HFGRTR_EL2 S3_4_C1_C1_4
Igor Podgainõie42561d2024-11-11 11:22:03 +0100128#define HFGRTR2_EL2 S3_4_C3_C1_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200129#define HFGWTR_EL2 S3_4_C1_C1_5
Igor Podgainõie42561d2024-11-11 11:22:03 +0100130#define HFGWTR2_EL2 S3_4_C3_C1_3
131#define HPFAR_EL2 S3_4_C6_C0_4
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200132#define ICH_HCR_EL2 S3_4_C12_C11_0
133#define ICH_VMCR_EL2 S3_4_C12_C11_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200134#define PMSCR_EL2 S3_4_C9_C9_0
135#define TFSR_EL2 S3_4_C5_C6_0
Igor Podgainõie42561d2024-11-11 11:22:03 +0100136#define TPIDR_EL2 S3_4_C13_C0_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200137#define TTBR1_EL2 S3_4_C2_C0_1
Igor Podgainõie42561d2024-11-11 11:22:03 +0100138#define VDISR_EL2 S3_4_C12_C1_1
139#define VNCR_EL2 S3_4_C2_C2_0
140#define VSESR_EL2 S3_4_C5_C2_3
141#define VTCR_EL2 S3_4_C2_C1_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200142
143/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200144 * Generic timer memory mapped registers & offsets
145 ******************************************************************************/
146#define CNTCR_OFF U(0x000)
147#define CNTFID_OFF U(0x020)
148
149#define CNTCR_EN (U(1) << 0)
150#define CNTCR_HDBG (U(1) << 1)
151#define CNTCR_FCREQ(x) ((x) << 8)
152
153/*******************************************************************************
154 * System register bit definitions
155 ******************************************************************************/
156/* CLIDR definitions */
157#define LOUIS_SHIFT U(21)
158#define LOC_SHIFT U(24)
159#define CLIDR_FIELD_WIDTH U(3)
160
161/* CSSELR definitions */
162#define LEVEL_SHIFT U(1)
163
164/* Data cache set/way op type defines */
165#define DCISW U(0x0)
166#define DCCISW U(0x1)
167#define DCCSW U(0x2)
168
169/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500170#define ID_AA64PFR0_EL0_SHIFT U(0)
171#define ID_AA64PFR0_EL1_SHIFT U(4)
172#define ID_AA64PFR0_EL2_SHIFT U(8)
173#define ID_AA64PFR0_EL3_SHIFT U(12)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500174#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100175#define ID_AA64PFR0_FP_SHIFT U(16)
176#define ID_AA64PFR0_FP_WIDTH U(4)
177#define ID_AA64PFR0_FP_MASK U(0xf)
178#define ID_AA64PFR0_ADVSIMD_SHIFT U(20)
179#define ID_AA64PFR0_ADVSIMD_WIDTH U(4)
180#define ID_AA64PFR0_ADVSIMD_MASK U(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500181#define ID_AA64PFR0_GIC_SHIFT U(24)
182#define ID_AA64PFR0_GIC_WIDTH U(4)
183#define ID_AA64PFR0_GIC_MASK ULL(0xf)
184#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
185#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
186#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100187#define ID_AA64PFR0_RAS_MASK ULL(0xf)
188#define ID_AA64PFR0_RAS_SHIFT U(28)
189#define ID_AA64PFR0_RAS_WIDTH U(4)
190#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
191#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
192#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
193#define ID_AA64PFR0_SVE_SHIFT U(32)
194#define ID_AA64PFR0_SVE_WIDTH U(4)
195#define ID_AA64PFR0_SVE_MASK ULL(0xf)
196#define ID_AA64PFR0_SVE_LENGTH U(4)
197#define ID_AA64PFR0_MPAM_SHIFT U(40)
198#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
199#define ID_AA64PFR0_AMU_SHIFT U(44)
200#define ID_AA64PFR0_AMU_LENGTH U(4)
201#define ID_AA64PFR0_AMU_MASK ULL(0xf)
202#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
203#define ID_AA64PFR0_AMU_V1 U(0x1)
204#define ID_AA64PFR0_AMU_V1P1 U(0x2)
205#define ID_AA64PFR0_DIT_SHIFT U(48)
206#define ID_AA64PFR0_DIT_MASK ULL(0xf)
207#define ID_AA64PFR0_DIT_LENGTH U(4)
208#define ID_AA64PFR0_DIT_SUPPORTED U(1)
209#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
210#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
211#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
212#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
213#define ID_AA64PFR0_FEAT_RME_V1 U(1)
214#define ID_AA64PFR0_CSV2_SHIFT U(56)
215#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
216#define ID_AA64PFR0_CSV2_WIDTH U(4)
217#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
218#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
219#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200220
Boyan Karatotev4e282422024-10-25 14:34:13 +0100221/* ID_AA64DFR0_EL1.DoubleLock definitions */
222#define ID_AA64DFR0_DOUBLELOCK_SHIFT U(36)
223#define ID_AA64DFR0_DOUBLELOCK_MASK ULL(0xf)
224#define ID_AA64DFR0_DOUBLELOCK_WIDTH U(4)
225#define DOUBLELOCK_IMPLEMENTED ULL(0)
226
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200227/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000228#define ID_AA64DFR0_PMS_SHIFT U(32)
229#define ID_AA64DFR0_PMS_LENGTH U(4)
230#define ID_AA64DFR0_PMS_MASK ULL(0xf)
231#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
232#define ID_AA64DFR0_SPE U(1)
233#define ID_AA64DFR0_SPE_V1P1 U(2)
234#define ID_AA64DFR0_SPE_V1P2 U(3)
235#define ID_AA64DFR0_SPE_V1P3 U(4)
236#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200237
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100238/* ID_AA64DFR0_EL1.DEBUG definitions */
239#define ID_AA64DFR0_DEBUG_SHIFT U(0)
240#define ID_AA64DFR0_DEBUG_LENGTH U(4)
241#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100242#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
243 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100244#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
245#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
246#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
247#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500248#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100249
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100250/* ID_AA64DFR0_EL1.HPMN0 definitions */
251#define ID_AA64DFR0_HPMN0_SHIFT U(60)
252#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
253#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
254
johpow018c3da8b2022-01-31 18:14:41 -0600255/* ID_AA64DFR0_EL1.BRBE definitions */
256#define ID_AA64DFR0_BRBE_SHIFT U(52)
257#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
258#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
259
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100260/* ID_AA64DFR0_EL1.TraceBuffer definitions */
261#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
262#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
263#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
Charlie Bareham9601dc52024-08-28 17:27:18 +0100264#define ID_AA64DFR0_TRACEBUFFER_WIDTH U(4)
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100265
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100266/* ID_DFR0_EL1.Tracefilt definitions */
267#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
268#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
Boyan Karatotev4e282422024-10-25 14:34:13 +0100269#define ID_AA64DFR0_TRACEFILT_WIDTH U(4)
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100270#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
271
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100272/* ID_AA64DFR0_EL1.PMUVer definitions */
273#define ID_AA64DFR0_PMUVER_SHIFT U(8)
274#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
275#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
276
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100277/* ID_AA64DFR0_EL1.TraceVer definitions */
278#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
279#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
280#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
281
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200282#define EL_IMPL_NONE ULL(0)
283#define EL_IMPL_A64ONLY ULL(1)
284#define EL_IMPL_A64_A32 ULL(2)
285
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500286/* ID_AA64ISAR0_EL1 definitions */
287#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
288#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
289#define ID_AA64ISAR0_TLB_SHIFT U(56)
290#define ID_AA64ISAR0_TLB_WIDTH U(4)
291#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
292#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200293
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100294/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500295#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
296#define ID_AA64ISAR1_GPI_SHIFT U(28)
297#define ID_AA64ISAR1_GPI_WIDTH U(4)
298#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
299#define ID_AA64ISAR1_GPA_SHIFT U(24)
300#define ID_AA64ISAR1_GPA_WIDTH U(4)
301#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
302#define ID_AA64ISAR1_API_SHIFT U(8)
303#define ID_AA64ISAR1_API_WIDTH U(4)
304#define ID_AA64ISAR1_API_MASK ULL(0xf)
305#define ID_AA64ISAR1_APA_SHIFT U(4)
306#define ID_AA64ISAR1_APA_WIDTH U(4)
307#define ID_AA64ISAR1_APA_MASK ULL(0xf)
308#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
309#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
310#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
311#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
312#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
313#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
314#define ID_AA64ISAR1_DPB_SHIFT U(0)
315#define ID_AA64ISAR1_DPB_WIDTH U(4)
316#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
317#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
318#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
319#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
320#define ID_AA64ISAR1_LS64_SHIFT U(60)
321#define ID_AA64ISAR1_LS64_WIDTH U(4)
322#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
323#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
324#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
325#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100326
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000327/* ID_AA64ISAR2_EL1 definitions */
328#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
329#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
330#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
331#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400332#define ID_AA64ISAR2_GPA3_SHIFT U(8)
333#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
334#define ID_AA64ISAR2_APA3_SHIFT U(12)
335#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000336
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000337/* ID_AA64MMFR0_EL1 definitions */
338#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
339#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
340
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200341#define PARANGE_0000 U(32)
342#define PARANGE_0001 U(36)
343#define PARANGE_0010 U(40)
344#define PARANGE_0011 U(42)
345#define PARANGE_0100 U(44)
346#define PARANGE_0101 U(48)
347#define PARANGE_0110 U(52)
348
Jimmy Brisson945095a2020-04-16 10:54:59 -0500349#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
350#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
351#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
352#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
353#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
354
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500355#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
356#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
357#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
358#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500359#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500360
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200361#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100362#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200363#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
364#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100365#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200366#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
367
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100368#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
369#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
370#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
371#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
372#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
373#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
374#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
375
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200376#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100377#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200378#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
379#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
380#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
381
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100382#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
383#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
384#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
385#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
386#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
387#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
388
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200389#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100390#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200391#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
392#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
393#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100394#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
395
396#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
397#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
398#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
399#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
400#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
401#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
402#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200403
Daniel Boulby39e4df22021-02-02 19:27:41 +0000404/* ID_AA64MMFR1_EL1 definitions */
405#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
406#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500407#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000408#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
409#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
410#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600411#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
412#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
413#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
414#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000415#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
416#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
417#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500418#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
419#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
420#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
421#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
422#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200423#define ID_AA64MMFR1_EL1_VHE_SHIFT ULL(8)
424#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500425
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000426/* ID_AA64MMFR2_EL1 definitions */
427#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000428
429#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
430#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
431
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000432#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
433#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
434
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200435#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
436#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
437#define NV2_IMPLEMENTED ULL(0x2)
438
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100439/* ID_AA64MMFR3_EL1 definitions */
Soby Mathew16059ac2024-11-19 11:15:22 +0000440#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
441
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +0100442#define ID_AA64MMFR3_EL1_D128_SHIFT U(32)
443#define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf)
444#define ID_AA64MMFR3_EL1_D128_WIDTH U(4)
445#define ID_AA64MMFR3_EL1_D128_SUPPORTED ULL(0x1)
446
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100447#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
448#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
449#define ID_AA64MMFR3_EL1_S2POE_WIDTH U(4)
450#define ID_AA64MMFR3_EL1_S2POE_SUPPORTED ULL(0x1)
451
452#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
453#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
454#define ID_AA64MMFR3_EL1_S1POE_WIDTH U(4)
455#define ID_AA64MMFR3_EL1_S1POE_SUPPORTED ULL(0x1)
456
457#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
458#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
459#define ID_AA64MMFR3_EL1_S2PIE_WIDTH U(4)
460#define ID_AA64MMFR3_EL1_S2PIE_SUPPORTED ULL(0x1)
461
462#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
463#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
464#define ID_AA64MMFR3_EL1_S1PIE_WIDTH U(4)
465#define ID_AA64MMFR3_EL1_S1PIE_SUPPORTED ULL(0x1)
466
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100467#define ID_AA64MMFR3_EL1_SCTLRX_SHIFT U(4)
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +0100468#define ID_AA64MMFR3_EL1_SCTLRX_MASK ULL(0xf)
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100469#define ID_AA64MMFR3_EL1_SCTLRX_WIDTH ULL(0x4)
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +0100470#define ID_AA64MMFR3_EL1_SCTLR2_SUPPORTED ULL(0x1)
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100471
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100472#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
473#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
474#define ID_AA64MMFR3_EL1_TCRX_WIDTH U(4)
475#define ID_AA64MMFR3_EL1_TCR2_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100476
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000477/* ID_AA64PFR1_EL1 definitions */
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100478#define ID_AA64PFR1_EL1_DF2_SHIFT U(56)
479#define ID_AA64PFR1_EL1_DF2_WIDTH U(4)
480#define ID_AA64PFR1_EL1_DF2_MASK (0xf << ID_AA64PFR1_EL1_DF2_SHIFT)
481
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +0100482#define ID_AA64PFR1_EL1_THE_SHIFT U(48)
483#define ID_AA64PFR1_EL1_THE_MASK ULL(0xf)
484#define ID_AA64PFR1_EL1_THE_WIDTH U(4)
485#define ID_AA64PFR1_EL1_THE_SUPPORTED ULL(1)
486
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100487#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
488#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
489#define ID_AA64PFR1_EL1_GCS_WIDTH U(4)
490#define ID_AA64PFR1_EL1_GCS_SUPPORTED ULL(1)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000491
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500492#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100493#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500494#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
495#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
496#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
497
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100498#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
499#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
500#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
501#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200502
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000503#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
504#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100505#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000506#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
507#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000508#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600509
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100510#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
511#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
512
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100513#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500514#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100515#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500516#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
517#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
518
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100519#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
520#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
521#define ID_AA64PFR1_EL1_MTE_WIDTH U(4)
522#define MTE_UNIMPLEMENTED ULL(0)
523#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
524#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
525
526#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
527#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
528#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
529
530#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
531#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
532#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600533
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100534#define ID_AA64PFR1_DF2_SHIFT U(56)
535#define ID_AA64PFR1_DF2_WIDTH ULL(0x4)
536
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -0600537/* ID_AA64PFR2_EL1 definitions */
538#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
539#define ID_AA64PFR2_EL1_FPMR_SHIFT U(32)
540#define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf)
541#define ID_AA64PFR2_EL1_FPMR_WIDTH U(4)
542#define ID_AA64PFR2_EL1_FPMR_SUPPORTED ULL(0x1)
543
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000544/* ID_PFR1_EL1 definitions */
545#define ID_PFR1_VIRTEXT_SHIFT U(12)
546#define ID_PFR1_VIRTEXT_MASK U(0xf)
547#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
548 & ID_PFR1_VIRTEXT_MASK)
549
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200550/* SCTLR definitions */
551#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
552 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
553 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
554
555#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
556 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000557#define SCTLR_AARCH32_EL1_RES1 \
558 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
559 (U(1) << 4) | (U(1) << 3))
560
561#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
562 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
563 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200564
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000565#define SCTLR_M_BIT (ULL(1) << 0)
566#define SCTLR_A_BIT (ULL(1) << 1)
567#define SCTLR_C_BIT (ULL(1) << 2)
568#define SCTLR_SA_BIT (ULL(1) << 3)
569#define SCTLR_SA0_BIT (ULL(1) << 4)
570#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
571#define SCTLR_ITD_BIT (ULL(1) << 7)
572#define SCTLR_SED_BIT (ULL(1) << 8)
573#define SCTLR_UMA_BIT (ULL(1) << 9)
574#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100575#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000576#define SCTLR_DZE_BIT (ULL(1) << 14)
577#define SCTLR_UCT_BIT (ULL(1) << 15)
578#define SCTLR_NTWI_BIT (ULL(1) << 16)
579#define SCTLR_NTWE_BIT (ULL(1) << 18)
580#define SCTLR_WXN_BIT (ULL(1) << 19)
581#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100582#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000583#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000584#define SCTLR_E0E_BIT (ULL(1) << 24)
585#define SCTLR_EE_BIT (ULL(1) << 25)
586#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100587#define SCTLR_EnDA_BIT (ULL(1) << 27)
588#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000589#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000590#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200591#define SCTLR_RESET_VAL SCTLR_EL3_RES1
592
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +0100593/* SCTLR2 register definitions */
594#define SCTLR2_EL2 S3_4_C1_C0_3
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100595#define SCTLR2_EL1 S3_0_C1_C0_3
596
597#define SCTLR2_NMEA_BIT (UL(1) << 2)
598#define SCTLR2_EnADERR_BIT (UL(1) << 3)
599#define SCTLR2_EnANERR_BIT (UL(1) << 4)
600#define SCTLR2_EASE_BIT (UL(1) << 5)
601#define SCTLR2_EnIDCP128_BIT (UL(1) << 6)
602
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200603/* CPACR_El1 definitions */
604#define CPACR_EL1_FPEN(x) ((x) << 20)
605#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
606#define CPACR_EL1_FP_TRAP_ALL U(0x2)
607#define CPACR_EL1_FP_TRAP_NONE U(0x3)
608
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100609#define CPACR_EL1_ZEN(x) ((x) << 16)
610#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
611#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
612#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
613
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100614#define CPACR_EL1_SMEN(x) ((x) << 24)
615#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
616#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
617#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
618
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200619/* SCR definitions */
620#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Boyan Karatotev4e282422024-10-25 14:34:13 +0100621#define SCR_NSE_SHIFT U(62)
622#define SCR_FGTEN2_BIT (UL(1) << 59)
623#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
624#define SCR_EnIDCP128_BIT (UL(1) << 55)
625#define SCR_PFAREn_BIT (UL(1) << 53)
626#define SCR_TWERR_BIT (UL(1) << 52)
627#define SCR_TMEA_BIT (UL(1) << 51)
628#define SCR_MECEn_BIT (UL(1) << 49)
629#define SCR_GPF_BIT (UL(1) << 48)
630#define SCR_D128En_BIT (UL(1) << 47)
631#define SCR_AIEn_BIT (UL(1) << 46)
632#define SCR_TWEDEL_SHIFT U(30)
633#define SCR_TWEDEL_MASK ULL(0xf)
634#define SCR_PIEN_BIT (UL(1) << 45)
635#define SCR_SCTLR2En_BIT (UL(1) << 44)
636#define SCR_TCR2EN_BIT (UL(1) << 43)
637#define SCR_RCWMASKEn_BIT (UL(1) << 42)
638#define SCR_ENTP2_SHIFT U(41)
639#define SCR_TRNDR_BIT (UL(1) << 40)
640#define SCR_GCSEn_BIT (UL(1) << 39)
641#define SCR_HXEn_BIT (UL(1) << 38)
642#define SCR_ADEn_BIT (UL(1) << 37)
643#define SCR_EnAS0_BIT (UL(1) << 36)
644#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
645#define SCR_AMVOFFEN_SHIFT U(35)
646#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
647#define SCR_TME_BIT (UL(1) << 34)
648#define SCR_TWEDEn_BIT (UL(1) << 29)
649#define SCR_ECVEN_BIT (UL(1) << 28)
650#define SCR_FGTEN_BIT (UL(1) << 27)
651#define SCR_ATA_BIT (UL(1) << 26)
652#define SCR_EnSCXT_BIT (UL(1) << 25)
653#define SCR_FIEN_BIT (UL(1) << 21)
654#define SCR_NMEA_BIT (UL(1) << 20)
655#define SCR_EASE_BIT (UL(1) << 19)
656#define SCR_EEL2_BIT (UL(1) << 18)
657#define SCR_API_BIT (UL(1) << 17)
658#define SCR_APK_BIT (UL(1) << 16)
659#define SCR_TERR_BIT (UL(1) << 15)
660#define SCR_TLOR_BIT (UL(1) << 14)
661#define SCR_TWE_BIT (UL(1) << 13)
662#define SCR_TWI_BIT (UL(1) << 12)
663#define SCR_ST_BIT (UL(1) << 11)
664#define SCR_RW_BIT (UL(1) << 10)
665#define SCR_SIF_BIT (UL(1) << 9)
666#define SCR_HCE_BIT (UL(1) << 8)
667#define SCR_SMD_BIT (UL(1) << 7)
668#define SCR_EA_BIT (UL(1) << 3)
669#define SCR_FIQ_BIT (UL(1) << 2)
670#define SCR_IRQ_BIT (UL(1) << 1)
671#define SCR_NS_BIT (UL(1) << 0)
672#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200673#define SCR_VALID_BIT_MASK U(0x2f8f)
674#define SCR_RESET_VAL SCR_RES1_BITS
675
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000676/* MDCR_EL3 definitions */
Boyan Karatotev4e282422024-10-25 14:34:13 +0100677#define MDCR_EnSTEPOP_BIT (ULL(1) << 50)
678#define MDCR_ETBAD(x) ((x) << 48)
679#define MDCR_EnITE_BIT (ULL(1) << 47)
680#define MDCR_EPMSSAD(x) (ULL(x) << 45)
681#define MDCR_EnPMSS_BIT (ULL(1) << 44)
682#define MDCR_EBWE_BIT (ULL(1) << 43)
683#define MDCR_EnPMS3_BIT (ULL(1) << 42)
684#define MDCR_PMEE(x) ((x) << 40)
685#define MDCR_EnTB2_BIT (ULL(1) << 39)
686#define MDCR_E3BREC_BIT (ULL(1) << 38)
687#define MDCR_E3BREW_BIT (ULL(1) << 37)
688#define MDCR_EnPMSN_BIT (ULL(1) << 36)
689#define MDCR_MPMX_BIT (ULL(1) << 35)
690#define MDCR_MCCD_BIT (ULL(1) << 34)
691#define MDCR_SBRBE_SHIFT U(32)
692#define MDCR_SBRBE_MASK ULL(0x3)
693#define MDCR_SBRBE(x) (ULL(x) << MDCR_SBRBE_SHIFT)
694#define MDCR_PMSSE(x) ((x) << 30)
695#define MDCR_NSTBE_BIT (ULL(1) << 26)
696#define MDCR_NSTB(x) ((x) << 24)
697#define MDCR_NSTB_EL1 ULL(0x3)
698#define MDCR_NSTBE_BIT (ULL(1) << 26)
699#define MDCR_MTPME_BIT (ULL(1) << 28)
700#define MDCR_TDCC_BIT (ULL(1) << 27)
701#define MDCR_SCCD_BIT (ULL(1) << 23)
702#define MDCR_ETAD_BIT (ULL(1) << 22)
703#define MDCR_EPMAD_BIT (ULL(1) << 21)
704#define MDCR_EDAD_BIT (ULL(1) << 20)
705#define MDCR_TTRF_BIT (ULL(1) << 19)
706#define MDCR_STE_BIT (ULL(1) << 18)
707#define MDCR_SPME_BIT (ULL(1) << 17)
708#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000709#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100710#define MDCR_SPD32_LEGACY ULL(0x0)
711#define MDCR_SPD32_DISABLE ULL(0x2)
712#define MDCR_SPD32_ENABLE ULL(0x3)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000713#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100714#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotev4e282422024-10-25 14:34:13 +0100715#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100716#define MDCR_TDOSA_BIT (ULL(1) << 10)
717#define MDCR_TDA_BIT (ULL(1) << 9)
Boyan Karatotev4e282422024-10-25 14:34:13 +0100718#define MDCR_EnPM2_BIT (ULL(1) << 7)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100719#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotev4e282422024-10-25 14:34:13 +0100720#define MDCR_EDADE_BIT (ULL(1) << 4)
721#define MDCR_ETADE_BIT (ULL(1) << 3)
722#define MDCR_EPMADE_BIT (ULL(1) << 2)
723#define MDCR_RLTE_BIT (ULL(1) << 0)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100724#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000725
726/* MDCR_EL2 definitions */
727#define MDCR_EL2_TPMS (U(1) << 14)
728#define MDCR_EL2_E2PB(x) ((x) << 12)
729#define MDCR_EL2_E2PB_EL1 U(0x3)
730#define MDCR_EL2_TDRA_BIT (U(1) << 11)
731#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
732#define MDCR_EL2_TDA_BIT (U(1) << 9)
733#define MDCR_EL2_TDE_BIT (U(1) << 8)
734#define MDCR_EL2_HPME_BIT (U(1) << 7)
735#define MDCR_EL2_TPM_BIT (U(1) << 6)
736#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100737#define MDCR_EL2_HPMN_SHIFT U(0)
738#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000739#define MDCR_EL2_RESET_VAL U(0x0)
740
741/* HSTR_EL2 definitions */
742#define HSTR_EL2_RESET_VAL U(0x0)
743#define HSTR_EL2_T_MASK U(0xff)
744
745/* CNTHP_CTL_EL2 definitions */
746#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
747#define CNTHP_CTL_RESET_VAL U(0x0)
748
749/* VTTBR_EL2 definitions */
750#define VTTBR_RESET_VAL ULL(0x0)
751#define VTTBR_VMID_MASK ULL(0xff)
752#define VTTBR_VMID_SHIFT U(48)
753#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
754#define VTTBR_BADDR_SHIFT U(0)
755
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200756/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500757#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000758#define HCR_API_BIT (ULL(1) << 41)
759#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000760#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000761#define HCR_TGE_BIT (ULL(1) << 27)
762#define HCR_RW_SHIFT U(31)
763#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
764#define HCR_AMO_BIT (ULL(1) << 5)
765#define HCR_IMO_BIT (ULL(1) << 4)
766#define HCR_FMO_BIT (ULL(1) << 3)
767
768/* ISR definitions */
769#define ISR_A_SHIFT U(8)
770#define ISR_I_SHIFT U(7)
771#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200772
773/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000774#define CNTHCTL_RESET_VAL U(0x0)
775#define EVNTEN_BIT (U(1) << 2)
776#define EL1PCEN_BIT (U(1) << 1)
777#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200778
779/* CNTKCTL_EL1 definitions */
780#define EL0PTEN_BIT (U(1) << 9)
781#define EL0VTEN_BIT (U(1) << 8)
782#define EL0PCTEN_BIT (U(1) << 0)
783#define EL0VCTEN_BIT (U(1) << 1)
784#define EVNTEN_BIT (U(1) << 2)
785#define EVNTDIR_BIT (U(1) << 3)
786#define EVNTI_SHIFT U(4)
787#define EVNTI_MASK U(0xf)
788
Boyan Karatotev4e282422024-10-25 14:34:13 +0100789/* CPTR_EL3 definitions */
790#define CPTR_EL3_TCPAC_BIT (ULL(1) << 31)
791#define CPTR_EL3_TAM_BIT (ULL(1) << 30)
792#define CPTR_EL3_TTA_BIT (ULL(1) << 20)
793#define CPTR_EL3_ESM_BIT (ULL(1) << 12)
794#define CPTR_EL3_TFP_BIT (ULL(1) << 10)
795#define CPTR_EL3_EZ_BIT (ULL(1) << 8)
796
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200797/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100798#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000799#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
800#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
801#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600802#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000803#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
804#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000805#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200806
807/* CPSR/SPSR definitions */
808#define DAIF_FIQ_BIT (U(1) << 0)
809#define DAIF_IRQ_BIT (U(1) << 1)
810#define DAIF_ABT_BIT (U(1) << 2)
811#define DAIF_DBG_BIT (U(1) << 3)
812#define SPSR_DAIF_SHIFT U(6)
813#define SPSR_DAIF_MASK U(0xf)
814
815#define SPSR_AIF_SHIFT U(6)
816#define SPSR_AIF_MASK U(0x7)
817
818#define SPSR_E_SHIFT U(9)
819#define SPSR_E_MASK U(0x1)
820#define SPSR_E_LITTLE U(0x0)
821#define SPSR_E_BIG U(0x1)
822
823#define SPSR_T_SHIFT U(5)
824#define SPSR_T_MASK U(0x1)
825#define SPSR_T_ARM U(0x0)
826#define SPSR_T_THUMB U(0x1)
827
828#define SPSR_M_SHIFT U(4)
829#define SPSR_M_MASK U(0x1)
830#define SPSR_M_AARCH64 U(0x0)
831#define SPSR_M_AARCH32 U(0x1)
832
833#define DISABLE_ALL_EXCEPTIONS \
834 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
835
836#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
837
838/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000839 * RMR_EL3 definitions
840 */
841#define RMR_EL3_RR_BIT (U(1) << 1)
842#define RMR_EL3_AA64_BIT (U(1) << 0)
843
844/*
845 * HI-VECTOR address for AArch32 state
846 */
847#define HI_VECTOR_BASE U(0xFFFF0000)
848
849/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200850 * TCR defintions
851 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000852#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200853#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200854#define TCR_EL1_IPS_SHIFT U(32)
855#define TCR_EL2_PS_SHIFT U(16)
856#define TCR_EL3_PS_SHIFT U(16)
857
858#define TCR_TxSZ_MIN ULL(16)
859#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000860#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200861
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100862#define TCR_T0SZ_SHIFT U(0)
863#define TCR_T1SZ_SHIFT U(16)
864
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200865/* (internal) physical address size bits in EL3/EL1 */
866#define TCR_PS_BITS_4GB ULL(0x0)
867#define TCR_PS_BITS_64GB ULL(0x1)
868#define TCR_PS_BITS_1TB ULL(0x2)
869#define TCR_PS_BITS_4TB ULL(0x3)
870#define TCR_PS_BITS_16TB ULL(0x4)
871#define TCR_PS_BITS_256TB ULL(0x5)
872
873#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
874#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
875#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
876#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
877#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
878#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
879
880#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
881#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
882#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
883#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
884
885#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
886#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
887#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
888#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
889
890#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
891#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
892#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
893
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100894#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
895#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
896#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
897#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
898
899#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
900#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
901#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
902#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
903
904#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
905#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
906#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
907
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200908#define TCR_TG0_SHIFT U(14)
909#define TCR_TG0_MASK ULL(3)
910#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
911#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
912#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
913
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100914#define TCR_TG1_SHIFT U(30)
915#define TCR_TG1_MASK ULL(3)
916#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
917#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
918#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
919
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200920#define TCR_EPD0_BIT (ULL(1) << 7)
921#define TCR_EPD1_BIT (ULL(1) << 23)
922
923#define MODE_SP_SHIFT U(0x0)
924#define MODE_SP_MASK U(0x1)
925#define MODE_SP_EL0 U(0x0)
926#define MODE_SP_ELX U(0x1)
927
928#define MODE_RW_SHIFT U(0x4)
929#define MODE_RW_MASK U(0x1)
930#define MODE_RW_64 U(0x0)
931#define MODE_RW_32 U(0x1)
932
933#define MODE_EL_SHIFT U(0x2)
934#define MODE_EL_MASK U(0x3)
935#define MODE_EL3 U(0x3)
936#define MODE_EL2 U(0x2)
937#define MODE_EL1 U(0x1)
938#define MODE_EL0 U(0x0)
939
940#define MODE32_SHIFT U(0)
941#define MODE32_MASK U(0xf)
942#define MODE32_usr U(0x0)
943#define MODE32_fiq U(0x1)
944#define MODE32_irq U(0x2)
945#define MODE32_svc U(0x3)
946#define MODE32_mon U(0x6)
947#define MODE32_abt U(0x7)
948#define MODE32_hyp U(0xa)
949#define MODE32_und U(0xb)
950#define MODE32_sys U(0xf)
951
952#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
953#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
954#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
955#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
956
957#define SPSR_64(el, sp, daif) \
958 ((MODE_RW_64 << MODE_RW_SHIFT) | \
959 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
960 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
961 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
962
963#define SPSR_MODE32(mode, isa, endian, aif) \
964 ((MODE_RW_32 << MODE_RW_SHIFT) | \
965 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
966 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
967 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
968 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
969
970/*
971 * TTBR Definitions
972 */
973#define TTBR_CNP_BIT ULL(0x1)
974
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000975/*
976 * CTR_EL0 definitions
977 */
978#define CTR_CWG_SHIFT U(24)
979#define CTR_CWG_MASK U(0xf)
980#define CTR_ERG_SHIFT U(20)
981#define CTR_ERG_MASK U(0xf)
982#define CTR_DMINLINE_SHIFT U(16)
983#define CTR_DMINLINE_MASK U(0xf)
984#define CTR_L1IP_SHIFT U(14)
985#define CTR_L1IP_MASK U(0x3)
986#define CTR_IMINLINE_SHIFT U(0)
987#define CTR_IMINLINE_MASK U(0xf)
988
989#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
990
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000991/*
992 * FPCR definitions
993 */
994#define FPCR_FIZ_BIT (ULL(1) << 0)
995#define FPCR_AH_BIT (ULL(1) << 1)
996#define FPCR_NEP_BIT (ULL(1) << 2)
997
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200998/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000999#define CNTP_CTL_ENABLE_SHIFT U(0)
1000#define CNTP_CTL_IMASK_SHIFT U(1)
1001#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001002
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001003#define CNTP_CTL_ENABLE_MASK U(1)
1004#define CNTP_CTL_IMASK_MASK U(1)
1005#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001006
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001007/* Exception Syndrome register bits and bobs */
1008#define ESR_EC_SHIFT U(26)
1009#define ESR_EC_MASK U(0x3f)
1010#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +01001011#define ESR_ISS_SHIFT U(0x0)
1012#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001013#define EC_UNKNOWN U(0x0)
1014#define EC_WFE_WFI U(0x1)
1015#define EC_AARCH32_CP15_MRC_MCR U(0x3)
1016#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
1017#define EC_AARCH32_CP14_MRC_MCR U(0x5)
1018#define EC_AARCH32_CP14_LDC_STC U(0x6)
1019#define EC_FP_SIMD U(0x7)
1020#define EC_AARCH32_CP10_MRC U(0x8)
1021#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
1022#define EC_ILLEGAL U(0xe)
1023#define EC_AARCH32_SVC U(0x11)
1024#define EC_AARCH32_HVC U(0x12)
1025#define EC_AARCH32_SMC U(0x13)
1026#define EC_AARCH64_SVC U(0x15)
1027#define EC_AARCH64_HVC U(0x16)
1028#define EC_AARCH64_SMC U(0x17)
1029#define EC_AARCH64_SYS U(0x18)
1030#define EC_IABORT_LOWER_EL U(0x20)
1031#define EC_IABORT_CUR_EL U(0x21)
1032#define EC_PC_ALIGN U(0x22)
1033#define EC_DABORT_LOWER_EL U(0x24)
1034#define EC_DABORT_CUR_EL U(0x25)
1035#define EC_SP_ALIGN U(0x26)
1036#define EC_AARCH32_FP U(0x28)
1037#define EC_AARCH64_FP U(0x2c)
1038#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +01001039/* Data Fault Status code, not all error codes listed */
1040#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +00001041#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +00001042#define DFSC_L0_TRANS_FAULT U(4)
1043#define DFSC_L1_TRANS_FAULT U(5)
1044#define DFSC_L2_TRANS_FAULT U(6)
1045#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +00001046#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +00001047#define DFSC_L0_SEA U(0x14)
1048#define DFSC_L1_SEA U(0x15)
1049#define DFSC_L2_SEA U(0x16)
1050#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +01001051#define DFSC_EXT_DABORT U(0x10)
1052#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +00001053
1054/* Instr Fault Status code, not all error codes listed */
1055#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +00001056#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +00001057#define IFSC_L0_TRANS_FAULT U(4)
1058#define IFSC_L1_TRANS_FAULT U(5)
1059#define IFSC_L2_TRANS_FAULT U(6)
1060#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +00001061#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +00001062#define IFSC_L0_SEA U(0x24)
1063#define IFSC_L1_SEA U(0x25)
1064#define IFSC_L2_SEA U(0x26)
1065#define IFSC_L3_SEA U(0x27)
1066
nabkah01002e5692022-10-10 12:36:46 +01001067/* ISS encoding an exception from HVC or SVC instruction execution */
1068#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001069
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001070/*
1071 * External Abort bit in Instruction and Data Aborts synchronous exception
1072 * syndromes.
1073 */
1074#define ESR_ISS_EABORT_EA_BIT U(9)
1075
1076#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +01001077#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001078
1079/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
1080#define RMR_RESET_REQUEST_SHIFT U(0x1)
1081#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001082
1083/*******************************************************************************
1084 * Definitions of register offsets, fields and macros for CPU system
1085 * instructions.
1086 ******************************************************************************/
1087
1088#define TLBI_ADDR_SHIFT U(12)
1089#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1090#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1091
1092/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001093 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1094 * system level implementation of the Generic Timer.
1095 ******************************************************************************/
1096#define CNTCTLBASE_CNTFRQ U(0x0)
1097#define CNTNSAR U(0x4)
1098#define CNTNSAR_NS_SHIFT(x) (x)
1099
1100#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1101#define CNTACR_RPCT_SHIFT U(0x0)
1102#define CNTACR_RVCT_SHIFT U(0x1)
1103#define CNTACR_RFRQ_SHIFT U(0x2)
1104#define CNTACR_RVOFF_SHIFT U(0x3)
1105#define CNTACR_RWVT_SHIFT U(0x4)
1106#define CNTACR_RWPT_SHIFT U(0x5)
1107
1108/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001109 * Definitions of register offsets and fields in the CNTBaseN Frame of the
1110 * system level implementation of the Generic Timer.
1111 ******************************************************************************/
1112/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001113#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001114/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001115#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001116/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001117#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001118/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001119#define CNTP_CTL U(0x2c)
1120
1121/* PMCR_EL0 definitions */
1122#define PMCR_EL0_RESET_VAL U(0x0)
1123#define PMCR_EL0_N_SHIFT U(11)
1124#define PMCR_EL0_N_MASK U(0x1f)
1125#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1126#define PMCR_EL0_LC_BIT (U(1) << 6)
1127#define PMCR_EL0_DP_BIT (U(1) << 5)
1128#define PMCR_EL0_X_BIT (U(1) << 4)
1129#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +01001130#define PMCR_EL0_C_BIT (U(1) << 2)
1131#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001132#define PMCR_EL0_E_BIT (U(1) << 0)
1133
1134/* PMCNTENSET_EL0 definitions */
1135#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
1136#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
1137
1138/* PMEVTYPER<n>_EL0 definitions */
1139#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001140#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001141#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001142#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001143#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
1144#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
1145#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
1146#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001147#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
1148#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
1149#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
1150#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +01001151#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001152
1153/* PMCCFILTR_EL0 definitions */
1154#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001155#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001156#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
1157#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
1158#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001159#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001160#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
1161#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
1162#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
1163#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001164
Boyan Karatotev35e3ca02022-10-10 16:39:45 +01001165/* PMSELR_EL0 definitions */
1166#define PMSELR_EL0_SEL_SHIFT U(0)
1167#define PMSELR_EL0_SEL_MASK U(0x1f)
1168
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001169/* PMU event counter ID definitions */
1170#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001171
1172/*******************************************************************************
1173 * Definitions for system register interface to SVE
1174 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001175#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001176
1177/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001178#define ZCR_EL2 S3_4_C1_C2_0
1179#define ZCR_EL2_SVE_VL_SHIFT UL(0)
1180#define ZCR_EL2_SVE_VL_WIDTH UL(4)
1181
1182/* ZCR_EL1 definitions */
1183#define ZCR_EL1 S3_0_C1_C2_0
1184#define ZCR_EL1_SVE_VL_SHIFT UL(0)
1185#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001186
1187/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -06001188 * Definitions for system register interface to SME
1189 ******************************************************************************/
1190#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1191#define SVCR S3_3_C4_C2_2
1192#define TPIDR2_EL0 S3_3_C13_C0_5
1193#define SMCR_EL2 S3_4_C1_C2_6
1194
1195/* ID_AA64SMFR0_EL1 definitions */
1196#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
1197
1198/* SVCR definitions */
1199#define SVCR_ZA_BIT (U(1) << 1)
1200#define SVCR_SM_BIT (U(1) << 0)
1201
1202/* SMPRI_EL1 definitions */
1203#define SMPRI_EL1_PRIORITY_SHIFT U(0)
1204#define SMPRI_EL1_PRIORITY_MASK U(0xf)
1205
1206/* SMPRIMAP_EL2 definitions */
1207/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1208#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1209#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1210
1211/* SMCR_ELx definitions */
1212#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001213#define SMCR_ELX_LEN_WIDTH U(4)
1214/*
1215 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1216 * is a combination of RAZ and LEN bit fields.
1217 */
1218#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1219#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001220#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001221#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001222#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001223
1224/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001225 * Definitions of MAIR encodings for device and normal memory
1226 ******************************************************************************/
1227/*
1228 * MAIR encodings for device memory attributes.
1229 */
1230#define MAIR_DEV_nGnRnE ULL(0x0)
1231#define MAIR_DEV_nGnRE ULL(0x4)
1232#define MAIR_DEV_nGRE ULL(0x8)
1233#define MAIR_DEV_GRE ULL(0xc)
1234
1235/*
1236 * MAIR encodings for normal memory attributes.
1237 *
1238 * Cache Policy
1239 * WT: Write Through
1240 * WB: Write Back
1241 * NC: Non-Cacheable
1242 *
1243 * Transient Hint
1244 * NTR: Non-Transient
1245 * TR: Transient
1246 *
1247 * Allocation Policy
1248 * RA: Read Allocate
1249 * WA: Write Allocate
1250 * RWA: Read and Write Allocate
1251 * NA: No Allocation
1252 */
1253#define MAIR_NORM_WT_TR_WA ULL(0x1)
1254#define MAIR_NORM_WT_TR_RA ULL(0x2)
1255#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1256#define MAIR_NORM_NC ULL(0x4)
1257#define MAIR_NORM_WB_TR_WA ULL(0x5)
1258#define MAIR_NORM_WB_TR_RA ULL(0x6)
1259#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1260#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1261#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1262#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1263#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1264#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1265#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1266#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1267#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1268
1269#define MAIR_NORM_OUTER_SHIFT U(4)
1270
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001271#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1272 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001273
1274/* PAR_EL1 fields */
1275#define PAR_F_SHIFT U(0)
1276#define PAR_F_MASK ULL(0x1)
1277#define PAR_ADDR_SHIFT U(12)
1278#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1279
1280/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001281 * Definitions for system register interface to SPE
1282 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001283#define PMSCR_EL1 S3_0_C9_C9_0
1284#define PMSNEVFR_EL1 S3_0_C9_C9_1
1285#define PMSICR_EL1 S3_0_C9_C9_2
1286#define PMSIRR_EL1 S3_0_C9_C9_3
1287#define PMSFCR_EL1 S3_0_C9_C9_4
1288#define PMSEVFR_EL1 S3_0_C9_C9_5
1289#define PMSLATFR_EL1 S3_0_C9_C9_6
1290#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001291#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001292#define PMBPTR_EL1 S3_0_C9_C10_1
1293#define PMBSR_EL1 S3_0_C9_C10_3
1294#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001295
1296/*******************************************************************************
1297 * Definitions for system register interface to MPAM
1298 ******************************************************************************/
1299#define MPAMIDR_EL1 S3_0_C10_C4_4
1300#define MPAM2_EL2 S3_4_C10_C5_0
1301#define MPAMHCR_EL2 S3_4_C10_C4_0
1302#define MPAM3_EL3 S3_6_C10_C5_0
1303
1304/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001305 * Definitions for system register interface to AMU for ARMv8.4 onwards
1306 ******************************************************************************/
1307#define AMCR_EL0 S3_3_C13_C2_0
1308#define AMCFGR_EL0 S3_3_C13_C2_1
1309#define AMCGCR_EL0 S3_3_C13_C2_2
1310#define AMUSERENR_EL0 S3_3_C13_C2_3
1311#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1312#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1313#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1314#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1315
1316/* Activity Monitor Group 0 Event Counter Registers */
1317#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1318#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1319#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1320#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1321
1322/* Activity Monitor Group 0 Event Type Registers */
1323#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1324#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1325#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1326#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1327
1328/* Activity Monitor Group 1 Event Counter Registers */
1329#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1330#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1331#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1332#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1333#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1334#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1335#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1336#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1337#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1338#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1339#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1340#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1341#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1342#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1343#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1344#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1345
1346/* Activity Monitor Group 1 Event Type Registers */
1347#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1348#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1349#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1350#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1351#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1352#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1353#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1354#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1355#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1356#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1357#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1358#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1359#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1360#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1361#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1362#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1363
johpow01b7d752a2020-10-08 17:29:11 -05001364/* AMCFGR_EL0 definitions */
1365#define AMCFGR_EL0_NCG_SHIFT U(28)
1366#define AMCFGR_EL0_NCG_MASK U(0xf)
1367
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001368/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001369#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1370#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1371#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001372
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001373/* MPAM register definitions */
1374#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Boyan Karatotev4e282422024-10-25 14:34:13 +01001375#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001376#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1377
1378#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1379#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001380
1381#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1382
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001383/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001384 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1385 ******************************************************************************/
1386
1387/* Definition for register defining which virtual offsets are implemented. */
1388#define AMCG1IDR_EL0 S3_3_C13_C2_6
1389#define AMCG1IDR_CTR_MASK ULL(0xffff)
1390#define AMCG1IDR_CTR_SHIFT U(0)
1391#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1392#define AMCG1IDR_VOFF_SHIFT U(16)
1393
1394/* New bit added to AMCR_EL0 */
1395#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1396
1397/* Definitions for virtual offset registers for architected event counters. */
1398/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1399#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1400#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1401#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1402
1403/* Definitions for virtual offset registers for auxiliary event counters. */
1404#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1405#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1406#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1407#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1408#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1409#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1410#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1411#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1412#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1413#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1414#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1415#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1416#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1417#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1418#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1419#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1420
1421/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001422 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001423 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001424#define DISR_EL1 S3_0_C12_C1_1
1425#define DISR_A_BIT U(31)
1426
1427#define ERRIDR_EL1 S3_0_C5_C3_0
1428#define ERRIDR_MASK U(0xffff)
1429
1430#define ERRSELR_EL1 S3_0_C5_C3_1
1431
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001432/* System register access to Standard Error Record registers */
1433#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001434#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001435#define ERXSTATUS_EL1 S3_0_C5_C4_2
1436#define ERXADDR_EL1 S3_0_C5_C4_3
1437#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001438#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1439#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001440#define ERXMISC0_EL1 S3_0_C5_C5_0
1441#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001442
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001443#define ERXCTLR_ED_BIT (U(1) << 0)
1444#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001445
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001446#define ERXPFGCTL_UC_BIT (U(1) << 1)
1447#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1448#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001449
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001450/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001451 * Armv8.1 Registers - Privileged Access Never Registers
1452 ******************************************************************************/
1453#define PAN S3_0_C4_C2_3
1454#define PAN_BIT BIT(22)
1455
1456/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001457 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001458 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001459#define APIAKeyLo_EL1 S3_0_C2_C1_0
1460#define APIAKeyHi_EL1 S3_0_C2_C1_1
1461#define APIBKeyLo_EL1 S3_0_C2_C1_2
1462#define APIBKeyHi_EL1 S3_0_C2_C1_3
1463#define APDAKeyLo_EL1 S3_0_C2_C2_0
1464#define APDAKeyHi_EL1 S3_0_C2_C2_1
1465#define APDBKeyLo_EL1 S3_0_C2_C2_2
1466#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001467#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001468#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001469
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001470/*******************************************************************************
1471 * Armv8.4 Data Independent Timing Registers
1472 ******************************************************************************/
1473#define DIT S3_3_C4_C2_5
1474#define DIT_BIT BIT(24)
1475
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001476/*******************************************************************************
1477 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1478 ******************************************************************************/
1479#define SSBS S3_3_C4_C2_6
1480
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001481/*******************************************************************************
1482 * Armv8.5 - Memory Tagging Extension Registers
1483 ******************************************************************************/
1484#define TFSRE0_EL1 S3_0_C5_C6_1
1485#define TFSR_EL1 S3_0_C5_C6_0
1486#define RGSR_EL1 S3_0_C1_C0_5
1487#define GCR_EL1 S3_0_C1_C0_6
1488
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001489/*******************************************************************************
1490 * Armv8.6 - Fine Grained Virtualization Traps Registers
1491 ******************************************************************************/
1492#define HFGRTR_EL2 S3_4_C1_C1_4
1493#define HFGWTR_EL2 S3_4_C1_C1_5
1494#define HFGITR_EL2 S3_4_C1_C1_6
1495#define HDFGRTR_EL2 S3_4_C3_C1_4
1496#define HDFGWTR_EL2 S3_4_C3_C1_5
1497
Jimmy Brisson945095a2020-04-16 10:54:59 -05001498/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001499 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1500 ******************************************************************************/
1501#define HFGRTR2_EL2 S3_4_C3_C1_2
1502#define HFGWTR2_EL2 S3_4_C3_C1_3
1503#define HFGITR2_EL2 S3_4_C3_C1_7
1504#define HDFGRTR2_EL2 S3_4_C3_C1_0
1505#define HDFGWTR2_EL2 S3_4_C3_C1_1
1506
1507/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001508 * Armv8.6 - Enhanced Counter Virtualization Registers
1509 ******************************************************************************/
1510#define CNTPOFF_EL2 S3_4_C14_C0_6
1511
Andre Przywara72b7ce12024-11-04 13:44:39 +00001512/*******************************************************************************
1513 * Armv8.7 - LoadStore64Bytes Registers
1514 ******************************************************************************/
1515#define SYS_ACCDATA_EL1 S3_0_C13_C0_5
1516
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001517/******************************************************************************
1518 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1519 ******************************************************************************/
1520#define MDSELR_EL1 S2_0_C0_C4_2
1521
Igor Podgainõid1a7f4d2024-11-26 12:50:47 +01001522/******************************************************************************
1523 * Armv8.9 - Translation Hardening Extension Registers
1524 ******************************************************************************/
1525#define RCWMASK_EL1 S3_0_C13_C0_6
1526#define RCWSMASK_EL1 S3_0_C13_C0_3
1527
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001528/*******************************************************************************
1529 * Armv9.0 - Trace Buffer Extension System Registers
1530 ******************************************************************************/
1531#define TRBLIMITR_EL1 S3_0_C9_C11_0
1532#define TRBPTR_EL1 S3_0_C9_C11_1
1533#define TRBBASER_EL1 S3_0_C9_C11_2
1534#define TRBSR_EL1 S3_0_C9_C11_3
1535#define TRBMAR_EL1 S3_0_C9_C11_4
1536#define TRBTRG_EL1 S3_0_C9_C11_6
1537#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001538
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001539/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001540 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1541 ******************************************************************************/
1542
1543#define BRBCR_EL1 S2_1_C9_C0_0
1544#define BRBCR_EL2 S2_4_C9_C0_0
1545#define BRBFCR_EL1 S2_1_C9_C0_1
1546#define BRBTS_EL1 S2_1_C9_C0_2
1547#define BRBINFINJ_EL1 S2_1_C9_C1_0
1548#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1549#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1550#define BRBIDR0_EL1 S2_1_C9_C2_0
1551
1552/*******************************************************************************
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +01001553 * FEAT_TCR2 - Extended Translation Control Registers
1554 ******************************************************************************/
1555#define TCR2_EL1 S3_0_C2_C0_3
1556#define TCR2_EL2 S3_4_C2_C0_3
1557
1558/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001559 * Armv8.4 - Trace Filter System Registers
1560 ******************************************************************************/
1561#define TRFCR_EL1 S3_0_C1_C2_1
1562#define TRFCR_EL2 S3_4_C1_C2_1
1563
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001564/*******************************************************************************
1565 * Trace System Registers
1566 ******************************************************************************/
1567#define TRCAUXCTLR S2_1_C0_C6_0
1568#define TRCRSR S2_1_C0_C10_0
1569#define TRCCCCTLR S2_1_C0_C14_0
1570#define TRCBBCTLR S2_1_C0_C15_0
1571#define TRCEXTINSELR0 S2_1_C0_C8_4
1572#define TRCEXTINSELR1 S2_1_C0_C9_4
1573#define TRCEXTINSELR2 S2_1_C0_C10_4
1574#define TRCEXTINSELR3 S2_1_C0_C11_4
1575#define TRCCLAIMSET S2_1_c7_c8_6
1576#define TRCCLAIMCLR S2_1_c7_c9_6
1577#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001578
johpow01d0bbe6e2021-11-11 16:13:32 -06001579/*******************************************************************************
1580 * FEAT_HCX - Extended Hypervisor Configuration Register
1581 ******************************************************************************/
1582#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001583#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1584#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1585#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1586#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1587#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1588#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1589#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001590#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1591#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1592#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1593#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1594#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001595#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001596
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001597/*******************************************************************************
1598 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1599 ******************************************************************************/
1600#define ID_PFR0_EL1 S3_0_C0_C1_0
1601#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1602#define ID_PFR0_EL1_RAS_SHIFT U(28)
1603#define ID_PFR0_EL1_RAS_WIDTH U(4)
1604#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1605#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1606
1607/*******************************************************************************
1608 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1609 ******************************************************************************/
1610#define ID_PFR2_EL1 S3_0_C0_C3_4
1611#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1612#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1613#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1614#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1615
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001616/*******************************************************************************
1617 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1618 ******************************************************************************/
1619#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1620#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1621#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1622#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1623#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1624#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1625#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1626#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1627#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1628
1629#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1630#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1631#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1632#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1633#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1634#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1635#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1636#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1637#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1638#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1639
1640#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1641#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1642#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1643#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1644#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1645#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1646#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1647#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1648#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1649#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1650
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001651/*******************************************************************************
1652 * Permission indirection and overlay Registers
1653 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001654#define PIRE0_EL2 S3_4_C10_C2_2
1655#define PIR_EL2 S3_4_C10_C2_3
1656#define POR_EL2 S3_4_C10_C2_4
1657#define S2PIR_EL2 S3_4_C10_C2_5
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001658#define PIRE0_EL1 S3_0_C10_C2_2
1659#define PIR_EL1 S3_0_C10_C2_3
1660#define POR_EL1 S3_0_C10_C2_4
1661#define S2POR_EL1 S3_0_C10_C2_5
1662
1663/*******************************************************************************
1664 * FEAT_GCS - Guarded Control Stack Registers
1665 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001666#define GCSCR_EL2 S3_4_C2_C5_0
1667#define GCSPR_EL2 S3_4_C2_C5_1
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001668#define GCSCR_EL1 S3_0_C2_C5_0
1669#define GCSCRE0_EL1 S3_0_C2_C5_2
1670#define GCSPR_EL1 S3_0_C2_C5_1
1671#define GCSPR_EL0 S3_3_C2_C5_1
1672
1673/*******************************************************************************
1674 * Realm management extension register definitions
1675 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001676#define SCXTNUM_EL2 S3_4_C13_C0_7
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001677#define SCXTNUM_EL1 S3_0_C13_C0_7
1678#define SCXTNUM_EL0 S3_3_C13_C0_7
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001679
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -06001680/*******************************************************************************
1681 * Floating Point Mode Register definitions
1682 ******************************************************************************/
1683#define FPMR S3_3_C4_C4_2
1684
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001685#endif /* ARCH_H */