blob: 06bf3aed0bfdc4de70fdd226666bcdabdda39c0a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathewed804402022-11-11 18:45:11 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekare9265582022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoudcb31ff2021-09-08 12:40:24 +020082#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000083#define ICC_SRE_EL1 S3_0_C12_C12_5
84#define ICC_SRE_EL2 S3_4_C12_C9_5
85#define ICC_SRE_EL3 S3_6_C12_C12_5
86#define ICC_CTLR_EL1 S3_0_C12_C12_4
87#define ICC_CTLR_EL3 S3_6_C12_C12_4
88#define ICC_PMR_EL1 S3_0_C4_C6_0
89#define ICC_RPR_EL1 S3_0_C12_C11_3
90#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
91#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
92#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
93#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
94#define ICC_IAR0_EL1 S3_0_c12_c8_0
95#define ICC_IAR1_EL1 S3_0_c12_c12_0
96#define ICC_EOIR0_EL1 S3_0_c12_c8_1
97#define ICC_EOIR1_EL1 S3_0_c12_c12_1
98#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010099
100/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000101 * Definitions for EL2 system registers for save/restore routine
102 ******************************************************************************/
Max Shvetsov28f39f02020-02-25 13:56:19 +0000103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekare9265582022-05-25 12:45:22 +0100112#define MPAMVPM0_EL2 S3_4_C10_C6_0
113#define MPAMVPM1_EL2 S3_4_C10_C6_1
114#define MPAMVPM2_EL2 S3_4_C10_C6_2
115#define MPAMVPM3_EL2 S3_4_C10_C6_3
116#define MPAMVPM4_EL2 S3_4_C10_C6_4
117#define MPAMVPM5_EL2 S3_4_C10_C6_5
118#define MPAMVPM6_EL2 S3_4_C10_C6_6
119#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsov28259462020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
Andre Przywarad5384b62023-01-27 14:09:20 +0000122#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsov28259462020-02-17 16:15:47 +0000123#define PMSCR_EL2 S3_4_C9_C9_0
124#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywaraea735bf2022-11-17 16:42:09 +0000125#define CONTEXTIDR_EL2 S3_4_C13_C0_1
126#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsov28f39f02020-02-25 13:56:19 +0000127
128/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000129 * Generic timer memory mapped registers & offsets
130 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700131#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200132#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700133#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000134
Varun Wadekar030567e2017-05-25 18:04:48 -0700135#define CNTCR_EN (U(1) << 0)
136#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100137#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000138
139/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140 * System register bit definitions
141 ******************************************************************************/
142/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700143#define LOUIS_SHIFT U(21)
144#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100145#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700146#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700149#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100151/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700152#define DCISW U(0x0)
153#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000154#if ERRATA_A53_827319
155#define DCCSW DCCISW
156#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700157#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000158#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159
Andre Przywaraa8d5d3d2023-04-18 16:58:36 +0100160#define ID_REG_FIELD_MASK ULL(0xf)
161
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000163#define ID_AA64PFR0_EL0_SHIFT U(0)
164#define ID_AA64PFR0_EL1_SHIFT U(4)
165#define ID_AA64PFR0_EL2_SHIFT U(8)
166#define ID_AA64PFR0_EL3_SHIFT U(12)
167
168#define ID_AA64PFR0_AMU_SHIFT U(44)
169#define ID_AA64PFR0_AMU_MASK ULL(0xf)
170#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
171#define ID_AA64PFR0_AMU_V1 ULL(0x1)
172#define ID_AA64PFR0_AMU_V1P1 U(0x2)
173
174#define ID_AA64PFR0_ELX_MASK ULL(0xf)
175
176#define ID_AA64PFR0_GIC_SHIFT U(24)
177#define ID_AA64PFR0_GIC_WIDTH U(4)
178#define ID_AA64PFR0_GIC_MASK ULL(0xf)
179
180#define ID_AA64PFR0_SVE_SHIFT U(32)
181#define ID_AA64PFR0_SVE_MASK ULL(0xf)
182#define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1)
183#define ID_AA64PFR0_SVE_LENGTH U(4)
184
185#define ID_AA64PFR0_SEL2_SHIFT U(36)
186#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
187
188#define ID_AA64PFR0_MPAM_SHIFT U(40)
189#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
190
191#define ID_AA64PFR0_DIT_SHIFT U(48)
192#define ID_AA64PFR0_DIT_MASK ULL(0xf)
193#define ID_AA64PFR0_DIT_LENGTH U(4)
194#define ID_AA64PFR0_DIT_SUPPORTED U(1)
195
196#define ID_AA64PFR0_CSV2_SHIFT U(56)
197#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
198#define ID_AA64PFR0_CSV2_LENGTH U(4)
199#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sona Mathew30019d82023-10-25 16:48:19 -0500200#define ID_AA64PFR0_CSV2_3_SUPPORTED ULL(0x3)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000201
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500202#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
203#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
204#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
205#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
206#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000208#define ID_AA64PFR0_RAS_SHIFT U(28)
209#define ID_AA64PFR0_RAS_MASK ULL(0xf)
210#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
211#define ID_AA64PFR0_RAS_LENGTH U(4)
212
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100213/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100214#define EL_IMPL_NONE ULL(0)
215#define EL_IMPL_A64ONLY ULL(1)
216#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000217
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100218/* ID_AA64DFR0_EL1.TraceVer definitions */
219#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
220#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
221#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
222#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100223#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
224#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
225#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
226#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000227#define ID_AA64DFR0_PMUVER_LENGTH U(4)
228#define ID_AA64DFR0_PMUVER_SHIFT U(8)
229#define ID_AA64DFR0_PMUVER_MASK U(0xf)
230#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
231#define ID_AA64DFR0_PMUVER_PMUV3P7 U(7)
232#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100233
Manish Pandey30f05b42024-01-09 15:55:20 +0000234/* ID_AA64DFR0_EL1.SEBEP definitions */
235#define ID_AA64DFR0_SEBEP_SHIFT U(24)
236#define ID_AA64DFR0_SEBEP_MASK ULL(0xf)
237#define SEBEP_IMPLEMENTED ULL(1)
238
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100239/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000240#define ID_AA64DFR0_PMS_SHIFT U(32)
241#define ID_AA64DFR0_PMS_MASK ULL(0xf)
242#define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1)
243#define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0)
Achin Guptadf373732015-09-03 14:18:02 +0100244
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100245/* ID_AA64DFR0_EL1.TraceBuffer definitions */
246#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
247#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
248#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
249
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000250/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
251#define ID_AA64DFR0_MTPMU_SHIFT U(48)
252#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
253#define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1)
Boyan Karatotev83a4dae2023-02-16 09:45:29 +0000254#define ID_AA64DFR0_MTPMU_DISABLED ULL(15)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000255
johpow01744ad972022-01-28 17:06:20 -0600256/* ID_AA64DFR0_EL1.BRBE definitions */
257#define ID_AA64DFR0_BRBE_SHIFT U(52)
258#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
259#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
260
Manish Pandey30f05b42024-01-09 15:55:20 +0000261/* ID_AA64DFR1_EL1 definitions */
262#define ID_AA64DFR1_EBEP_SHIFT U(48)
263#define ID_AA64DFR1_EBEP_MASK ULL(0xf)
264#define EBEP_IMPLEMENTED ULL(1)
265
Tomas Pilar7c802c72020-10-28 15:34:12 +0000266/* ID_AA64ISAR0_EL1 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500267#define ID_AA64ISAR0_RNDR_SHIFT U(60)
268#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar7c802c72020-10-28 15:34:12 +0000269
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000270/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000271#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
272
273#define ID_AA64ISAR1_GPI_SHIFT U(28)
274#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
275#define ID_AA64ISAR1_GPA_SHIFT U(24)
276#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
277
278#define ID_AA64ISAR1_API_SHIFT U(8)
279#define ID_AA64ISAR1_API_MASK ULL(0xf)
280#define ID_AA64ISAR1_APA_SHIFT U(4)
281#define ID_AA64ISAR1_APA_MASK ULL(0xf)
282
283#define ID_AA64ISAR1_SB_SHIFT U(36)
284#define ID_AA64ISAR1_SB_MASK ULL(0xf)
285#define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1)
286#define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000287
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400288/* ID_AA64ISAR2_EL1 definitions */
289#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
290
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000291/* ID_AA64PFR2_EL1 definitions */
292#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
293
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400294#define ID_AA64ISAR2_GPA3_SHIFT U(8)
295#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
296
297#define ID_AA64ISAR2_APA3_SHIFT U(12)
298#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
299
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000300/* ID_AA64MMFR0_EL1 definitions */
301#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
302#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
303
Varun Wadekar030567e2017-05-25 18:04:48 -0700304#define PARANGE_0000 U(32)
305#define PARANGE_0001 U(36)
306#define PARANGE_0010 U(40)
307#define PARANGE_0011 U(42)
308#define PARANGE_0100 U(44)
309#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000310#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000311
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500312#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
313#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
314#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
315#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
316#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
317
Jimmy Brisson110ee432020-04-16 10:47:56 -0500318#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
319#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
320#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
321#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
322
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100323#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100324#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
325#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrinobff074d2023-05-03 12:16:11 +0100326#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100327#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100328
329#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100330#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
331#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
332#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100333
334#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100335#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
336#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
337#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrinobff074d2023-05-03 12:16:11 +0100338#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100339
johpow016cac7242020-04-22 14:05:13 -0500340/* ID_AA64MMFR1_EL1 definitions */
341#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
342#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
343#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
344#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
345
Alexei Fedorova83103c2020-11-25 14:07:05 +0000346#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
347#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
348#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
349#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
350#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
351#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
352
Daniel Boulby37596fc2020-11-25 16:36:46 +0000353#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
354#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
355
johpow01dc78e622021-07-08 14:14:00 -0500356#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
357#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
358#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
359#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -0500360
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000361/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000362#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000363
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000364#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
365#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balyacedfa042019-01-25 11:36:01 +0000366
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000367#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
368#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
369#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
johpow01d0ec1cc2021-12-01 13:18:30 -0600370
Manish Pandey30f05b42024-01-09 15:55:20 +0000371#define ID_AA64MMFR2_EL1_UAO_SHIFT U(4)
372#define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf)
373
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000374#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
375#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
376
377#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
378#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
379#define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0)
380#define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1)
381#define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2)
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000382
Mark Brownd3331602023-03-14 20:13:03 +0000383/* ID_AA64MMFR3_EL1 definitions */
384#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
385
Mark Brown062b6c62023-03-14 20:48:43 +0000386#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
387#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
388
389#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
390#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
391
392#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
393#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
394
395#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
396#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
397
Mark Brownd3331602023-03-14 20:13:03 +0000398#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
399#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
400
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000401/* ID_AA64PFR1_EL1 definitions */
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000402
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100403#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
404#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100405#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
406
Manish Pandey30f05b42024-01-09 15:55:20 +0000407#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
408#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
409#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
410
Soby Mathewb7e398d2019-07-12 09:23:38 +0100411#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
412#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
413
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400414#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
415#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
416
Manish Pandey30f05b42024-01-09 15:55:20 +0000417#define ID_AA64PFR1_EL1_NMI_SHIFT U(36)
418#define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf)
419#define NMI_IMPLEMENTED ULL(1)
420
421#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
422#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
423#define GCS_IMPLEMENTED ULL(1)
424
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400425#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
426#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
427
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000428/* ID_AA64PFR2_EL1 definitions */
429#define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0)
430#define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf)
431
432#define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4)
433#define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf)
434
435#define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8)
436#define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf)
437
Andre Przywara6503ff22023-01-27 12:25:49 +0000438#define VDISR_EL2 S3_4_C12_C1_1
439#define VSESR_EL2 S3_4_C5_C2_3
440
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000441/* Memory Tagging Extension is not implemented */
442#define MTE_UNIMPLEMENTED U(0)
443/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
444#define MTE_IMPLEMENTED_EL0 U(1)
445/* FEAT_MTE2: Full MTE is implemented */
446#define MTE_IMPLEMENTED_ELX U(2)
447/*
448 * FEAT_MTE3: MTE is implemented with support for
449 * asymmetric Tag Check Fault handling
450 */
451#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathewb7e398d2019-07-12 09:23:38 +0100452
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100453#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
454#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
455
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +0000456#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
457#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Juan Pablo Conde0bbd4322023-08-14 16:20:52 -0500458#define ID_AA64PFR1_EL1_SME_WIDTH U(4)
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +0000459#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
460#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000461#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow01dc78e622021-07-08 14:14:00 -0500462
Achin Gupta4f6ad662013-10-25 09:08:21 +0100463/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700464#define ID_PFR1_VIRTEXT_SHIFT U(12)
465#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100466#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100467 & ID_PFR1_VIRTEXT_MASK)
468
469/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100470#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700471 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
472 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100473
John Powell3443a702020-03-20 14:21:05 -0500474#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
475 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000476
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200477#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700478 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
479 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200480
David Cunado18f2efd2017-04-13 22:38:29 +0100481#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
482 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
483 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
484
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000485#define SCTLR_M_BIT (ULL(1) << 0)
486#define SCTLR_A_BIT (ULL(1) << 1)
487#define SCTLR_C_BIT (ULL(1) << 2)
488#define SCTLR_SA_BIT (ULL(1) << 3)
489#define SCTLR_SA0_BIT (ULL(1) << 4)
490#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000491#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000492#define SCTLR_ITD_BIT (ULL(1) << 7)
493#define SCTLR_SED_BIT (ULL(1) << 8)
494#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000495#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
496#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000497#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100498#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000499#define SCTLR_DZE_BIT (ULL(1) << 14)
500#define SCTLR_UCT_BIT (ULL(1) << 15)
501#define SCTLR_NTWI_BIT (ULL(1) << 16)
502#define SCTLR_NTWE_BIT (ULL(1) << 18)
503#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000504#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000505#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000506#define SCTLR_EIS_BIT (ULL(1) << 22)
507#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000508#define SCTLR_E0E_BIT (ULL(1) << 24)
509#define SCTLR_EE_BIT (ULL(1) << 25)
510#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100511#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000512#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
513#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100514#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000515#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100516#define SCTLR_BT0_BIT (ULL(1) << 35)
517#define SCTLR_BT1_BIT (ULL(1) << 36)
518#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000519#define SCTLR_ITFSB_BIT (ULL(1) << 37)
520#define SCTLR_TCF0_SHIFT U(38)
521#define SCTLR_TCF0_MASK ULL(3)
johpow01dc78e622021-07-08 14:14:00 -0500522#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Manish Pandey30f05b42024-01-09 15:55:20 +0000523#define SCTLR_SPINTMASK_BIT (ULL(1) << 62)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000524
525/* Tag Check Faults in EL0 have no effect on the PE */
526#define SCTLR_TCF0_NO_EFFECT U(0)
527/* Tag Check Faults in EL0 cause a synchronous exception */
528#define SCTLR_TCF0_SYNC U(1)
529/* Tag Check Faults in EL0 are asynchronously accumulated */
530#define SCTLR_TCF0_ASYNC U(2)
531/*
532 * Tag Check Faults in EL0 cause a synchronous exception on reads,
533 * and are asynchronously accumulated on writes
534 */
535#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
536
537#define SCTLR_TCF_SHIFT U(40)
538#define SCTLR_TCF_MASK ULL(3)
539
540/* Tag Check Faults in EL1 have no effect on the PE */
541#define SCTLR_TCF_NO_EFFECT U(0)
542/* Tag Check Faults in EL1 cause a synchronous exception */
543#define SCTLR_TCF_SYNC U(1)
544/* Tag Check Faults in EL1 are asynchronously accumulated */
545#define SCTLR_TCF_ASYNC U(2)
546/*
547 * Tag Check Faults in EL1 cause a synchronous exception on reads,
548 * and are asynchronously accumulated on writes
549 */
550#define SCTLR_TCF_SYNCR_ASYNCW U(3)
551
552#define SCTLR_ATA0_BIT (ULL(1) << 42)
553#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000554#define SCTLR_DSSBS_SHIFT U(44)
555#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000556#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
557#define SCTLR_TWEDEL_SHIFT U(46)
558#define SCTLR_TWEDEL_MASK ULL(0xf)
559#define SCTLR_EnASR_BIT (ULL(1) << 54)
560#define SCTLR_EnAS0_BIT (ULL(1) << 55)
561#define SCTLR_EnALS_BIT (ULL(1) << 56)
562#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100563#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100564
Alexei Fedorova83103c2020-11-25 14:07:05 +0000565/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700566#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500567#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
568#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
569#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000570#define CPACR_EL1_SMEN_SHIFT U(24)
571#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100572
573/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700574#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500575#define SCR_NSE_SHIFT U(62)
576#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
577#define SCR_GPF_BIT (UL(1) << 48)
johpow016cac7242020-04-22 14:05:13 -0500578#define SCR_TWEDEL_SHIFT U(30)
579#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown062b6c62023-03-14 20:48:43 +0000580#define SCR_PIEN_BIT (UL(1) << 45)
Mark Brownd3331602023-03-14 20:13:03 +0000581#define SCR_TCR2EN_BIT (UL(1) << 43)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400582#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown688ab572023-03-14 21:33:04 +0000583#define SCR_GCSEn_BIT (UL(1) << 39)
johpow01dc78e622021-07-08 14:14:00 -0500584#define SCR_HXEn_BIT (UL(1) << 38)
585#define SCR_ENTP2_SHIFT U(41)
586#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
John Powella4c39452022-03-29 00:25:59 -0500587#define SCR_AMVOFFEN_SHIFT U(35)
588#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow016cac7242020-04-22 14:05:13 -0500589#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01873d4242020-10-02 13:41:11 -0500590#define SCR_ECVEN_BIT (UL(1) << 28)
591#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500592#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500593#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500594#define SCR_FIEN_BIT (UL(1) << 21)
595#define SCR_EEL2_BIT (UL(1) << 18)
596#define SCR_API_BIT (UL(1) << 17)
597#define SCR_APK_BIT (UL(1) << 16)
598#define SCR_TERR_BIT (UL(1) << 15)
599#define SCR_TWE_BIT (UL(1) << 13)
600#define SCR_TWI_BIT (UL(1) << 12)
601#define SCR_ST_BIT (UL(1) << 11)
602#define SCR_RW_BIT (UL(1) << 10)
603#define SCR_SIF_BIT (UL(1) << 9)
604#define SCR_HCE_BIT (UL(1) << 8)
605#define SCR_SMD_BIT (UL(1) << 7)
606#define SCR_EA_BIT (UL(1) << 3)
607#define SCR_FIQ_BIT (UL(1) << 2)
608#define SCR_IRQ_BIT (UL(1) << 1)
609#define SCR_NS_BIT (UL(1) << 0)
johpow01dc78e622021-07-08 14:14:00 -0500610#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunado18f2efd2017-04-13 22:38:29 +0100611#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100612
David Cunado18f2efd2017-04-13 22:38:29 +0100613/* MDCR_EL3 definitions */
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100614#define MDCR_EnPMSN_BIT (ULL(1) << 36)
615#define MDCR_MPMX_BIT (ULL(1) << 35)
616#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow01744ad972022-01-28 17:06:20 -0600617#define MDCR_SBRBE_SHIFT U(32)
618#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100619#define MDCR_NSTB(x) ((x) << 24)
620#define MDCR_NSTB_EL1 ULL(0x3)
Boyan Karatotevece8f7d2023-02-13 16:32:47 +0000621#define MDCR_NSTBE_BIT (ULL(1) << 26)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000622#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100623#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100624#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100625#define MDCR_EPMAD_BIT (ULL(1) << 21)
626#define MDCR_EDAD_BIT (ULL(1) << 20)
627#define MDCR_TTRF_BIT (ULL(1) << 19)
628#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100629#define MDCR_SPME_BIT (ULL(1) << 17)
630#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000631#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000632#define MDCR_SPD32_LEGACY ULL(0x0)
633#define MDCR_SPD32_DISABLE ULL(0x2)
634#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100635#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000636#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotev99506fa2023-02-13 16:38:37 +0000637#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000638#define MDCR_TDOSA_BIT (ULL(1) << 10)
639#define MDCR_TDA_BIT (ULL(1) << 9)
640#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotev33815eb2023-06-15 14:46:20 +0100641#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm85e93ba2017-02-08 11:51:50 +0000642
David Cunado18f2efd2017-04-13 22:38:29 +0100643/* MDCR_EL2 definitions */
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000644#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000645#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100646#define MDCR_EL2_E2TB(x) ((x) << 24)
647#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000648#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100649#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000650#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100651#define MDCR_EL2_TPMS (U(1) << 14)
652#define MDCR_EL2_E2PB(x) ((x) << 12)
653#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100654#define MDCR_EL2_TDRA_BIT (U(1) << 11)
655#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
656#define MDCR_EL2_TDA_BIT (U(1) << 9)
657#define MDCR_EL2_TDE_BIT (U(1) << 8)
658#define MDCR_EL2_HPME_BIT (U(1) << 7)
659#define MDCR_EL2_TPM_BIT (U(1) << 6)
660#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000661#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunado18f2efd2017-04-13 22:38:29 +0100662#define MDCR_EL2_RESET_VAL U(0x0)
663
664/* HSTR_EL2 definitions */
665#define HSTR_EL2_RESET_VAL U(0x0)
666#define HSTR_EL2_T_MASK U(0xff)
667
668/* CNTHP_CTL_EL2 definitions */
669#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
670#define CNTHP_CTL_RESET_VAL U(0x0)
671
672/* VTTBR_EL2 definitions */
673#define VTTBR_RESET_VAL ULL(0x0)
674#define VTTBR_VMID_MASK ULL(0xff)
675#define VTTBR_VMID_SHIFT U(48)
676#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
677#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000678
Achin Gupta4f6ad662013-10-25 09:08:21 +0100679/* HCR definitions */
Gary Morrison5fb061e2021-01-27 13:08:47 -0600680#define HCR_RESET_VAL ULL(0x0)
Chris Kay33b9be62021-05-26 11:58:23 +0100681#define HCR_AMVOFFEN_SHIFT U(51)
682#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600683#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100684#define HCR_API_BIT (ULL(1) << 41)
685#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100686#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600687#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000688#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700689#define HCR_RW_SHIFT U(31)
690#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600691#define HCR_TWE_BIT (ULL(1) << 14)
692#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100693#define HCR_AMO_BIT (ULL(1) << 5)
694#define HCR_IMO_BIT (ULL(1) << 4)
695#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100696
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100697/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700698#define ISR_A_SHIFT U(8)
699#define ISR_I_SHIFT U(7)
700#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100701
Achin Gupta4f6ad662013-10-25 09:08:21 +0100702/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100703#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700704#define EVNTEN_BIT (U(1) << 2)
705#define EL1PCEN_BIT (U(1) << 1)
706#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100707
708/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700709#define EL0PTEN_BIT (U(1) << 9)
710#define EL0VTEN_BIT (U(1) << 8)
711#define EL0PCTEN_BIT (U(1) << 0)
712#define EL0VCTEN_BIT (U(1) << 1)
713#define EVNTEN_BIT (U(1) << 2)
714#define EVNTDIR_BIT (U(1) << 3)
715#define EVNTI_SHIFT U(4)
716#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717
718/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700719#define TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100720#define TAM_SHIFT U(30)
721#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekar030567e2017-05-25 18:04:48 -0700722#define TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500723#define ESM_BIT (U(1) << 12)
Varun Wadekar030567e2017-05-25 18:04:48 -0700724#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100725#define CPTR_EZ_BIT (U(1) << 8)
johpow01dc78e622021-07-08 14:14:00 -0500726#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
727 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunado18f2efd2017-04-13 22:38:29 +0100728
729/* CPTR_EL2 definitions */
730#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
731#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100732#define CPTR_EL2_TAM_SHIFT U(30)
733#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow01dc78e622021-07-08 14:14:00 -0500734#define CPTR_EL2_SMEN_MASK ULL(0x3)
735#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunado18f2efd2017-04-13 22:38:29 +0100736#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500737#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunado18f2efd2017-04-13 22:38:29 +0100738#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100739#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100740#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741
Manish Pandey28bbbf32021-10-06 17:28:09 +0100742/* VTCR_EL2 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500743#define VTCR_RESET_VAL U(0x0)
744#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey28bbbf32021-10-06 17:28:09 +0100745
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700747#define DAIF_FIQ_BIT (U(1) << 0)
748#define DAIF_IRQ_BIT (U(1) << 1)
749#define DAIF_ABT_BIT (U(1) << 2)
750#define DAIF_DBG_BIT (U(1) << 3)
Manish Pandey30f05b42024-01-09 15:55:20 +0000751#define SPSR_V_BIT (U(1) << 28)
752#define SPSR_C_BIT (U(1) << 29)
753#define SPSR_Z_BIT (U(1) << 30)
754#define SPSR_N_BIT (U(1) << 31)
Varun Wadekar030567e2017-05-25 18:04:48 -0700755#define SPSR_DAIF_SHIFT U(6)
756#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100757
Varun Wadekar030567e2017-05-25 18:04:48 -0700758#define SPSR_AIF_SHIFT U(6)
759#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100760
Varun Wadekar030567e2017-05-25 18:04:48 -0700761#define SPSR_E_SHIFT U(9)
762#define SPSR_E_MASK U(0x1)
763#define SPSR_E_LITTLE U(0x0)
764#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100765
Varun Wadekar030567e2017-05-25 18:04:48 -0700766#define SPSR_T_SHIFT U(5)
767#define SPSR_T_MASK U(0x1)
768#define SPSR_T_ARM U(0x0)
769#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100770
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000771#define SPSR_M_SHIFT U(4)
772#define SPSR_M_MASK U(0x1)
773#define SPSR_M_AARCH64 U(0x0)
774#define SPSR_M_AARCH32 U(0x1)
Manish Pandey30f05b42024-01-09 15:55:20 +0000775#define SPSR_M_EL1H U(0x5)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500776#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000777
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000778#define SPSR_EL_SHIFT U(2)
779#define SPSR_EL_WIDTH U(2)
780
Manish Pandey30f05b42024-01-09 15:55:20 +0000781#define SPSR_BTYPE_SHIFT_AARCH64 U(10)
782#define SPSR_BTYPE_MASK_AARCH64 U(0x3)
783#define SPSR_SSBS_SHIFT_AARCH64 U(12)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000784#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
785#define SPSR_SSBS_SHIFT_AARCH32 U(23)
786#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
Manish Pandey30f05b42024-01-09 15:55:20 +0000787#define SPSR_ALLINT_BIT_AARCH64 BIT_64(13)
788#define SPSR_IL_BIT BIT_64(20)
789#define SPSR_SS_BIT BIT_64(21)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000790#define SPSR_PAN_BIT BIT_64(22)
Manish Pandey30f05b42024-01-09 15:55:20 +0000791#define SPSR_UAO_BIT_AARCH64 BIT_64(23)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000792#define SPSR_DIT_BIT BIT(24)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000793#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
Manish Pandey30f05b42024-01-09 15:55:20 +0000794#define SPSR_PM_BIT_AARCH64 BIT_64(32)
795#define SPSR_PPEND_BIT BIT(33)
796#define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34)
797#define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
John Tsichritzisc250cc32019-07-23 11:12:41 +0100798
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100799#define DISABLE_ALL_EXCEPTIONS \
800 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000801#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
802
Yatharth Kochar07570d52016-11-14 12:01:04 +0000803/*
804 * RMR_EL3 definitions
805 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700806#define RMR_EL3_RR_BIT (U(1) << 1)
807#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000808
809/*
810 * HI-VECTOR address for AArch32 state
811 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000812#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100813
814/*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100815 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100816 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000817#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100818#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700819#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100820#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700821#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100822
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100823#define TCR_TxSZ_MIN ULL(16)
824#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000825#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100826
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000827#define TCR_T0SZ_SHIFT U(0)
828#define TCR_T1SZ_SHIFT U(16)
829
Lin Ma73ad2572014-06-27 16:56:30 -0700830/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100831#define TCR_PS_BITS_4GB ULL(0x0)
832#define TCR_PS_BITS_64GB ULL(0x1)
833#define TCR_PS_BITS_1TB ULL(0x2)
834#define TCR_PS_BITS_4TB ULL(0x3)
835#define TCR_PS_BITS_16TB ULL(0x4)
836#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700837
Varun Wadekar030567e2017-05-25 18:04:48 -0700838#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
839#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
840#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
841#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
842#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
843#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100844
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100845#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
846#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
847#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
848#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100850#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
851#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
852#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
853#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100854
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100855#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
856#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
857#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100858
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000859#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
860#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
861#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
862#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
863
864#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
865#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
866#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
867#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
868
869#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
870#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
871#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
872
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100873#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100874#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100875#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
876#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
877#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
878
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000879#define TCR_TG1_SHIFT U(30)
880#define TCR_TG1_MASK ULL(3)
881#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
882#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
883#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
884
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100885#define TCR_EPD0_BIT (ULL(1) << 7)
886#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100887
Varun Wadekar030567e2017-05-25 18:04:48 -0700888#define MODE_SP_SHIFT U(0x0)
889#define MODE_SP_MASK U(0x1)
890#define MODE_SP_EL0 U(0x0)
891#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100892
Varun Wadekar030567e2017-05-25 18:04:48 -0700893#define MODE_RW_SHIFT U(0x4)
894#define MODE_RW_MASK U(0x1)
895#define MODE_RW_64 U(0x0)
896#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100897
Varun Wadekar030567e2017-05-25 18:04:48 -0700898#define MODE_EL_SHIFT U(0x2)
899#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000900#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700901#define MODE_EL3 U(0x3)
902#define MODE_EL2 U(0x2)
903#define MODE_EL1 U(0x1)
904#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100905
Varun Wadekar030567e2017-05-25 18:04:48 -0700906#define MODE32_SHIFT U(0)
907#define MODE32_MASK U(0xf)
908#define MODE32_usr U(0x0)
909#define MODE32_fiq U(0x1)
910#define MODE32_irq U(0x2)
911#define MODE32_svc U(0x3)
912#define MODE32_mon U(0x6)
913#define MODE32_abt U(0x7)
914#define MODE32_hyp U(0xa)
915#define MODE32_und U(0xb)
916#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100917
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100918#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
919#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
920#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
921#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100922
John Tsichritzisc250cc32019-07-23 11:12:41 +0100923#define SPSR_64(el, sp, daif) \
924 (((MODE_RW_64 << MODE_RW_SHIFT) | \
925 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
926 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
927 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
928 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100929
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100930#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100931 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700932 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
933 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
934 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100935 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
936 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100937
Dan Handleyce4c8202015-03-30 17:15:16 +0100938/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100939 * TTBR Definitions
940 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100941#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100942
943/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100944 * CTR_EL0 definitions
945 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700946#define CTR_CWG_SHIFT U(24)
947#define CTR_CWG_MASK U(0xf)
948#define CTR_ERG_SHIFT U(20)
949#define CTR_ERG_MASK U(0xf)
950#define CTR_DMINLINE_SHIFT U(16)
951#define CTR_DMINLINE_MASK U(0xf)
952#define CTR_L1IP_SHIFT U(14)
953#define CTR_L1IP_MASK U(0x3)
954#define CTR_IMINLINE_SHIFT U(0)
955#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100956
Varun Wadekar030567e2017-05-25 18:04:48 -0700957#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100958
Achin Guptafa9c08b2014-05-09 12:00:17 +0100959/* Physical timer control register bit fields shifts and masks */
johpow01873d4242020-10-02 13:41:11 -0500960#define CNTP_CTL_ENABLE_SHIFT U(0)
961#define CNTP_CTL_IMASK_SHIFT U(1)
962#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100963
johpow01873d4242020-10-02 13:41:11 -0500964#define CNTP_CTL_ENABLE_MASK U(1)
965#define CNTP_CTL_IMASK_MASK U(1)
966#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100967
Varun Wadekardd4f0882018-06-18 16:15:51 -0700968/* Physical timer control macros */
969#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
970#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
971
Achin Gupta4f6ad662013-10-25 09:08:21 +0100972/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700973#define ESR_EC_SHIFT U(26)
974#define ESR_EC_MASK U(0x3f)
975#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +0100976#define ESR_ISS_SHIFT U(0)
977#define ESR_ISS_LENGTH U(25)
Manish Pandey30f05b42024-01-09 15:55:20 +0000978#define ESR_IL_BIT (U(1) << 25)
Varun Wadekar030567e2017-05-25 18:04:48 -0700979#define EC_UNKNOWN U(0x0)
980#define EC_WFE_WFI U(0x1)
981#define EC_AARCH32_CP15_MRC_MCR U(0x3)
982#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
983#define EC_AARCH32_CP14_MRC_MCR U(0x5)
984#define EC_AARCH32_CP14_LDC_STC U(0x6)
985#define EC_FP_SIMD U(0x7)
986#define EC_AARCH32_CP10_MRC U(0x8)
987#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
988#define EC_ILLEGAL U(0xe)
989#define EC_AARCH32_SVC U(0x11)
990#define EC_AARCH32_HVC U(0x12)
991#define EC_AARCH32_SMC U(0x13)
992#define EC_AARCH64_SVC U(0x15)
993#define EC_AARCH64_HVC U(0x16)
994#define EC_AARCH64_SMC U(0x17)
995#define EC_AARCH64_SYS U(0x18)
Manish Pandey6d22b082023-10-11 11:52:24 +0100996#define EC_IMP_DEF_EL3 U(0x1f)
Varun Wadekar030567e2017-05-25 18:04:48 -0700997#define EC_IABORT_LOWER_EL U(0x20)
998#define EC_IABORT_CUR_EL U(0x21)
999#define EC_PC_ALIGN U(0x22)
1000#define EC_DABORT_LOWER_EL U(0x24)
1001#define EC_DABORT_CUR_EL U(0x25)
1002#define EC_SP_ALIGN U(0x26)
1003#define EC_AARCH32_FP U(0x28)
1004#define EC_AARCH64_FP U(0x2c)
1005#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +01001006#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001007
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +00001008/*
1009 * External Abort bit in Instruction and Data Aborts synchronous exception
1010 * syndromes.
1011 */
1012#define ESR_ISS_EABORT_EA_BIT U(9)
1013
Varun Wadekar030567e2017-05-25 18:04:48 -07001014#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001015
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001016/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -07001017#define RMR_RESET_REQUEST_SHIFT U(0x1)
1018#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001019
Dan Handley5f0cdb02014-05-14 17:44:19 +01001020/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001021 * Definitions of register offsets, fields and macros for CPU system
1022 * instructions.
1023 ******************************************************************************/
1024
Varun Wadekar030567e2017-05-25 18:04:48 -07001025#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001026#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1027#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1028
1029/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +01001030 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1031 * system level implementation of the Generic Timer.
1032 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +01001033#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001034#define CNTNSAR U(0x4)
1035#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001036
Varun Wadekar030567e2017-05-25 18:04:48 -07001037#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1038#define CNTACR_RPCT_SHIFT U(0x0)
1039#define CNTACR_RVCT_SHIFT U(0x1)
1040#define CNTACR_RFRQ_SHIFT U(0x2)
1041#define CNTACR_RVOFF_SHIFT U(0x3)
1042#define CNTACR_RWVT_SHIFT U(0x4)
1043#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001044
Soby Mathew342d6222018-06-11 16:21:30 +01001045/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001046 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +01001047 * system level implementation of the Generic Timer.
1048 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001049/* Physical Count register. */
1050#define CNTPCT_LO U(0x0)
1051/* Counter Frequency register. */
1052#define CNTBASEN_CNTFRQ U(0x10)
1053/* Physical Timer CompareValue register. */
1054#define CNTP_CVAL_LO U(0x20)
1055/* Physical Timer Control register. */
1056#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +01001057
David Cunado495f3d32016-10-31 17:37:34 +00001058/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +01001059#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001060#define PMCR_EL0_N_SHIFT U(11)
1061#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +00001062#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001063#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +01001064#define PMCR_EL0_LC_BIT (U(1) << 6)
1065#define PMCR_EL0_DP_BIT (U(1) << 5)
1066#define PMCR_EL0_X_BIT (U(1) << 4)
1067#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001068#define PMCR_EL0_C_BIT (U(1) << 2)
1069#define PMCR_EL0_P_BIT (U(1) << 1)
1070#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +00001071
Isla Mitchell04880e32017-07-21 14:44:36 +01001072/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +01001073 * Definitions for system register interface to SVE
1074 ******************************************************************************/
1075#define ZCR_EL3 S3_6_C1_C2_0
1076#define ZCR_EL2 S3_4_C1_C2_0
1077
1078/* ZCR_EL3 definitions */
1079#define ZCR_EL3_LEN_MASK U(0xf)
1080
1081/* ZCR_EL2 definitions */
1082#define ZCR_EL2_LEN_MASK U(0xf)
1083
1084/*******************************************************************************
johpow01dc78e622021-07-08 14:14:00 -05001085 * Definitions for system register interface to SME as needed in EL3
1086 ******************************************************************************/
1087#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1088#define SMCR_EL3 S3_6_C1_C2_6
1089
1090/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +00001091#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1092#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
1093#define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001094#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1095#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
1096#define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0)
1097#define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1)
johpow01dc78e622021-07-08 14:14:00 -05001098
1099/* SMCR_ELx definitions */
1100#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001101#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow01dc78e622021-07-08 14:14:00 -05001102#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001103#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow01dc78e622021-07-08 14:14:00 -05001104
1105/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +01001106 * Definitions of MAIR encodings for device and normal memory
1107 ******************************************************************************/
1108/*
1109 * MAIR encodings for device memory attributes.
1110 */
1111#define MAIR_DEV_nGnRnE ULL(0x0)
1112#define MAIR_DEV_nGnRE ULL(0x4)
1113#define MAIR_DEV_nGRE ULL(0x8)
1114#define MAIR_DEV_GRE ULL(0xc)
1115
1116/*
1117 * MAIR encodings for normal memory attributes.
1118 *
1119 * Cache Policy
1120 * WT: Write Through
1121 * WB: Write Back
1122 * NC: Non-Cacheable
1123 *
1124 * Transient Hint
1125 * NTR: Non-Transient
1126 * TR: Transient
1127 *
1128 * Allocation Policy
1129 * RA: Read Allocate
1130 * WA: Write Allocate
1131 * RWA: Read and Write Allocate
1132 * NA: No Allocation
1133 */
1134#define MAIR_NORM_WT_TR_WA ULL(0x1)
1135#define MAIR_NORM_WT_TR_RA ULL(0x2)
1136#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1137#define MAIR_NORM_NC ULL(0x4)
1138#define MAIR_NORM_WB_TR_WA ULL(0x5)
1139#define MAIR_NORM_WB_TR_RA ULL(0x6)
1140#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1141#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1142#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1143#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1144#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1145#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1146#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1147#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1148#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1149
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001150#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +01001151
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001152#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1153 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +01001154
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001155/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001156#define PAR_F_SHIFT U(0)
1157#define PAR_F_MASK ULL(0x1)
1158#define PAR_ADDR_SHIFT U(12)
1159#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001160
Dimitris Papastamos281a08c2017-10-13 12:06:06 +01001161/*******************************************************************************
1162 * Definitions for system register interface to SPE
1163 ******************************************************************************/
1164#define PMBLIMITR_EL1 S3_0_C9_C10_0
1165
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001166/*******************************************************************************
Rohit Mathewed804402022-11-11 18:45:11 +00001167 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001168 ******************************************************************************/
1169#define MPAMIDR_EL1 S3_0_C10_C4_4
1170#define MPAM2_EL2 S3_4_C10_C5_0
1171#define MPAMHCR_EL2 S3_4_C10_C4_0
1172#define MPAM3_EL3 S3_6_C10_C5_0
1173
Andre Przywara9448f2b2022-11-17 16:42:09 +00001174#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1175#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001176/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001177 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001178 ******************************************************************************/
1179#define AMCR_EL0 S3_3_C13_C2_0
1180#define AMCFGR_EL0 S3_3_C13_C2_1
1181#define AMCGCR_EL0 S3_3_C13_C2_2
1182#define AMUSERENR_EL0 S3_3_C13_C2_3
1183#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1184#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1185#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1186#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1187
1188/* Activity Monitor Group 0 Event Counter Registers */
1189#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1190#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1191#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1192#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1193
1194/* Activity Monitor Group 0 Event Type Registers */
1195#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1196#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1197#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1198#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1199
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001200/* Activity Monitor Group 1 Event Counter Registers */
1201#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1202#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1203#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1204#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1205#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1206#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1207#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1208#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1209#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1210#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1211#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1212#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1213#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1214#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1215#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1216#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1217
1218/* Activity Monitor Group 1 Event Type Registers */
1219#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1220#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1221#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1222#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1223#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1224#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1225#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1226#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1227#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1228#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1229#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1230#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1231#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1232#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1233#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1234#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1235
Chris Kay33b9be62021-05-26 11:58:23 +01001236/* AMCNTENSET0_EL0 definitions */
1237#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1238#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1239
1240/* AMCNTENSET1_EL0 definitions */
1241#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1242#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1243
1244/* AMCNTENCLR0_EL0 definitions */
1245#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1246#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1247
1248/* AMCNTENCLR1_EL0 definitions */
1249#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1250#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1251
Alexei Fedorovf3ccf032020-07-14 08:17:56 +01001252/* AMCFGR_EL0 definitions */
1253#define AMCFGR_EL0_NCG_SHIFT U(28)
1254#define AMCFGR_EL0_NCG_MASK U(0xf)
1255#define AMCFGR_EL0_N_SHIFT U(0)
1256#define AMCFGR_EL0_N_MASK U(0xff)
1257
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001258/* AMCGCR_EL0 definitions */
Chris Kay81e2ff12021-05-25 12:33:18 +01001259#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1260#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001261#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001262#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1263
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001264/* MPAM register definitions */
1265#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001266#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Louis Mayencourt537fa852019-02-11 11:25:50 +00001267#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001268#define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT
Louis Mayencourt537fa852019-02-11 11:25:50 +00001269
1270#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1271#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001272
1273#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1274
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001275/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001276 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1277 ******************************************************************************/
1278
1279/* Definition for register defining which virtual offsets are implemented. */
1280#define AMCG1IDR_EL0 S3_3_C13_C2_6
1281#define AMCG1IDR_CTR_MASK ULL(0xffff)
1282#define AMCG1IDR_CTR_SHIFT U(0)
1283#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1284#define AMCG1IDR_VOFF_SHIFT U(16)
1285
1286/* New bit added to AMCR_EL0 */
Chris Kay33b9be62021-05-26 11:58:23 +01001287#define AMCR_CG1RZ_SHIFT U(17)
1288#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01873d4242020-10-02 13:41:11 -05001289
1290/*
1291 * Definitions for virtual offset registers for architected activity monitor
1292 * event counters.
1293 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1294 */
1295#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1296#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1297#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1298
1299/*
1300 * Definitions for virtual offset registers for auxiliary activity monitor event
1301 * counters.
1302 */
1303#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1304#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1305#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1306#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1307#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1308#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1309#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1310#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1311#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1312#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1313#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1314#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1315#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1316#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1317#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1318#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1319
1320/*******************************************************************************
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001321 * Realm management extension register definitions
1322 ******************************************************************************/
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001323#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001324#define GPTBR_EL3 S3_6_C2_C1_4
1325
Andre Przywara78f56ee2023-03-28 16:55:06 +01001326#define SCXTNUM_EL2 S3_4_C13_C0_7
1327
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001328/*******************************************************************************
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001329 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001330 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001331#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001332#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001333
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001334#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001335#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001336
1337#define ERRSELR_EL1 S3_0_C5_C3_1
1338
1339/* System register access to Standard Error Record registers */
1340#define ERXFR_EL1 S3_0_C5_C4_0
1341#define ERXCTLR_EL1 S3_0_C5_C4_1
1342#define ERXSTATUS_EL1 S3_0_C5_C4_2
1343#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001344#define ERXPFGF_EL1 S3_0_C5_C4_4
1345#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1346#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +02001347#define ERXMISC0_EL1 S3_0_C5_C5_0
1348#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001349
johpow01af220eb2022-03-09 16:23:04 -06001350#define ERXCTLR_ED_SHIFT U(0)
1351#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001352#define ERXCTLR_UE_BIT (U(1) << 4)
1353
1354#define ERXPFGCTL_UC_BIT (U(1) << 1)
1355#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1356#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1357
1358/*******************************************************************************
1359 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001360 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001361#define APIAKeyLo_EL1 S3_0_C2_C1_0
1362#define APIAKeyHi_EL1 S3_0_C2_C1_1
1363#define APIBKeyLo_EL1 S3_0_C2_C1_2
1364#define APIBKeyHi_EL1 S3_0_C2_C1_3
1365#define APDAKeyLo_EL1 S3_0_C2_C2_0
1366#define APDAKeyHi_EL1 S3_0_C2_C2_1
1367#define APDBKeyLo_EL1 S3_0_C2_C2_2
1368#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001369#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001370#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001371
Sathees Balya65849aa2018-12-06 13:33:24 +00001372/*******************************************************************************
1373 * Armv8.4 Data Independent Timing Registers
1374 ******************************************************************************/
1375#define DIT S3_3_C4_C2_5
1376#define DIT_BIT BIT(24)
1377
John Tsichritzis80744482019-03-04 16:41:26 +00001378/*******************************************************************************
1379 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1380 ******************************************************************************/
1381#define SSBS S3_3_C4_C2_6
1382
Justin Chadwell9dd94382019-07-18 14:25:33 +01001383/*******************************************************************************
1384 * Armv8.5 - Memory Tagging Extension Registers
1385 ******************************************************************************/
1386#define TFSRE0_EL1 S3_0_C5_C6_1
1387#define TFSR_EL1 S3_0_C5_C6_0
1388#define RGSR_EL1 S3_0_C1_C0_5
1389#define GCR_EL1 S3_0_C1_C0_6
1390
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001391/*******************************************************************************
Andre Przywara1ae75522022-11-21 17:07:25 +00001392 * Armv8.5 - Random Number Generator Registers
1393 ******************************************************************************/
1394#define RNDR S3_3_C2_C4_0
1395#define RNDRRS S3_3_C2_C4_1
1396
1397/*******************************************************************************
johpow01cb4ec472021-08-04 19:38:18 -05001398 * FEAT_HCX - Extended Hypervisor Configuration Register
1399 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -05001400#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001401#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1402#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1403#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1404#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1405#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1406#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1407#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01dc78e622021-07-08 14:14:00 -05001408#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1409#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1410#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1411#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1412#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001413#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -05001414
1415/*******************************************************************************
Juan Pablo Conde4a530b42023-07-10 16:00:41 -05001416 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1417 ******************************************************************************/
1418#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1419#define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000)
1420#define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000)
1421
1422/*******************************************************************************
Mark Brownd3331602023-03-14 20:13:03 +00001423 * FEAT_TCR2 - Extended Translation Control Register
1424 ******************************************************************************/
1425#define TCR2_EL2 S3_4_C2_C0_3
1426
1427/*******************************************************************************
Mark Brown062b6c62023-03-14 20:48:43 +00001428 * Permission indirection and overlay
1429 ******************************************************************************/
1430
1431#define PIRE0_EL2 S3_4_C10_C2_2
1432#define PIR_EL2 S3_4_C10_C2_3
1433#define POR_EL2 S3_4_C10_C2_4
1434#define S2PIR_EL2 S3_4_C10_C2_5
1435
1436/*******************************************************************************
Mark Brown688ab572023-03-14 21:33:04 +00001437 * FEAT_GCS - Guarded Control Stack Registers
1438 ******************************************************************************/
1439#define GCSCR_EL2 S3_4_C2_C5_0
1440#define GCSPR_EL2 S3_4_C2_C5_1
Manish Pandey30f05b42024-01-09 15:55:20 +00001441#define GCSCR_EL1 S3_0_C2_C5_0
1442
1443#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
Mark Brown688ab572023-03-14 21:33:04 +00001444
1445/*******************************************************************************
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001446 * Definitions for DynamicIQ Shared Unit registers
1447 ******************************************************************************/
1448#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1449
1450/* CLUSTERPWRDN_EL1 register definitions */
1451#define DSU_CLUSTER_PWR_OFF 0
1452#define DSU_CLUSTER_PWR_ON 1
1453#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Bai278beb82023-09-13 09:21:40 +08001454#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001455
Chris Kay68120782021-05-05 13:38:30 +01001456/*******************************************************************************
1457 * Definitions for CPU Power/Performance Management registers
1458 ******************************************************************************/
1459
1460#define CPUPPMCR_EL3 S3_6_C15_C2_0
1461#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1462#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1463
1464#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1465#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1466#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1467
Andre Przywara387b8802022-11-25 14:10:13 +00001468/* alternative system register encoding for the "sb" speculation barrier */
1469#define SYSREG_SB S0_3_C3_C0_7
1470
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001471#endif /* ARCH_H */