blob: 0af7c83c4ce096987ae4048d1617f85eab19b575 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathewed804402022-11-11 18:45:11 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekare9265582022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoudcb31ff2021-09-08 12:40:24 +020082#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000083#define ICC_SRE_EL1 S3_0_C12_C12_5
84#define ICC_SRE_EL2 S3_4_C12_C9_5
85#define ICC_SRE_EL3 S3_6_C12_C12_5
86#define ICC_CTLR_EL1 S3_0_C12_C12_4
87#define ICC_CTLR_EL3 S3_6_C12_C12_4
88#define ICC_PMR_EL1 S3_0_C4_C6_0
89#define ICC_RPR_EL1 S3_0_C12_C11_3
90#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
91#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
92#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
93#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
94#define ICC_IAR0_EL1 S3_0_c12_c8_0
95#define ICC_IAR1_EL1 S3_0_c12_c12_0
96#define ICC_EOIR0_EL1 S3_0_c12_c8_1
97#define ICC_EOIR1_EL1 S3_0_c12_c12_1
98#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010099
100/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000101 * Definitions for EL2 system registers for save/restore routine
102 ******************************************************************************/
Max Shvetsov28f39f02020-02-25 13:56:19 +0000103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekare9265582022-05-25 12:45:22 +0100112#define MPAMVPM0_EL2 S3_4_C10_C6_0
113#define MPAMVPM1_EL2 S3_4_C10_C6_1
114#define MPAMVPM2_EL2 S3_4_C10_C6_2
115#define MPAMVPM3_EL2 S3_4_C10_C6_3
116#define MPAMVPM4_EL2 S3_4_C10_C6_4
117#define MPAMVPM5_EL2 S3_4_C10_C6_5
118#define MPAMVPM6_EL2 S3_4_C10_C6_6
119#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsov28259462020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
Andre Przywarad5384b62023-01-27 14:09:20 +0000122#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsov28259462020-02-17 16:15:47 +0000123#define PMSCR_EL2 S3_4_C9_C9_0
124#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywaraea735bf2022-11-17 16:42:09 +0000125#define CONTEXTIDR_EL2 S3_4_C13_C0_1
126#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsov28f39f02020-02-25 13:56:19 +0000127
128/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000129 * Generic timer memory mapped registers & offsets
130 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700131#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200132#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700133#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000134
Varun Wadekar030567e2017-05-25 18:04:48 -0700135#define CNTCR_EN (U(1) << 0)
136#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100137#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000138
139/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140 * System register bit definitions
141 ******************************************************************************/
142/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700143#define LOUIS_SHIFT U(21)
144#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100145#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700146#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700149#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100151/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700152#define DCISW U(0x0)
153#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000154#if ERRATA_A53_827319
155#define DCCSW DCCISW
156#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700157#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000158#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159
160/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000161#define ID_AA64PFR0_EL0_SHIFT U(0)
162#define ID_AA64PFR0_EL1_SHIFT U(4)
163#define ID_AA64PFR0_EL2_SHIFT U(8)
164#define ID_AA64PFR0_EL3_SHIFT U(12)
165
166#define ID_AA64PFR0_AMU_SHIFT U(44)
167#define ID_AA64PFR0_AMU_MASK ULL(0xf)
168#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
169#define ID_AA64PFR0_AMU_V1 ULL(0x1)
170#define ID_AA64PFR0_AMU_V1P1 U(0x2)
171
172#define ID_AA64PFR0_ELX_MASK ULL(0xf)
173
174#define ID_AA64PFR0_GIC_SHIFT U(24)
175#define ID_AA64PFR0_GIC_WIDTH U(4)
176#define ID_AA64PFR0_GIC_MASK ULL(0xf)
177
178#define ID_AA64PFR0_SVE_SHIFT U(32)
179#define ID_AA64PFR0_SVE_MASK ULL(0xf)
180#define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1)
181#define ID_AA64PFR0_SVE_LENGTH U(4)
182
183#define ID_AA64PFR0_SEL2_SHIFT U(36)
184#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
185
186#define ID_AA64PFR0_MPAM_SHIFT U(40)
187#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
188
189#define ID_AA64PFR0_DIT_SHIFT U(48)
190#define ID_AA64PFR0_DIT_MASK ULL(0xf)
191#define ID_AA64PFR0_DIT_LENGTH U(4)
192#define ID_AA64PFR0_DIT_SUPPORTED U(1)
193
194#define ID_AA64PFR0_CSV2_SHIFT U(56)
195#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
196#define ID_AA64PFR0_CSV2_LENGTH U(4)
197#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
198
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500199#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
200#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
201#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
202#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
203#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000205#define ID_AA64PFR0_RAS_SHIFT U(28)
206#define ID_AA64PFR0_RAS_MASK ULL(0xf)
207#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
208#define ID_AA64PFR0_RAS_LENGTH U(4)
209
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100210/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100211#define EL_IMPL_NONE ULL(0)
212#define EL_IMPL_A64ONLY ULL(1)
213#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000214
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100215/* ID_AA64DFR0_EL1.TraceVer definitions */
216#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
217#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
218#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
219#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100220#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
221#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
222#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
223#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000224#define ID_AA64DFR0_PMUVER_LENGTH U(4)
225#define ID_AA64DFR0_PMUVER_SHIFT U(8)
226#define ID_AA64DFR0_PMUVER_MASK U(0xf)
227#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
228#define ID_AA64DFR0_PMUVER_PMUV3P7 U(7)
229#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100230
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100231/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000232#define ID_AA64DFR0_PMS_SHIFT U(32)
233#define ID_AA64DFR0_PMS_MASK ULL(0xf)
234#define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1)
235#define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0)
Achin Guptadf373732015-09-03 14:18:02 +0100236
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100237/* ID_AA64DFR0_EL1.TraceBuffer definitions */
238#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
239#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
240#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
241
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000242/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
243#define ID_AA64DFR0_MTPMU_SHIFT U(48)
244#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
245#define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1)
246
johpow01744ad972022-01-28 17:06:20 -0600247/* ID_AA64DFR0_EL1.BRBE definitions */
248#define ID_AA64DFR0_BRBE_SHIFT U(52)
249#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
250#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
251
Tomas Pilar7c802c72020-10-28 15:34:12 +0000252/* ID_AA64ISAR0_EL1 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500253#define ID_AA64ISAR0_RNDR_SHIFT U(60)
254#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar7c802c72020-10-28 15:34:12 +0000255
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000256/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000257#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
258
259#define ID_AA64ISAR1_GPI_SHIFT U(28)
260#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
261#define ID_AA64ISAR1_GPA_SHIFT U(24)
262#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
263
264#define ID_AA64ISAR1_API_SHIFT U(8)
265#define ID_AA64ISAR1_API_MASK ULL(0xf)
266#define ID_AA64ISAR1_APA_SHIFT U(4)
267#define ID_AA64ISAR1_APA_MASK ULL(0xf)
268
269#define ID_AA64ISAR1_SB_SHIFT U(36)
270#define ID_AA64ISAR1_SB_MASK ULL(0xf)
271#define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1)
272#define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000273
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400274/* ID_AA64ISAR2_EL1 definitions */
275#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
276
277#define ID_AA64ISAR2_GPA3_SHIFT U(8)
278#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
279
280#define ID_AA64ISAR2_APA3_SHIFT U(12)
281#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
282
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000283/* ID_AA64MMFR0_EL1 definitions */
284#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
285#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
286
Varun Wadekar030567e2017-05-25 18:04:48 -0700287#define PARANGE_0000 U(32)
288#define PARANGE_0001 U(36)
289#define PARANGE_0010 U(40)
290#define PARANGE_0011 U(42)
291#define PARANGE_0100 U(44)
292#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000293#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000294
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500295#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
296#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
297#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
298#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
299#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
300
Jimmy Brisson110ee432020-04-16 10:47:56 -0500301#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
302#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
303#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
304#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
305
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100306#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100307#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
308#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrinobff074d2023-05-03 12:16:11 +0100309#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100310#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100311
312#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100313#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
314#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
315#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100316
317#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100318#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
319#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
320#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrinobff074d2023-05-03 12:16:11 +0100321#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100322
johpow016cac7242020-04-22 14:05:13 -0500323/* ID_AA64MMFR1_EL1 definitions */
324#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
325#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
326#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
327#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
328
Alexei Fedorova83103c2020-11-25 14:07:05 +0000329#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
330#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
331#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
332#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
333#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
334#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
335
Daniel Boulby37596fc2020-11-25 16:36:46 +0000336#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
337#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
338
johpow01dc78e622021-07-08 14:14:00 -0500339#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
340#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
341#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
342#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -0500343
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000344/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000345#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000346
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000347#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
348#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balyacedfa042019-01-25 11:36:01 +0000349
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000350#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
351#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
352#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
johpow01d0ec1cc2021-12-01 13:18:30 -0600353
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000354#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
355#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
356
357#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
358#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
359#define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0)
360#define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1)
361#define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2)
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000362
Mark Brownd3331602023-03-14 20:13:03 +0000363/* ID_AA64MMFR3_EL1 definitions */
364#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
365
Mark Brown062b6c62023-03-14 20:48:43 +0000366#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
367#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
368
369#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
370#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
371
372#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
373#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
374
375#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
376#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
377
Mark Brownd3331602023-03-14 20:13:03 +0000378#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
379#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
380
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000381/* ID_AA64PFR1_EL1 definitions */
Mark Brown688ab572023-03-14 21:33:04 +0000382#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
383#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
384
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000385#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
386#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
387
388#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
389
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100390#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
391#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
392
393#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
394
Soby Mathewb7e398d2019-07-12 09:23:38 +0100395#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
396#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
397
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400398#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
399#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
400
401#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
402#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
403
Andre Przywara6503ff22023-01-27 12:25:49 +0000404#define VDISR_EL2 S3_4_C12_C1_1
405#define VSESR_EL2 S3_4_C5_C2_3
406
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000407/* Memory Tagging Extension is not implemented */
408#define MTE_UNIMPLEMENTED U(0)
409/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
410#define MTE_IMPLEMENTED_EL0 U(1)
411/* FEAT_MTE2: Full MTE is implemented */
412#define MTE_IMPLEMENTED_ELX U(2)
413/*
414 * FEAT_MTE3: MTE is implemented with support for
415 * asymmetric Tag Check Fault handling
416 */
417#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathewb7e398d2019-07-12 09:23:38 +0100418
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100419#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
420#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
421
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +0000422#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
423#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
424#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
425#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000426#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow01dc78e622021-07-08 14:14:00 -0500427
Achin Gupta4f6ad662013-10-25 09:08:21 +0100428/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700429#define ID_PFR1_VIRTEXT_SHIFT U(12)
430#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100431#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432 & ID_PFR1_VIRTEXT_MASK)
433
434/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100435#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700436 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
437 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100438
John Powell3443a702020-03-20 14:21:05 -0500439#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
440 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000441
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200442#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700443 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
444 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200445
David Cunado18f2efd2017-04-13 22:38:29 +0100446#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
447 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
448 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
449
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000450#define SCTLR_M_BIT (ULL(1) << 0)
451#define SCTLR_A_BIT (ULL(1) << 1)
452#define SCTLR_C_BIT (ULL(1) << 2)
453#define SCTLR_SA_BIT (ULL(1) << 3)
454#define SCTLR_SA0_BIT (ULL(1) << 4)
455#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000456#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000457#define SCTLR_ITD_BIT (ULL(1) << 7)
458#define SCTLR_SED_BIT (ULL(1) << 8)
459#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000460#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
461#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000462#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100463#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000464#define SCTLR_DZE_BIT (ULL(1) << 14)
465#define SCTLR_UCT_BIT (ULL(1) << 15)
466#define SCTLR_NTWI_BIT (ULL(1) << 16)
467#define SCTLR_NTWE_BIT (ULL(1) << 18)
468#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000469#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000470#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000471#define SCTLR_EIS_BIT (ULL(1) << 22)
472#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000473#define SCTLR_E0E_BIT (ULL(1) << 24)
474#define SCTLR_EE_BIT (ULL(1) << 25)
475#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100476#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000477#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
478#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100479#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000480#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100481#define SCTLR_BT0_BIT (ULL(1) << 35)
482#define SCTLR_BT1_BIT (ULL(1) << 36)
483#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000484#define SCTLR_ITFSB_BIT (ULL(1) << 37)
485#define SCTLR_TCF0_SHIFT U(38)
486#define SCTLR_TCF0_MASK ULL(3)
johpow01dc78e622021-07-08 14:14:00 -0500487#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000488
489/* Tag Check Faults in EL0 have no effect on the PE */
490#define SCTLR_TCF0_NO_EFFECT U(0)
491/* Tag Check Faults in EL0 cause a synchronous exception */
492#define SCTLR_TCF0_SYNC U(1)
493/* Tag Check Faults in EL0 are asynchronously accumulated */
494#define SCTLR_TCF0_ASYNC U(2)
495/*
496 * Tag Check Faults in EL0 cause a synchronous exception on reads,
497 * and are asynchronously accumulated on writes
498 */
499#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
500
501#define SCTLR_TCF_SHIFT U(40)
502#define SCTLR_TCF_MASK ULL(3)
503
504/* Tag Check Faults in EL1 have no effect on the PE */
505#define SCTLR_TCF_NO_EFFECT U(0)
506/* Tag Check Faults in EL1 cause a synchronous exception */
507#define SCTLR_TCF_SYNC U(1)
508/* Tag Check Faults in EL1 are asynchronously accumulated */
509#define SCTLR_TCF_ASYNC U(2)
510/*
511 * Tag Check Faults in EL1 cause a synchronous exception on reads,
512 * and are asynchronously accumulated on writes
513 */
514#define SCTLR_TCF_SYNCR_ASYNCW U(3)
515
516#define SCTLR_ATA0_BIT (ULL(1) << 42)
517#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000518#define SCTLR_DSSBS_SHIFT U(44)
519#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000520#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
521#define SCTLR_TWEDEL_SHIFT U(46)
522#define SCTLR_TWEDEL_MASK ULL(0xf)
523#define SCTLR_EnASR_BIT (ULL(1) << 54)
524#define SCTLR_EnAS0_BIT (ULL(1) << 55)
525#define SCTLR_EnALS_BIT (ULL(1) << 56)
526#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100527#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100528
Alexei Fedorova83103c2020-11-25 14:07:05 +0000529/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700530#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500531#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
532#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
533#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000534#define CPACR_EL1_SMEN_SHIFT U(24)
535#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100536
537/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700538#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500539#define SCR_NSE_SHIFT U(62)
540#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
541#define SCR_GPF_BIT (UL(1) << 48)
johpow016cac7242020-04-22 14:05:13 -0500542#define SCR_TWEDEL_SHIFT U(30)
543#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown062b6c62023-03-14 20:48:43 +0000544#define SCR_PIEN_BIT (UL(1) << 45)
Mark Brownd3331602023-03-14 20:13:03 +0000545#define SCR_TCR2EN_BIT (UL(1) << 43)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400546#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown688ab572023-03-14 21:33:04 +0000547#define SCR_GCSEn_BIT (UL(1) << 39)
johpow01dc78e622021-07-08 14:14:00 -0500548#define SCR_HXEn_BIT (UL(1) << 38)
549#define SCR_ENTP2_SHIFT U(41)
550#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
John Powella4c39452022-03-29 00:25:59 -0500551#define SCR_AMVOFFEN_SHIFT U(35)
552#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow016cac7242020-04-22 14:05:13 -0500553#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01873d4242020-10-02 13:41:11 -0500554#define SCR_ECVEN_BIT (UL(1) << 28)
555#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500556#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500557#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500558#define SCR_FIEN_BIT (UL(1) << 21)
559#define SCR_EEL2_BIT (UL(1) << 18)
560#define SCR_API_BIT (UL(1) << 17)
561#define SCR_APK_BIT (UL(1) << 16)
562#define SCR_TERR_BIT (UL(1) << 15)
563#define SCR_TWE_BIT (UL(1) << 13)
564#define SCR_TWI_BIT (UL(1) << 12)
565#define SCR_ST_BIT (UL(1) << 11)
566#define SCR_RW_BIT (UL(1) << 10)
567#define SCR_SIF_BIT (UL(1) << 9)
568#define SCR_HCE_BIT (UL(1) << 8)
569#define SCR_SMD_BIT (UL(1) << 7)
570#define SCR_EA_BIT (UL(1) << 3)
571#define SCR_FIQ_BIT (UL(1) << 2)
572#define SCR_IRQ_BIT (UL(1) << 1)
573#define SCR_NS_BIT (UL(1) << 0)
johpow01dc78e622021-07-08 14:14:00 -0500574#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunado18f2efd2017-04-13 22:38:29 +0100575#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576
David Cunado18f2efd2017-04-13 22:38:29 +0100577/* MDCR_EL3 definitions */
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100578#define MDCR_EnPMSN_BIT (ULL(1) << 36)
579#define MDCR_MPMX_BIT (ULL(1) << 35)
580#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow01744ad972022-01-28 17:06:20 -0600581#define MDCR_SBRBE_SHIFT U(32)
582#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100583#define MDCR_NSTB(x) ((x) << 24)
584#define MDCR_NSTB_EL1 ULL(0x3)
585#define MDCR_NSTBE (ULL(1) << 26)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000586#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100587#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100588#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100589#define MDCR_EPMAD_BIT (ULL(1) << 21)
590#define MDCR_EDAD_BIT (ULL(1) << 20)
591#define MDCR_TTRF_BIT (ULL(1) << 19)
592#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100593#define MDCR_SPME_BIT (ULL(1) << 17)
594#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000595#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000596#define MDCR_SPD32_LEGACY ULL(0x0)
597#define MDCR_SPD32_DISABLE ULL(0x2)
598#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100599#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000600#define MDCR_NSPB_EL1 ULL(0x3)
601#define MDCR_TDOSA_BIT (ULL(1) << 10)
602#define MDCR_TDA_BIT (ULL(1) << 9)
603#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotev33815eb2023-06-15 14:46:20 +0100604#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm85e93ba2017-02-08 11:51:50 +0000605
David Cunado18f2efd2017-04-13 22:38:29 +0100606/* MDCR_EL2 definitions */
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000607#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000608#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100609#define MDCR_EL2_E2TB(x) ((x) << 24)
610#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000611#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100612#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000613#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100614#define MDCR_EL2_TPMS (U(1) << 14)
615#define MDCR_EL2_E2PB(x) ((x) << 12)
616#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100617#define MDCR_EL2_TDRA_BIT (U(1) << 11)
618#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
619#define MDCR_EL2_TDA_BIT (U(1) << 9)
620#define MDCR_EL2_TDE_BIT (U(1) << 8)
621#define MDCR_EL2_HPME_BIT (U(1) << 7)
622#define MDCR_EL2_TPM_BIT (U(1) << 6)
623#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000624#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunado18f2efd2017-04-13 22:38:29 +0100625#define MDCR_EL2_RESET_VAL U(0x0)
626
627/* HSTR_EL2 definitions */
628#define HSTR_EL2_RESET_VAL U(0x0)
629#define HSTR_EL2_T_MASK U(0xff)
630
631/* CNTHP_CTL_EL2 definitions */
632#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
633#define CNTHP_CTL_RESET_VAL U(0x0)
634
635/* VTTBR_EL2 definitions */
636#define VTTBR_RESET_VAL ULL(0x0)
637#define VTTBR_VMID_MASK ULL(0xff)
638#define VTTBR_VMID_SHIFT U(48)
639#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
640#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000641
Achin Gupta4f6ad662013-10-25 09:08:21 +0100642/* HCR definitions */
Gary Morrison5fb061e2021-01-27 13:08:47 -0600643#define HCR_RESET_VAL ULL(0x0)
Chris Kay33b9be62021-05-26 11:58:23 +0100644#define HCR_AMVOFFEN_SHIFT U(51)
645#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600646#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100647#define HCR_API_BIT (ULL(1) << 41)
648#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100649#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600650#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000651#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700652#define HCR_RW_SHIFT U(31)
653#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600654#define HCR_TWE_BIT (ULL(1) << 14)
655#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100656#define HCR_AMO_BIT (ULL(1) << 5)
657#define HCR_IMO_BIT (ULL(1) << 4)
658#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100659
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100660/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700661#define ISR_A_SHIFT U(8)
662#define ISR_I_SHIFT U(7)
663#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100664
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100666#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700667#define EVNTEN_BIT (U(1) << 2)
668#define EL1PCEN_BIT (U(1) << 1)
669#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100670
671/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700672#define EL0PTEN_BIT (U(1) << 9)
673#define EL0VTEN_BIT (U(1) << 8)
674#define EL0PCTEN_BIT (U(1) << 0)
675#define EL0VCTEN_BIT (U(1) << 1)
676#define EVNTEN_BIT (U(1) << 2)
677#define EVNTDIR_BIT (U(1) << 3)
678#define EVNTI_SHIFT U(4)
679#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100680
681/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700682#define TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100683#define TAM_SHIFT U(30)
684#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekar030567e2017-05-25 18:04:48 -0700685#define TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500686#define ESM_BIT (U(1) << 12)
Varun Wadekar030567e2017-05-25 18:04:48 -0700687#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100688#define CPTR_EZ_BIT (U(1) << 8)
johpow01dc78e622021-07-08 14:14:00 -0500689#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
690 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunado18f2efd2017-04-13 22:38:29 +0100691
692/* CPTR_EL2 definitions */
693#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
694#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100695#define CPTR_EL2_TAM_SHIFT U(30)
696#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow01dc78e622021-07-08 14:14:00 -0500697#define CPTR_EL2_SMEN_MASK ULL(0x3)
698#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunado18f2efd2017-04-13 22:38:29 +0100699#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500700#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunado18f2efd2017-04-13 22:38:29 +0100701#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100702#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100703#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100704
Manish Pandey28bbbf32021-10-06 17:28:09 +0100705/* VTCR_EL2 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500706#define VTCR_RESET_VAL U(0x0)
707#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey28bbbf32021-10-06 17:28:09 +0100708
Achin Gupta4f6ad662013-10-25 09:08:21 +0100709/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700710#define DAIF_FIQ_BIT (U(1) << 0)
711#define DAIF_IRQ_BIT (U(1) << 1)
712#define DAIF_ABT_BIT (U(1) << 2)
713#define DAIF_DBG_BIT (U(1) << 3)
714#define SPSR_DAIF_SHIFT U(6)
715#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100716
Varun Wadekar030567e2017-05-25 18:04:48 -0700717#define SPSR_AIF_SHIFT U(6)
718#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100719
Varun Wadekar030567e2017-05-25 18:04:48 -0700720#define SPSR_E_SHIFT U(9)
721#define SPSR_E_MASK U(0x1)
722#define SPSR_E_LITTLE U(0x0)
723#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100724
Varun Wadekar030567e2017-05-25 18:04:48 -0700725#define SPSR_T_SHIFT U(5)
726#define SPSR_T_MASK U(0x1)
727#define SPSR_T_ARM U(0x0)
728#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100729
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000730#define SPSR_M_SHIFT U(4)
731#define SPSR_M_MASK U(0x1)
732#define SPSR_M_AARCH64 U(0x0)
733#define SPSR_M_AARCH32 U(0x1)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500734#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000735
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000736#define SPSR_EL_SHIFT U(2)
737#define SPSR_EL_WIDTH U(2)
738
Daniel Boulby37596fc2020-11-25 16:36:46 +0000739#define SPSR_SSBS_SHIFT_AARCH64 U(12)
740#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
741#define SPSR_SSBS_SHIFT_AARCH32 U(23)
742#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
743
744#define SPSR_PAN_BIT BIT_64(22)
745
746#define SPSR_DIT_BIT BIT(24)
747
748#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
John Tsichritzisc250cc32019-07-23 11:12:41 +0100749
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100750#define DISABLE_ALL_EXCEPTIONS \
751 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
752
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000753#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
754
Yatharth Kochar07570d52016-11-14 12:01:04 +0000755/*
756 * RMR_EL3 definitions
757 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700758#define RMR_EL3_RR_BIT (U(1) << 1)
759#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000760
761/*
762 * HI-VECTOR address for AArch32 state
763 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000764#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100765
766/*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100767 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100768 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000769#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100770#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700771#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100772#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700773#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100774
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100775#define TCR_TxSZ_MIN ULL(16)
776#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000777#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100778
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000779#define TCR_T0SZ_SHIFT U(0)
780#define TCR_T1SZ_SHIFT U(16)
781
Lin Ma73ad2572014-06-27 16:56:30 -0700782/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100783#define TCR_PS_BITS_4GB ULL(0x0)
784#define TCR_PS_BITS_64GB ULL(0x1)
785#define TCR_PS_BITS_1TB ULL(0x2)
786#define TCR_PS_BITS_4TB ULL(0x3)
787#define TCR_PS_BITS_16TB ULL(0x4)
788#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700789
Varun Wadekar030567e2017-05-25 18:04:48 -0700790#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
791#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
792#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
793#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
794#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
795#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100796
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100797#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
798#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
799#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
800#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100801
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100802#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
803#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
804#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
805#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100806
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100807#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
808#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
809#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100810
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000811#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
812#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
813#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
814#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
815
816#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
817#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
818#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
819#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
820
821#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
822#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
823#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
824
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100825#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100826#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100827#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
828#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
829#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
830
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000831#define TCR_TG1_SHIFT U(30)
832#define TCR_TG1_MASK ULL(3)
833#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
834#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
835#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
836
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100837#define TCR_EPD0_BIT (ULL(1) << 7)
838#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100839
Varun Wadekar030567e2017-05-25 18:04:48 -0700840#define MODE_SP_SHIFT U(0x0)
841#define MODE_SP_MASK U(0x1)
842#define MODE_SP_EL0 U(0x0)
843#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100844
Varun Wadekar030567e2017-05-25 18:04:48 -0700845#define MODE_RW_SHIFT U(0x4)
846#define MODE_RW_MASK U(0x1)
847#define MODE_RW_64 U(0x0)
848#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100849
Varun Wadekar030567e2017-05-25 18:04:48 -0700850#define MODE_EL_SHIFT U(0x2)
851#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000852#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700853#define MODE_EL3 U(0x3)
854#define MODE_EL2 U(0x2)
855#define MODE_EL1 U(0x1)
856#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100857
Varun Wadekar030567e2017-05-25 18:04:48 -0700858#define MODE32_SHIFT U(0)
859#define MODE32_MASK U(0xf)
860#define MODE32_usr U(0x0)
861#define MODE32_fiq U(0x1)
862#define MODE32_irq U(0x2)
863#define MODE32_svc U(0x3)
864#define MODE32_mon U(0x6)
865#define MODE32_abt U(0x7)
866#define MODE32_hyp U(0xa)
867#define MODE32_und U(0xb)
868#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100870#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
871#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
872#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
873#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100874
John Tsichritzisc250cc32019-07-23 11:12:41 +0100875#define SPSR_64(el, sp, daif) \
876 (((MODE_RW_64 << MODE_RW_SHIFT) | \
877 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
878 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
879 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
880 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100881
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100882#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100883 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700884 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
885 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
886 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100887 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
888 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100889
Dan Handleyce4c8202015-03-30 17:15:16 +0100890/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100891 * TTBR Definitions
892 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100893#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100894
895/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100896 * CTR_EL0 definitions
897 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700898#define CTR_CWG_SHIFT U(24)
899#define CTR_CWG_MASK U(0xf)
900#define CTR_ERG_SHIFT U(20)
901#define CTR_ERG_MASK U(0xf)
902#define CTR_DMINLINE_SHIFT U(16)
903#define CTR_DMINLINE_MASK U(0xf)
904#define CTR_L1IP_SHIFT U(14)
905#define CTR_L1IP_MASK U(0x3)
906#define CTR_IMINLINE_SHIFT U(0)
907#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100908
Varun Wadekar030567e2017-05-25 18:04:48 -0700909#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100910
Achin Guptafa9c08b2014-05-09 12:00:17 +0100911/* Physical timer control register bit fields shifts and masks */
johpow01873d4242020-10-02 13:41:11 -0500912#define CNTP_CTL_ENABLE_SHIFT U(0)
913#define CNTP_CTL_IMASK_SHIFT U(1)
914#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100915
johpow01873d4242020-10-02 13:41:11 -0500916#define CNTP_CTL_ENABLE_MASK U(1)
917#define CNTP_CTL_IMASK_MASK U(1)
918#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100919
Varun Wadekardd4f0882018-06-18 16:15:51 -0700920/* Physical timer control macros */
921#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
922#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
923
Achin Gupta4f6ad662013-10-25 09:08:21 +0100924/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700925#define ESR_EC_SHIFT U(26)
926#define ESR_EC_MASK U(0x3f)
927#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +0100928#define ESR_ISS_SHIFT U(0)
929#define ESR_ISS_LENGTH U(25)
Varun Wadekar030567e2017-05-25 18:04:48 -0700930#define EC_UNKNOWN U(0x0)
931#define EC_WFE_WFI U(0x1)
932#define EC_AARCH32_CP15_MRC_MCR U(0x3)
933#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
934#define EC_AARCH32_CP14_MRC_MCR U(0x5)
935#define EC_AARCH32_CP14_LDC_STC U(0x6)
936#define EC_FP_SIMD U(0x7)
937#define EC_AARCH32_CP10_MRC U(0x8)
938#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
939#define EC_ILLEGAL U(0xe)
940#define EC_AARCH32_SVC U(0x11)
941#define EC_AARCH32_HVC U(0x12)
942#define EC_AARCH32_SMC U(0x13)
943#define EC_AARCH64_SVC U(0x15)
944#define EC_AARCH64_HVC U(0x16)
945#define EC_AARCH64_SMC U(0x17)
946#define EC_AARCH64_SYS U(0x18)
947#define EC_IABORT_LOWER_EL U(0x20)
948#define EC_IABORT_CUR_EL U(0x21)
949#define EC_PC_ALIGN U(0x22)
950#define EC_DABORT_LOWER_EL U(0x24)
951#define EC_DABORT_CUR_EL U(0x25)
952#define EC_SP_ALIGN U(0x26)
953#define EC_AARCH32_FP U(0x28)
954#define EC_AARCH64_FP U(0x2c)
955#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +0100956#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100957
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000958/*
959 * External Abort bit in Instruction and Data Aborts synchronous exception
960 * syndromes.
961 */
962#define ESR_ISS_EABORT_EA_BIT U(9)
963
Varun Wadekar030567e2017-05-25 18:04:48 -0700964#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100965
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800966/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700967#define RMR_RESET_REQUEST_SHIFT U(0x1)
968#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800969
Dan Handley5f0cdb02014-05-14 17:44:19 +0100970/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000971 * Definitions of register offsets, fields and macros for CPU system
972 * instructions.
973 ******************************************************************************/
974
Varun Wadekar030567e2017-05-25 18:04:48 -0700975#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000976#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
977#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
978
979/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100980 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
981 * system level implementation of the Generic Timer.
982 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +0100983#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700984#define CNTNSAR U(0x4)
985#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100986
Varun Wadekar030567e2017-05-25 18:04:48 -0700987#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
988#define CNTACR_RPCT_SHIFT U(0x0)
989#define CNTACR_RVCT_SHIFT U(0x1)
990#define CNTACR_RFRQ_SHIFT U(0x2)
991#define CNTACR_RVOFF_SHIFT U(0x3)
992#define CNTACR_RWVT_SHIFT U(0x4)
993#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100994
Soby Mathew342d6222018-06-11 16:21:30 +0100995/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000996 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +0100997 * system level implementation of the Generic Timer.
998 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000999/* Physical Count register. */
1000#define CNTPCT_LO U(0x0)
1001/* Counter Frequency register. */
1002#define CNTBASEN_CNTFRQ U(0x10)
1003/* Physical Timer CompareValue register. */
1004#define CNTP_CVAL_LO U(0x20)
1005/* Physical Timer Control register. */
1006#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +01001007
David Cunado495f3d32016-10-31 17:37:34 +00001008/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +01001009#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001010#define PMCR_EL0_N_SHIFT U(11)
1011#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +00001012#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001013#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +01001014#define PMCR_EL0_LC_BIT (U(1) << 6)
1015#define PMCR_EL0_DP_BIT (U(1) << 5)
1016#define PMCR_EL0_X_BIT (U(1) << 4)
1017#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001018#define PMCR_EL0_C_BIT (U(1) << 2)
1019#define PMCR_EL0_P_BIT (U(1) << 1)
1020#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +00001021
Isla Mitchell04880e32017-07-21 14:44:36 +01001022/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +01001023 * Definitions for system register interface to SVE
1024 ******************************************************************************/
1025#define ZCR_EL3 S3_6_C1_C2_0
1026#define ZCR_EL2 S3_4_C1_C2_0
1027
1028/* ZCR_EL3 definitions */
1029#define ZCR_EL3_LEN_MASK U(0xf)
1030
1031/* ZCR_EL2 definitions */
1032#define ZCR_EL2_LEN_MASK U(0xf)
1033
1034/*******************************************************************************
johpow01dc78e622021-07-08 14:14:00 -05001035 * Definitions for system register interface to SME as needed in EL3
1036 ******************************************************************************/
1037#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1038#define SMCR_EL3 S3_6_C1_C2_6
1039
1040/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +00001041#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1042#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
1043#define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001044#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1045#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
1046#define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0)
1047#define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1)
johpow01dc78e622021-07-08 14:14:00 -05001048
1049/* SMCR_ELx definitions */
1050#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001051#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow01dc78e622021-07-08 14:14:00 -05001052#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001053#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow01dc78e622021-07-08 14:14:00 -05001054
1055/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +01001056 * Definitions of MAIR encodings for device and normal memory
1057 ******************************************************************************/
1058/*
1059 * MAIR encodings for device memory attributes.
1060 */
1061#define MAIR_DEV_nGnRnE ULL(0x0)
1062#define MAIR_DEV_nGnRE ULL(0x4)
1063#define MAIR_DEV_nGRE ULL(0x8)
1064#define MAIR_DEV_GRE ULL(0xc)
1065
1066/*
1067 * MAIR encodings for normal memory attributes.
1068 *
1069 * Cache Policy
1070 * WT: Write Through
1071 * WB: Write Back
1072 * NC: Non-Cacheable
1073 *
1074 * Transient Hint
1075 * NTR: Non-Transient
1076 * TR: Transient
1077 *
1078 * Allocation Policy
1079 * RA: Read Allocate
1080 * WA: Write Allocate
1081 * RWA: Read and Write Allocate
1082 * NA: No Allocation
1083 */
1084#define MAIR_NORM_WT_TR_WA ULL(0x1)
1085#define MAIR_NORM_WT_TR_RA ULL(0x2)
1086#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1087#define MAIR_NORM_NC ULL(0x4)
1088#define MAIR_NORM_WB_TR_WA ULL(0x5)
1089#define MAIR_NORM_WB_TR_RA ULL(0x6)
1090#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1091#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1092#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1093#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1094#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1095#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1096#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1097#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1098#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1099
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001100#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +01001101
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001102#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1103 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +01001104
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001105/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001106#define PAR_F_SHIFT U(0)
1107#define PAR_F_MASK ULL(0x1)
1108#define PAR_ADDR_SHIFT U(12)
1109#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001110
Dimitris Papastamos281a08c2017-10-13 12:06:06 +01001111/*******************************************************************************
1112 * Definitions for system register interface to SPE
1113 ******************************************************************************/
1114#define PMBLIMITR_EL1 S3_0_C9_C10_0
1115
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001116/*******************************************************************************
Rohit Mathewed804402022-11-11 18:45:11 +00001117 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001118 ******************************************************************************/
1119#define MPAMIDR_EL1 S3_0_C10_C4_4
1120#define MPAM2_EL2 S3_4_C10_C5_0
1121#define MPAMHCR_EL2 S3_4_C10_C4_0
1122#define MPAM3_EL3 S3_6_C10_C5_0
1123
Andre Przywara9448f2b2022-11-17 16:42:09 +00001124#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1125#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001126/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001127 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001128 ******************************************************************************/
1129#define AMCR_EL0 S3_3_C13_C2_0
1130#define AMCFGR_EL0 S3_3_C13_C2_1
1131#define AMCGCR_EL0 S3_3_C13_C2_2
1132#define AMUSERENR_EL0 S3_3_C13_C2_3
1133#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1134#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1135#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1136#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1137
1138/* Activity Monitor Group 0 Event Counter Registers */
1139#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1140#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1141#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1142#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1143
1144/* Activity Monitor Group 0 Event Type Registers */
1145#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1146#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1147#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1148#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1149
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001150/* Activity Monitor Group 1 Event Counter Registers */
1151#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1152#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1153#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1154#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1155#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1156#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1157#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1158#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1159#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1160#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1161#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1162#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1163#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1164#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1165#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1166#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1167
1168/* Activity Monitor Group 1 Event Type Registers */
1169#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1170#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1171#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1172#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1173#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1174#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1175#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1176#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1177#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1178#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1179#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1180#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1181#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1182#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1183#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1184#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1185
Chris Kay33b9be62021-05-26 11:58:23 +01001186/* AMCNTENSET0_EL0 definitions */
1187#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1188#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1189
1190/* AMCNTENSET1_EL0 definitions */
1191#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1192#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1193
1194/* AMCNTENCLR0_EL0 definitions */
1195#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1196#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1197
1198/* AMCNTENCLR1_EL0 definitions */
1199#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1200#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1201
Alexei Fedorovf3ccf032020-07-14 08:17:56 +01001202/* AMCFGR_EL0 definitions */
1203#define AMCFGR_EL0_NCG_SHIFT U(28)
1204#define AMCFGR_EL0_NCG_MASK U(0xf)
1205#define AMCFGR_EL0_N_SHIFT U(0)
1206#define AMCFGR_EL0_N_MASK U(0xff)
1207
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001208/* AMCGCR_EL0 definitions */
Chris Kay81e2ff12021-05-25 12:33:18 +01001209#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1210#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001211#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001212#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1213
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001214/* MPAM register definitions */
1215#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourt537fa852019-02-11 11:25:50 +00001216#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1217
1218#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1219#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001220
1221#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1222
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001223/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001224 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1225 ******************************************************************************/
1226
1227/* Definition for register defining which virtual offsets are implemented. */
1228#define AMCG1IDR_EL0 S3_3_C13_C2_6
1229#define AMCG1IDR_CTR_MASK ULL(0xffff)
1230#define AMCG1IDR_CTR_SHIFT U(0)
1231#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1232#define AMCG1IDR_VOFF_SHIFT U(16)
1233
1234/* New bit added to AMCR_EL0 */
Chris Kay33b9be62021-05-26 11:58:23 +01001235#define AMCR_CG1RZ_SHIFT U(17)
1236#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01873d4242020-10-02 13:41:11 -05001237
1238/*
1239 * Definitions for virtual offset registers for architected activity monitor
1240 * event counters.
1241 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1242 */
1243#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1244#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1245#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1246
1247/*
1248 * Definitions for virtual offset registers for auxiliary activity monitor event
1249 * counters.
1250 */
1251#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1252#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1253#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1254#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1255#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1256#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1257#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1258#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1259#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1260#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1261#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1262#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1263#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1264#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1265#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1266#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1267
1268/*******************************************************************************
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001269 * Realm management extension register definitions
1270 ******************************************************************************/
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001271#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001272#define GPTBR_EL3 S3_6_C2_C1_4
1273
Andre Przywara78f56ee2023-03-28 16:55:06 +01001274#define SCXTNUM_EL2 S3_4_C13_C0_7
1275
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001276/*******************************************************************************
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001277 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001278 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001279#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001280#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001281
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001282#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001283#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001284
1285#define ERRSELR_EL1 S3_0_C5_C3_1
1286
1287/* System register access to Standard Error Record registers */
1288#define ERXFR_EL1 S3_0_C5_C4_0
1289#define ERXCTLR_EL1 S3_0_C5_C4_1
1290#define ERXSTATUS_EL1 S3_0_C5_C4_2
1291#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001292#define ERXPFGF_EL1 S3_0_C5_C4_4
1293#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1294#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +02001295#define ERXMISC0_EL1 S3_0_C5_C5_0
1296#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001297
johpow01af220eb2022-03-09 16:23:04 -06001298#define ERXCTLR_ED_SHIFT U(0)
1299#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001300#define ERXCTLR_UE_BIT (U(1) << 4)
1301
1302#define ERXPFGCTL_UC_BIT (U(1) << 1)
1303#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1304#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1305
1306/*******************************************************************************
1307 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001308 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001309#define APIAKeyLo_EL1 S3_0_C2_C1_0
1310#define APIAKeyHi_EL1 S3_0_C2_C1_1
1311#define APIBKeyLo_EL1 S3_0_C2_C1_2
1312#define APIBKeyHi_EL1 S3_0_C2_C1_3
1313#define APDAKeyLo_EL1 S3_0_C2_C2_0
1314#define APDAKeyHi_EL1 S3_0_C2_C2_1
1315#define APDBKeyLo_EL1 S3_0_C2_C2_2
1316#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001317#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001318#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001319
Sathees Balya65849aa2018-12-06 13:33:24 +00001320/*******************************************************************************
1321 * Armv8.4 Data Independent Timing Registers
1322 ******************************************************************************/
1323#define DIT S3_3_C4_C2_5
1324#define DIT_BIT BIT(24)
1325
John Tsichritzis80744482019-03-04 16:41:26 +00001326/*******************************************************************************
1327 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1328 ******************************************************************************/
1329#define SSBS S3_3_C4_C2_6
1330
Justin Chadwell9dd94382019-07-18 14:25:33 +01001331/*******************************************************************************
1332 * Armv8.5 - Memory Tagging Extension Registers
1333 ******************************************************************************/
1334#define TFSRE0_EL1 S3_0_C5_C6_1
1335#define TFSR_EL1 S3_0_C5_C6_0
1336#define RGSR_EL1 S3_0_C1_C0_5
1337#define GCR_EL1 S3_0_C1_C0_6
1338
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001339/*******************************************************************************
Andre Przywara1ae75522022-11-21 17:07:25 +00001340 * Armv8.5 - Random Number Generator Registers
1341 ******************************************************************************/
1342#define RNDR S3_3_C2_C4_0
1343#define RNDRRS S3_3_C2_C4_1
1344
1345/*******************************************************************************
johpow01cb4ec472021-08-04 19:38:18 -05001346 * FEAT_HCX - Extended Hypervisor Configuration Register
1347 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -05001348#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001349#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1350#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1351#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1352#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1353#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1354#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1355#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01dc78e622021-07-08 14:14:00 -05001356#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1357#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1358#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1359#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1360#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001361#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -05001362
1363/*******************************************************************************
Mark Brownd3331602023-03-14 20:13:03 +00001364 * FEAT_TCR2 - Extended Translation Control Register
1365 ******************************************************************************/
1366#define TCR2_EL2 S3_4_C2_C0_3
1367
1368/*******************************************************************************
Mark Brown062b6c62023-03-14 20:48:43 +00001369 * Permission indirection and overlay
1370 ******************************************************************************/
1371
1372#define PIRE0_EL2 S3_4_C10_C2_2
1373#define PIR_EL2 S3_4_C10_C2_3
1374#define POR_EL2 S3_4_C10_C2_4
1375#define S2PIR_EL2 S3_4_C10_C2_5
1376
1377/*******************************************************************************
Mark Brown688ab572023-03-14 21:33:04 +00001378 * FEAT_GCS - Guarded Control Stack Registers
1379 ******************************************************************************/
1380#define GCSCR_EL2 S3_4_C2_C5_0
1381#define GCSPR_EL2 S3_4_C2_C5_1
1382
1383/*******************************************************************************
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001384 * Definitions for DynamicIQ Shared Unit registers
1385 ******************************************************************************/
1386#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1387
1388/* CLUSTERPWRDN_EL1 register definitions */
1389#define DSU_CLUSTER_PWR_OFF 0
1390#define DSU_CLUSTER_PWR_ON 1
1391#define DSU_CLUSTER_PWR_MASK U(1)
1392
Chris Kay68120782021-05-05 13:38:30 +01001393/*******************************************************************************
1394 * Definitions for CPU Power/Performance Management registers
1395 ******************************************************************************/
1396
1397#define CPUPPMCR_EL3 S3_6_C15_C2_0
1398#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1399#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1400
1401#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1402#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1403#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1404
Andre Przywara387b8802022-11-25 14:10:13 +00001405/* alternative system register encoding for the "sb" speculation barrier */
1406#define SYSREG_SB S0_3_C3_C0_7
1407
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001408#endif /* ARCH_H */