blob: 399da938534e4265831fec049978ec8241618dc0 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100170/* ID_AA64DFR0_EL1.TraceBuffer definitions */
171#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
172#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
173#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
174
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100175/* ID_DFR0_EL1.Tracefilt definitions */
176#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
177#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
178#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
179
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100180/* ID_AA64DFR0_EL1.TraceVer definitions */
181#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
182#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
183#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
184
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200185#define EL_IMPL_NONE ULL(0)
186#define EL_IMPL_A64ONLY ULL(1)
187#define EL_IMPL_A64_A32 ULL(2)
188
189#define ID_AA64PFR0_GIC_SHIFT U(24)
190#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000191#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000194#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100195#define ID_AA64ISAR1_GPI_SHIFT U(28)
196#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000197#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198#define ID_AA64ISAR1_GPA_SHIFT U(24)
199#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000200#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100201#define ID_AA64ISAR1_API_SHIFT U(8)
202#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000203#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100204#define ID_AA64ISAR1_APA_SHIFT U(4)
205#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000206#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100207
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000208/* ID_AA64MMFR0_EL1 definitions */
209#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
210#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define PARANGE_0000 U(32)
213#define PARANGE_0001 U(36)
214#define PARANGE_0010 U(40)
215#define PARANGE_0011 U(42)
216#define PARANGE_0100 U(44)
217#define PARANGE_0101 U(48)
218#define PARANGE_0110 U(52)
219
Jimmy Brisson945095a2020-04-16 10:54:59 -0500220#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
221#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
223#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
224#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
225
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500226#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
227#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
230
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
232#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
237#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
239#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
240
241#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
242#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
244#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
245
Daniel Boulby39e4df22021-02-02 19:27:41 +0000246/* ID_AA64MMFR1_EL1 definitions */
247#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
248#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
249#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
251#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
252#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600253#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
254#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
255#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
256#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000257#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
258#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
259#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000260
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000261/* ID_AA64MMFR2_EL1 definitions */
262#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000263
264#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
265#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
266
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000267#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
268#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
269
270/* ID_AA64PFR1_EL1 definitions */
271#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
272#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
273
274#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
275
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100276#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
277#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
278
279#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
280
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200281#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
282#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
283
284#define MTE_UNIMPLEMENTED ULL(0)
285#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
286#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
287
johpow0150ccb552020-11-10 19:22:13 -0600288#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
289#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
290
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000291/* ID_PFR1_EL1 definitions */
292#define ID_PFR1_VIRTEXT_SHIFT U(12)
293#define ID_PFR1_VIRTEXT_MASK U(0xf)
294#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
295 & ID_PFR1_VIRTEXT_MASK)
296
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200297/* SCTLR definitions */
298#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
299 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
300 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
301
302#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
303 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000304#define SCTLR_AARCH32_EL1_RES1 \
305 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
306 (U(1) << 4) | (U(1) << 3))
307
308#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
309 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
310 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200311
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000312#define SCTLR_M_BIT (ULL(1) << 0)
313#define SCTLR_A_BIT (ULL(1) << 1)
314#define SCTLR_C_BIT (ULL(1) << 2)
315#define SCTLR_SA_BIT (ULL(1) << 3)
316#define SCTLR_SA0_BIT (ULL(1) << 4)
317#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
318#define SCTLR_ITD_BIT (ULL(1) << 7)
319#define SCTLR_SED_BIT (ULL(1) << 8)
320#define SCTLR_UMA_BIT (ULL(1) << 9)
321#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100322#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000323#define SCTLR_DZE_BIT (ULL(1) << 14)
324#define SCTLR_UCT_BIT (ULL(1) << 15)
325#define SCTLR_NTWI_BIT (ULL(1) << 16)
326#define SCTLR_NTWE_BIT (ULL(1) << 18)
327#define SCTLR_WXN_BIT (ULL(1) << 19)
328#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100329#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000330#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000331#define SCTLR_E0E_BIT (ULL(1) << 24)
332#define SCTLR_EE_BIT (ULL(1) << 25)
333#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100334#define SCTLR_EnDA_BIT (ULL(1) << 27)
335#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000336#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000337#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200338#define SCTLR_RESET_VAL SCTLR_EL3_RES1
339
340/* CPACR_El1 definitions */
341#define CPACR_EL1_FPEN(x) ((x) << 20)
342#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
343#define CPACR_EL1_FP_TRAP_ALL U(0x2)
344#define CPACR_EL1_FP_TRAP_NONE U(0x3)
345
346/* SCR definitions */
347#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500348#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200349#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200350#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000351#define SCR_API_BIT (U(1) << 17)
352#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200353#define SCR_TWE_BIT (U(1) << 13)
354#define SCR_TWI_BIT (U(1) << 12)
355#define SCR_ST_BIT (U(1) << 11)
356#define SCR_RW_BIT (U(1) << 10)
357#define SCR_SIF_BIT (U(1) << 9)
358#define SCR_HCE_BIT (U(1) << 8)
359#define SCR_SMD_BIT (U(1) << 7)
360#define SCR_EA_BIT (U(1) << 3)
361#define SCR_FIQ_BIT (U(1) << 2)
362#define SCR_IRQ_BIT (U(1) << 1)
363#define SCR_NS_BIT (U(1) << 0)
364#define SCR_VALID_BIT_MASK U(0x2f8f)
365#define SCR_RESET_VAL SCR_RES1_BITS
366
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000367/* MDCR_EL3 definitions */
368#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100369#define MDCR_SPD32_LEGACY ULL(0x0)
370#define MDCR_SPD32_DISABLE ULL(0x2)
371#define MDCR_SPD32_ENABLE ULL(0x3)
372#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000373#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100374#define MDCR_NSPB_EL1 ULL(0x3)
375#define MDCR_TDOSA_BIT (ULL(1) << 10)
376#define MDCR_TDA_BIT (ULL(1) << 9)
377#define MDCR_TPM_BIT (ULL(1) << 6)
378#define MDCR_SCCD_BIT (ULL(1) << 23)
379#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000380
381/* MDCR_EL2 definitions */
382#define MDCR_EL2_TPMS (U(1) << 14)
383#define MDCR_EL2_E2PB(x) ((x) << 12)
384#define MDCR_EL2_E2PB_EL1 U(0x3)
385#define MDCR_EL2_TDRA_BIT (U(1) << 11)
386#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
387#define MDCR_EL2_TDA_BIT (U(1) << 9)
388#define MDCR_EL2_TDE_BIT (U(1) << 8)
389#define MDCR_EL2_HPME_BIT (U(1) << 7)
390#define MDCR_EL2_TPM_BIT (U(1) << 6)
391#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
392#define MDCR_EL2_RESET_VAL U(0x0)
393
394/* HSTR_EL2 definitions */
395#define HSTR_EL2_RESET_VAL U(0x0)
396#define HSTR_EL2_T_MASK U(0xff)
397
398/* CNTHP_CTL_EL2 definitions */
399#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
400#define CNTHP_CTL_RESET_VAL U(0x0)
401
402/* VTTBR_EL2 definitions */
403#define VTTBR_RESET_VAL ULL(0x0)
404#define VTTBR_VMID_MASK ULL(0xff)
405#define VTTBR_VMID_SHIFT U(48)
406#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
407#define VTTBR_BADDR_SHIFT U(0)
408
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200409/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500410#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000411#define HCR_API_BIT (ULL(1) << 41)
412#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000413#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000414#define HCR_TGE_BIT (ULL(1) << 27)
415#define HCR_RW_SHIFT U(31)
416#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
417#define HCR_AMO_BIT (ULL(1) << 5)
418#define HCR_IMO_BIT (ULL(1) << 4)
419#define HCR_FMO_BIT (ULL(1) << 3)
420
421/* ISR definitions */
422#define ISR_A_SHIFT U(8)
423#define ISR_I_SHIFT U(7)
424#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200425
426/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000427#define CNTHCTL_RESET_VAL U(0x0)
428#define EVNTEN_BIT (U(1) << 2)
429#define EL1PCEN_BIT (U(1) << 1)
430#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200431
432/* CNTKCTL_EL1 definitions */
433#define EL0PTEN_BIT (U(1) << 9)
434#define EL0VTEN_BIT (U(1) << 8)
435#define EL0PCTEN_BIT (U(1) << 0)
436#define EL0VCTEN_BIT (U(1) << 1)
437#define EVNTEN_BIT (U(1) << 2)
438#define EVNTDIR_BIT (U(1) << 3)
439#define EVNTI_SHIFT U(4)
440#define EVNTI_MASK U(0xf)
441
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000442/* CPTR_EL3 definitions */
443#define TCPAC_BIT (U(1) << 31)
444#define TAM_BIT (U(1) << 30)
445#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600446#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000447#define TFP_BIT (U(1) << 10)
448#define CPTR_EZ_BIT (U(1) << 8)
449#define CPTR_EL3_RESET_VAL U(0x0)
450
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200451/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000452#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
453#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
454#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600455#define CPTR_EL2_SMEN_MASK ULL(0x3)
456#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000457#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600458#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000459#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
460#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000461#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200462
463/* CPSR/SPSR definitions */
464#define DAIF_FIQ_BIT (U(1) << 0)
465#define DAIF_IRQ_BIT (U(1) << 1)
466#define DAIF_ABT_BIT (U(1) << 2)
467#define DAIF_DBG_BIT (U(1) << 3)
468#define SPSR_DAIF_SHIFT U(6)
469#define SPSR_DAIF_MASK U(0xf)
470
471#define SPSR_AIF_SHIFT U(6)
472#define SPSR_AIF_MASK U(0x7)
473
474#define SPSR_E_SHIFT U(9)
475#define SPSR_E_MASK U(0x1)
476#define SPSR_E_LITTLE U(0x0)
477#define SPSR_E_BIG U(0x1)
478
479#define SPSR_T_SHIFT U(5)
480#define SPSR_T_MASK U(0x1)
481#define SPSR_T_ARM U(0x0)
482#define SPSR_T_THUMB U(0x1)
483
484#define SPSR_M_SHIFT U(4)
485#define SPSR_M_MASK U(0x1)
486#define SPSR_M_AARCH64 U(0x0)
487#define SPSR_M_AARCH32 U(0x1)
488
489#define DISABLE_ALL_EXCEPTIONS \
490 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
491
492#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
493
494/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000495 * RMR_EL3 definitions
496 */
497#define RMR_EL3_RR_BIT (U(1) << 1)
498#define RMR_EL3_AA64_BIT (U(1) << 0)
499
500/*
501 * HI-VECTOR address for AArch32 state
502 */
503#define HI_VECTOR_BASE U(0xFFFF0000)
504
505/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200506 * TCR defintions
507 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000508#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200509#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200510#define TCR_EL1_IPS_SHIFT U(32)
511#define TCR_EL2_PS_SHIFT U(16)
512#define TCR_EL3_PS_SHIFT U(16)
513
514#define TCR_TxSZ_MIN ULL(16)
515#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000516#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200517
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100518#define TCR_T0SZ_SHIFT U(0)
519#define TCR_T1SZ_SHIFT U(16)
520
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200521/* (internal) physical address size bits in EL3/EL1 */
522#define TCR_PS_BITS_4GB ULL(0x0)
523#define TCR_PS_BITS_64GB ULL(0x1)
524#define TCR_PS_BITS_1TB ULL(0x2)
525#define TCR_PS_BITS_4TB ULL(0x3)
526#define TCR_PS_BITS_16TB ULL(0x4)
527#define TCR_PS_BITS_256TB ULL(0x5)
528
529#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
530#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
531#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
532#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
533#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
534#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
535
536#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
537#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
538#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
539#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
540
541#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
542#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
543#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
544#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
545
546#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
547#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
548#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
549
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100550#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
551#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
552#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
553#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
554
555#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
556#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
557#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
558#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
559
560#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
561#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
562#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
563
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200564#define TCR_TG0_SHIFT U(14)
565#define TCR_TG0_MASK ULL(3)
566#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
567#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
568#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
569
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100570#define TCR_TG1_SHIFT U(30)
571#define TCR_TG1_MASK ULL(3)
572#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
573#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
574#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
575
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200576#define TCR_EPD0_BIT (ULL(1) << 7)
577#define TCR_EPD1_BIT (ULL(1) << 23)
578
579#define MODE_SP_SHIFT U(0x0)
580#define MODE_SP_MASK U(0x1)
581#define MODE_SP_EL0 U(0x0)
582#define MODE_SP_ELX U(0x1)
583
584#define MODE_RW_SHIFT U(0x4)
585#define MODE_RW_MASK U(0x1)
586#define MODE_RW_64 U(0x0)
587#define MODE_RW_32 U(0x1)
588
589#define MODE_EL_SHIFT U(0x2)
590#define MODE_EL_MASK U(0x3)
591#define MODE_EL3 U(0x3)
592#define MODE_EL2 U(0x2)
593#define MODE_EL1 U(0x1)
594#define MODE_EL0 U(0x0)
595
596#define MODE32_SHIFT U(0)
597#define MODE32_MASK U(0xf)
598#define MODE32_usr U(0x0)
599#define MODE32_fiq U(0x1)
600#define MODE32_irq U(0x2)
601#define MODE32_svc U(0x3)
602#define MODE32_mon U(0x6)
603#define MODE32_abt U(0x7)
604#define MODE32_hyp U(0xa)
605#define MODE32_und U(0xb)
606#define MODE32_sys U(0xf)
607
608#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
609#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
610#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
611#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
612
613#define SPSR_64(el, sp, daif) \
614 ((MODE_RW_64 << MODE_RW_SHIFT) | \
615 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
616 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
617 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
618
619#define SPSR_MODE32(mode, isa, endian, aif) \
620 ((MODE_RW_32 << MODE_RW_SHIFT) | \
621 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
622 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
623 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
624 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
625
626/*
627 * TTBR Definitions
628 */
629#define TTBR_CNP_BIT ULL(0x1)
630
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000631/*
632 * CTR_EL0 definitions
633 */
634#define CTR_CWG_SHIFT U(24)
635#define CTR_CWG_MASK U(0xf)
636#define CTR_ERG_SHIFT U(20)
637#define CTR_ERG_MASK U(0xf)
638#define CTR_DMINLINE_SHIFT U(16)
639#define CTR_DMINLINE_MASK U(0xf)
640#define CTR_L1IP_SHIFT U(14)
641#define CTR_L1IP_MASK U(0x3)
642#define CTR_IMINLINE_SHIFT U(0)
643#define CTR_IMINLINE_MASK U(0xf)
644
645#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
646
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000647/*
648 * FPCR definitions
649 */
650#define FPCR_FIZ_BIT (ULL(1) << 0)
651#define FPCR_AH_BIT (ULL(1) << 1)
652#define FPCR_NEP_BIT (ULL(1) << 2)
653
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200654/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000655#define CNTP_CTL_ENABLE_SHIFT U(0)
656#define CNTP_CTL_IMASK_SHIFT U(1)
657#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200658
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000659#define CNTP_CTL_ENABLE_MASK U(1)
660#define CNTP_CTL_IMASK_MASK U(1)
661#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200662
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200663/* Exception Syndrome register bits and bobs */
664#define ESR_EC_SHIFT U(26)
665#define ESR_EC_MASK U(0x3f)
666#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100667#define ESR_ISS_SHIFT U(0x0)
668#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200669#define EC_UNKNOWN U(0x0)
670#define EC_WFE_WFI U(0x1)
671#define EC_AARCH32_CP15_MRC_MCR U(0x3)
672#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
673#define EC_AARCH32_CP14_MRC_MCR U(0x5)
674#define EC_AARCH32_CP14_LDC_STC U(0x6)
675#define EC_FP_SIMD U(0x7)
676#define EC_AARCH32_CP10_MRC U(0x8)
677#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
678#define EC_ILLEGAL U(0xe)
679#define EC_AARCH32_SVC U(0x11)
680#define EC_AARCH32_HVC U(0x12)
681#define EC_AARCH32_SMC U(0x13)
682#define EC_AARCH64_SVC U(0x15)
683#define EC_AARCH64_HVC U(0x16)
684#define EC_AARCH64_SMC U(0x17)
685#define EC_AARCH64_SYS U(0x18)
686#define EC_IABORT_LOWER_EL U(0x20)
687#define EC_IABORT_CUR_EL U(0x21)
688#define EC_PC_ALIGN U(0x22)
689#define EC_DABORT_LOWER_EL U(0x24)
690#define EC_DABORT_CUR_EL U(0x25)
691#define EC_SP_ALIGN U(0x26)
692#define EC_AARCH32_FP U(0x28)
693#define EC_AARCH64_FP U(0x2c)
694#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100695/* Data Fault Status code, not all error codes listed */
696#define ISS_DFSC_MASK U(0x3f)
697#define DFSC_EXT_DABORT U(0x10)
698#define DFSC_GPF_DABORT U(0x28)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200699
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000700/*
701 * External Abort bit in Instruction and Data Aborts synchronous exception
702 * syndromes.
703 */
704#define ESR_ISS_EABORT_EA_BIT U(9)
705
706#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100707#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000708
709/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
710#define RMR_RESET_REQUEST_SHIFT U(0x1)
711#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200712
713/*******************************************************************************
714 * Definitions of register offsets, fields and macros for CPU system
715 * instructions.
716 ******************************************************************************/
717
718#define TLBI_ADDR_SHIFT U(12)
719#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
720#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
721
722/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000723 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
724 * system level implementation of the Generic Timer.
725 ******************************************************************************/
726#define CNTCTLBASE_CNTFRQ U(0x0)
727#define CNTNSAR U(0x4)
728#define CNTNSAR_NS_SHIFT(x) (x)
729
730#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
731#define CNTACR_RPCT_SHIFT U(0x0)
732#define CNTACR_RVCT_SHIFT U(0x1)
733#define CNTACR_RFRQ_SHIFT U(0x2)
734#define CNTACR_RVOFF_SHIFT U(0x3)
735#define CNTACR_RWVT_SHIFT U(0x4)
736#define CNTACR_RWPT_SHIFT U(0x5)
737
738/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200739 * Definitions of register offsets and fields in the CNTBaseN Frame of the
740 * system level implementation of the Generic Timer.
741 ******************************************************************************/
742/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000743#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200744/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000745#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200746/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000747#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200748/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000749#define CNTP_CTL U(0x2c)
750
751/* PMCR_EL0 definitions */
752#define PMCR_EL0_RESET_VAL U(0x0)
753#define PMCR_EL0_N_SHIFT U(11)
754#define PMCR_EL0_N_MASK U(0x1f)
755#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
756#define PMCR_EL0_LC_BIT (U(1) << 6)
757#define PMCR_EL0_DP_BIT (U(1) << 5)
758#define PMCR_EL0_X_BIT (U(1) << 4)
759#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100760#define PMCR_EL0_E_BIT (U(1) << 0)
761
762/* PMCNTENSET_EL0 definitions */
763#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
764#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
765
766/* PMEVTYPER<n>_EL0 definitions */
767#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
768#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
769#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
770#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
771#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
772#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
773#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
774
775/* PMCCFILTR_EL0 definitions */
776#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
777#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
778#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
779#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
780#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
781#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
782
783/* PMU event counter ID definitions */
784#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000785
786/*******************************************************************************
787 * Definitions for system register interface to SVE
788 ******************************************************************************/
789#define ZCR_EL3 S3_6_C1_C2_0
790#define ZCR_EL2 S3_4_C1_C2_0
791
792/* ZCR_EL3 definitions */
793#define ZCR_EL3_LEN_MASK U(0xf)
794
795/* ZCR_EL2 definitions */
796#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200797
798/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600799 * Definitions for system register interface to SME
800 ******************************************************************************/
801#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
802#define SVCR S3_3_C4_C2_2
803#define TPIDR2_EL0 S3_3_C13_C0_5
804#define SMCR_EL2 S3_4_C1_C2_6
805
806/* ID_AA64SMFR0_EL1 definitions */
807#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
808
809/* SVCR definitions */
810#define SVCR_ZA_BIT (U(1) << 1)
811#define SVCR_SM_BIT (U(1) << 0)
812
813/* SMPRI_EL1 definitions */
814#define SMPRI_EL1_PRIORITY_SHIFT U(0)
815#define SMPRI_EL1_PRIORITY_MASK U(0xf)
816
817/* SMPRIMAP_EL2 definitions */
818/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
819#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
820#define SMPRIMAP_EL2_MAP_MASK U(0xf)
821
822/* SMCR_ELx definitions */
823#define SMCR_ELX_LEN_SHIFT U(0)
824#define SMCR_ELX_LEN_MASK U(0x1ff)
825#define SMCR_ELX_FA64_BIT (U(1) << 31)
826
827/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200828 * Definitions of MAIR encodings for device and normal memory
829 ******************************************************************************/
830/*
831 * MAIR encodings for device memory attributes.
832 */
833#define MAIR_DEV_nGnRnE ULL(0x0)
834#define MAIR_DEV_nGnRE ULL(0x4)
835#define MAIR_DEV_nGRE ULL(0x8)
836#define MAIR_DEV_GRE ULL(0xc)
837
838/*
839 * MAIR encodings for normal memory attributes.
840 *
841 * Cache Policy
842 * WT: Write Through
843 * WB: Write Back
844 * NC: Non-Cacheable
845 *
846 * Transient Hint
847 * NTR: Non-Transient
848 * TR: Transient
849 *
850 * Allocation Policy
851 * RA: Read Allocate
852 * WA: Write Allocate
853 * RWA: Read and Write Allocate
854 * NA: No Allocation
855 */
856#define MAIR_NORM_WT_TR_WA ULL(0x1)
857#define MAIR_NORM_WT_TR_RA ULL(0x2)
858#define MAIR_NORM_WT_TR_RWA ULL(0x3)
859#define MAIR_NORM_NC ULL(0x4)
860#define MAIR_NORM_WB_TR_WA ULL(0x5)
861#define MAIR_NORM_WB_TR_RA ULL(0x6)
862#define MAIR_NORM_WB_TR_RWA ULL(0x7)
863#define MAIR_NORM_WT_NTR_NA ULL(0x8)
864#define MAIR_NORM_WT_NTR_WA ULL(0x9)
865#define MAIR_NORM_WT_NTR_RA ULL(0xa)
866#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
867#define MAIR_NORM_WB_NTR_NA ULL(0xc)
868#define MAIR_NORM_WB_NTR_WA ULL(0xd)
869#define MAIR_NORM_WB_NTR_RA ULL(0xe)
870#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
871
872#define MAIR_NORM_OUTER_SHIFT U(4)
873
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000874#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
875 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200876
877/* PAR_EL1 fields */
878#define PAR_F_SHIFT U(0)
879#define PAR_F_MASK ULL(0x1)
880#define PAR_ADDR_SHIFT U(12)
881#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
882
883/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000884 * Definitions for system register interface to SPE
885 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000886#define PMSCR_EL1 S3_0_C9_C9_0
887#define PMSNEVFR_EL1 S3_0_C9_C9_1
888#define PMSICR_EL1 S3_0_C9_C9_2
889#define PMSIRR_EL1 S3_0_C9_C9_3
890#define PMSFCR_EL1 S3_0_C9_C9_4
891#define PMSEVFR_EL1 S3_0_C9_C9_5
892#define PMSLATFR_EL1 S3_0_C9_C9_6
893#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000894#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000895#define PMBPTR_EL1 S3_0_C9_C10_1
896#define PMBSR_EL1 S3_0_C9_C10_3
897#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000898
899/*******************************************************************************
900 * Definitions for system register interface to MPAM
901 ******************************************************************************/
902#define MPAMIDR_EL1 S3_0_C10_C4_4
903#define MPAM2_EL2 S3_4_C10_C5_0
904#define MPAMHCR_EL2 S3_4_C10_C4_0
905#define MPAM3_EL3 S3_6_C10_C5_0
906
907/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200908 * Definitions for system register interface to AMU for ARMv8.4 onwards
909 ******************************************************************************/
910#define AMCR_EL0 S3_3_C13_C2_0
911#define AMCFGR_EL0 S3_3_C13_C2_1
912#define AMCGCR_EL0 S3_3_C13_C2_2
913#define AMUSERENR_EL0 S3_3_C13_C2_3
914#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
915#define AMCNTENSET0_EL0 S3_3_C13_C2_5
916#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
917#define AMCNTENSET1_EL0 S3_3_C13_C3_1
918
919/* Activity Monitor Group 0 Event Counter Registers */
920#define AMEVCNTR00_EL0 S3_3_C13_C4_0
921#define AMEVCNTR01_EL0 S3_3_C13_C4_1
922#define AMEVCNTR02_EL0 S3_3_C13_C4_2
923#define AMEVCNTR03_EL0 S3_3_C13_C4_3
924
925/* Activity Monitor Group 0 Event Type Registers */
926#define AMEVTYPER00_EL0 S3_3_C13_C6_0
927#define AMEVTYPER01_EL0 S3_3_C13_C6_1
928#define AMEVTYPER02_EL0 S3_3_C13_C6_2
929#define AMEVTYPER03_EL0 S3_3_C13_C6_3
930
931/* Activity Monitor Group 1 Event Counter Registers */
932#define AMEVCNTR10_EL0 S3_3_C13_C12_0
933#define AMEVCNTR11_EL0 S3_3_C13_C12_1
934#define AMEVCNTR12_EL0 S3_3_C13_C12_2
935#define AMEVCNTR13_EL0 S3_3_C13_C12_3
936#define AMEVCNTR14_EL0 S3_3_C13_C12_4
937#define AMEVCNTR15_EL0 S3_3_C13_C12_5
938#define AMEVCNTR16_EL0 S3_3_C13_C12_6
939#define AMEVCNTR17_EL0 S3_3_C13_C12_7
940#define AMEVCNTR18_EL0 S3_3_C13_C13_0
941#define AMEVCNTR19_EL0 S3_3_C13_C13_1
942#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
943#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
944#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
945#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
946#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
947#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
948
949/* Activity Monitor Group 1 Event Type Registers */
950#define AMEVTYPER10_EL0 S3_3_C13_C14_0
951#define AMEVTYPER11_EL0 S3_3_C13_C14_1
952#define AMEVTYPER12_EL0 S3_3_C13_C14_2
953#define AMEVTYPER13_EL0 S3_3_C13_C14_3
954#define AMEVTYPER14_EL0 S3_3_C13_C14_4
955#define AMEVTYPER15_EL0 S3_3_C13_C14_5
956#define AMEVTYPER16_EL0 S3_3_C13_C14_6
957#define AMEVTYPER17_EL0 S3_3_C13_C14_7
958#define AMEVTYPER18_EL0 S3_3_C13_C15_0
959#define AMEVTYPER19_EL0 S3_3_C13_C15_1
960#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
961#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
962#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
963#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
964#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
965#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
966
johpow01b7d752a2020-10-08 17:29:11 -0500967/* AMCFGR_EL0 definitions */
968#define AMCFGR_EL0_NCG_SHIFT U(28)
969#define AMCFGR_EL0_NCG_MASK U(0xf)
970
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200971/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500972#define AMCGCR_EL0_CG1NC_SHIFT U(8)
973#define AMCGCR_EL0_CG1NC_LENGTH U(8)
974#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200975
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000976/* MPAM register definitions */
977#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100978#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
979
980#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
981#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000982
983#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
984
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200985/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500986 * Definitions for system register interface to AMU for ARMv8.6 enhancements
987 ******************************************************************************/
988
989/* Definition for register defining which virtual offsets are implemented. */
990#define AMCG1IDR_EL0 S3_3_C13_C2_6
991#define AMCG1IDR_CTR_MASK ULL(0xffff)
992#define AMCG1IDR_CTR_SHIFT U(0)
993#define AMCG1IDR_VOFF_MASK ULL(0xffff)
994#define AMCG1IDR_VOFF_SHIFT U(16)
995
996/* New bit added to AMCR_EL0 */
997#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
998
999/* Definitions for virtual offset registers for architected event counters. */
1000/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1001#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1002#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1003#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1004
1005/* Definitions for virtual offset registers for auxiliary event counters. */
1006#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1007#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1008#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1009#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1010#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1011#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1012#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1013#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1014#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1015#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1016#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1017#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1018#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1019#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1020#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1021#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1022
1023/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001024 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001025 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001026#define DISR_EL1 S3_0_C12_C1_1
1027#define DISR_A_BIT U(31)
1028
1029#define ERRIDR_EL1 S3_0_C5_C3_0
1030#define ERRIDR_MASK U(0xffff)
1031
1032#define ERRSELR_EL1 S3_0_C5_C3_1
1033
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001034/* System register access to Standard Error Record registers */
1035#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001036#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001037#define ERXSTATUS_EL1 S3_0_C5_C4_2
1038#define ERXADDR_EL1 S3_0_C5_C4_3
1039#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001040#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1041#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001042#define ERXMISC0_EL1 S3_0_C5_C5_0
1043#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001044
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001045#define ERXCTLR_ED_BIT (U(1) << 0)
1046#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001047
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001048#define ERXPFGCTL_UC_BIT (U(1) << 1)
1049#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1050#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001051
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001052/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001053 * Armv8.1 Registers - Privileged Access Never Registers
1054 ******************************************************************************/
1055#define PAN S3_0_C4_C2_3
1056#define PAN_BIT BIT(22)
1057
1058/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001059 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001060 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001061#define APIAKeyLo_EL1 S3_0_C2_C1_0
1062#define APIAKeyHi_EL1 S3_0_C2_C1_1
1063#define APIBKeyLo_EL1 S3_0_C2_C1_2
1064#define APIBKeyHi_EL1 S3_0_C2_C1_3
1065#define APDAKeyLo_EL1 S3_0_C2_C2_0
1066#define APDAKeyHi_EL1 S3_0_C2_C2_1
1067#define APDBKeyLo_EL1 S3_0_C2_C2_2
1068#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001069#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001070#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001071
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001072/*******************************************************************************
1073 * Armv8.4 Data Independent Timing Registers
1074 ******************************************************************************/
1075#define DIT S3_3_C4_C2_5
1076#define DIT_BIT BIT(24)
1077
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001078/*******************************************************************************
1079 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1080 ******************************************************************************/
1081#define SSBS S3_3_C4_C2_6
1082
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001083/*******************************************************************************
1084 * Armv8.5 - Memory Tagging Extension Registers
1085 ******************************************************************************/
1086#define TFSRE0_EL1 S3_0_C5_C6_1
1087#define TFSR_EL1 S3_0_C5_C6_0
1088#define RGSR_EL1 S3_0_C1_C0_5
1089#define GCR_EL1 S3_0_C1_C0_6
1090
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001091/*******************************************************************************
1092 * Armv8.6 - Fine Grained Virtualization Traps Registers
1093 ******************************************************************************/
1094#define HFGRTR_EL2 S3_4_C1_C1_4
1095#define HFGWTR_EL2 S3_4_C1_C1_5
1096#define HFGITR_EL2 S3_4_C1_C1_6
1097#define HDFGRTR_EL2 S3_4_C3_C1_4
1098#define HDFGWTR_EL2 S3_4_C3_C1_5
1099
Jimmy Brisson945095a2020-04-16 10:54:59 -05001100/*******************************************************************************
1101 * Armv8.6 - Enhanced Counter Virtualization Registers
1102 ******************************************************************************/
1103#define CNTPOFF_EL2 S3_4_C14_C0_6
1104
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001105/*******************************************************************************
1106 * Armv9.0 - Trace Buffer Extension System Registers
1107 ******************************************************************************/
1108#define TRBLIMITR_EL1 S3_0_C9_C11_0
1109#define TRBPTR_EL1 S3_0_C9_C11_1
1110#define TRBBASER_EL1 S3_0_C9_C11_2
1111#define TRBSR_EL1 S3_0_C9_C11_3
1112#define TRBMAR_EL1 S3_0_C9_C11_4
1113#define TRBTRG_EL1 S3_0_C9_C11_6
1114#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001115
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001116/*******************************************************************************
1117 * Armv8.4 - Trace Filter System Registers
1118 ******************************************************************************/
1119#define TRFCR_EL1 S3_0_C1_C2_1
1120#define TRFCR_EL2 S3_4_C1_C2_1
1121
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001122/*******************************************************************************
1123 * Trace System Registers
1124 ******************************************************************************/
1125#define TRCAUXCTLR S2_1_C0_C6_0
1126#define TRCRSR S2_1_C0_C10_0
1127#define TRCCCCTLR S2_1_C0_C14_0
1128#define TRCBBCTLR S2_1_C0_C15_0
1129#define TRCEXTINSELR0 S2_1_C0_C8_4
1130#define TRCEXTINSELR1 S2_1_C0_C9_4
1131#define TRCEXTINSELR2 S2_1_C0_C10_4
1132#define TRCEXTINSELR3 S2_1_C0_C11_4
1133#define TRCCLAIMSET S2_1_c7_c8_6
1134#define TRCCLAIMCLR S2_1_c7_c9_6
1135#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001136
johpow01d0bbe6e2021-11-11 16:13:32 -06001137/*******************************************************************************
1138 * FEAT_HCX - Extended Hypervisor Configuration Register
1139 ******************************************************************************/
1140#define HCRX_EL2 S3_4_C1_C2_2
1141#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1142#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1143#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1144#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1145#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1146
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001147#endif /* ARCH_H */