blob: e334f2253937829e1273ee064ddb160b381f8f31 [file] [log] [blame]
Yann Gautierc9d75b32019-02-14 11:13:25 +01001/*
Yann Gautierd8da13e2022-06-29 17:03:36 +02002 * Copyright (C) 2018-2023, STMicroelectronics - All Rights Reserved
Yann Gautierc9d75b32019-02-14 11:13:25 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP_COMMON_H
8#define STM32MP_COMMON_H
9
Yann Gautier3f9c9782019-02-14 11:13:39 +010010#include <stdbool.h>
11
Yann Gautier1e919522019-04-19 10:48:36 +020012#include <platform_def.h>
13
Yann Gautier3d201782021-03-08 15:03:35 +010014#define JEDEC_ST_BKID U(0x0)
15#define JEDEC_ST_MFID U(0x20)
16
Yann Gautierb4939be2023-08-31 12:58:35 +020017/* FWU configuration (max supported value is 15) */
18#define FWU_MAX_TRIAL_REBOOT U(3)
19
Yann Gautierc9d75b32019-02-14 11:13:25 +010020/* Functions to save and get boot context address given by ROM code */
Yann Gautier3f9c9782019-02-14 11:13:39 +010021void stm32mp_save_boot_ctx_address(uintptr_t address);
22uintptr_t stm32mp_get_boot_ctx_address(void);
Yann Gautier7e87ba22020-08-27 18:28:57 +020023uint16_t stm32mp_get_boot_itf_selected(void);
Yann Gautierc9d75b32019-02-14 11:13:25 +010024
Yann Gautierb2182cd2019-06-04 18:23:10 +020025bool stm32mp_is_single_core(void);
Lionel Debievef7004232019-09-16 12:17:09 +020026bool stm32mp_is_closed_device(void);
Lionel Debieve49abdfd2019-12-06 12:42:20 +010027bool stm32mp_is_auth_supported(void);
Yann Gautierb2182cd2019-06-04 18:23:10 +020028
Yann Gautier7ae58c62019-02-14 11:01:20 +010029/* Return the base address of the DDR controller */
30uintptr_t stm32mp_ddrctrl_base(void);
31
32/* Return the base address of the DDR PHY */
33uintptr_t stm32mp_ddrphyc_base(void);
34
35/* Return the base address of the PWR peripheral */
36uintptr_t stm32mp_pwr_base(void);
37
38/* Return the base address of the RCC peripheral */
39uintptr_t stm32mp_rcc_base(void);
40
Yann Gautierc27d8c02019-08-06 17:28:23 +020041void stm32mp_gic_pcpu_init(void);
42void stm32mp_gic_init(void);
43
Yann Gautiere463d3f2019-05-22 19:13:51 +020044/* Check MMU status to allow spinlock use */
45bool stm32mp_lock_available(void);
46
Lionel Debieveae3ce8b2019-11-04 14:31:38 +010047int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
48 uint32_t *otp_len);
49int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val);
50int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val);
51
Yann Gautier73680c22019-06-04 18:06:34 +020052/* Get IWDG platform instance ID from peripheral IO memory base address */
53uint32_t stm32_iwdg_get_instance(uintptr_t base);
54
55/* Return bitflag mask for expected IWDG configuration from OTP content */
56uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
57
58#if defined(IMAGE_BL2)
59/* Update OTP shadow registers with IWDG configuration from device tree */
60uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
61#endif
62
Yann Gautieracf28c22021-10-18 16:06:22 +020063#if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
Patrick Delaunay9083fa12021-10-28 13:48:52 +020064/* Get the UART address from its instance number */
65uintptr_t get_uart_address(uint32_t instance_nb);
66#endif
67
Yann Gautier53612f72021-10-18 15:26:33 +020068/* Setup the UART console */
69int stm32mp_uart_console_setup(void);
70
Yann Gautierc768b2b2021-10-18 10:55:23 +020071#if STM32MP_EARLY_CONSOLE
72void stm32mp_setup_early_console(void);
73#else
74static inline void stm32mp_setup_early_console(void)
75{
76}
77#endif
78
Yann Gautierc9d75b32019-02-14 11:13:25 +010079/*
80 * Platform util functions for the GPIO driver
81 * @bank: Target GPIO bank ID as per DT bindings
82 *
83 * Platform shall implement these functions to provide to stm32_gpio
84 * driver the resource reference for a target GPIO bank. That are
85 * memory mapped interface base address, interface offset (see below)
86 * and clock identifier.
87 *
88 * stm32_get_gpio_bank_offset() returns a bank offset that is used to
89 * check DT configuration matches platform implementation of the banks
90 * description.
91 */
92uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
93unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
94uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
Yann Gautier737ad292021-06-11 10:54:56 +020095bool stm32_gpio_is_secure_at_reset(unsigned int bank);
Yann Gautierc9d75b32019-02-14 11:13:25 +010096
Etienne Carriereccc199e2020-04-25 11:14:45 +020097/* Return node offset for target GPIO bank ID @bank or a FDT error code */
98int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
99
Yann Gautier92661e02021-05-10 16:05:18 +0200100/* Get the chip revision */
101uint32_t stm32mp_get_chip_version(void);
102/* Get the chip device ID */
103uint32_t stm32mp_get_chip_dev_id(void);
104
105/* Get SOC name */
106#define STM32_SOC_NAME_SIZE 20
107void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
108
Yann Gautierdec286d2019-06-04 18:02:37 +0200109/* Print CPU information */
110void stm32mp_print_cpuinfo(void);
111
Yann Gautier10e7a9e2019-05-13 18:34:48 +0200112/* Print board information */
113void stm32mp_print_boardinfo(void);
114
Yann Gautierc9d75b32019-02-14 11:13:25 +0100115/* Initialise the IO layer and register platform IO devices */
Yann Gautier3f9c9782019-02-14 11:13:39 +0100116void stm32mp_io_setup(void);
Yann Gautierc9d75b32019-02-14 11:13:25 +0100117
Yann Gautier84686ba2020-01-10 18:18:59 +0100118/* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
119int stm32mp_map_ddr_non_cacheable(void);
120int stm32mp_unmap_ddr(void);
121
Yann Gautierd8da13e2022-06-29 17:03:36 +0200122/* Function to save boot info */
123void stm32_save_boot_info(boot_api_context_t *boot_context);
124/* Function to get boot peripheral info */
Yann Gautiera6bfa752020-12-16 12:04:06 +0100125void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance);
Yann Gautierd8da13e2022-06-29 17:03:36 +0200126/* Function to get BOOT_MODE backup register address */
127uintptr_t stm32_get_bkpr_boot_mode_addr(void);
Igor Opaniukab2b3252022-06-23 21:19:26 +0300128
Yann Gautier992dba02023-01-04 16:46:07 +0100129/* Display board information from the value found in OTP fuse */
130void stm32_display_board_info(uint32_t board_id);
131
Yann Gautier981b9dc2022-11-14 14:14:48 +0100132#if PSA_FWU_SUPPORT
Sughosh Ganuba02add2021-12-01 15:56:27 +0530133void stm32mp1_fwu_set_boot_idx(void);
Nicolas Toromanofff87de902022-02-07 10:12:04 +0100134uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void);
135void stm32_set_max_fwu_trial_boot_cnt(void);
Yann Gautier981b9dc2022-11-14 14:14:48 +0100136#endif /* PSA_FWU_SUPPORT */
Sughosh Ganuba02add2021-12-01 15:56:27 +0530137
Yann Gautierc9d75b32019-02-14 11:13:25 +0100138#endif /* STM32MP_COMMON_H */