blob: 73b9a67e88a15dcc879d5aab84f34dce2b6fddf7 [file] [log] [blame]
Soby Mathewb48349e2015-06-29 16:30:12 +01001/*
Boyan Karatotev44ee7712024-09-30 13:15:25 +01002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Soby Mathewb48349e2015-06-29 16:30:12 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewb48349e2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathewb48349e2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathewb48349e2015-06-29 16:30:12 +010014#include <context.h>
Boyan Karatotev5d893412025-01-07 11:00:03 +000015#include <drivers/arm/gic.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000016#include <lib/el3_runtime/context_mgmt.h>
17#include <lib/el3_runtime/cpu_data.h>
18#include <lib/el3_runtime/pubsub_events.h>
19#include <lib/pmf/pmf.h>
20#include <lib/runtime_instr.h>
21#include <plat/common/platform.h>
22
Soby Mathewb48349e2015-06-29 16:30:12 +010023#include "psci_private.h"
24
Soby Mathewb48349e2015-06-29 16:30:12 +010025/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010026 * This function does generic and platform specific operations after a wake-up
27 * from standby/retention states at multiple power levels.
Soby Mathewb48349e2015-06-29 16:30:12 +010028 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000029static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl,
Boyan Karatotev44ee7712024-09-30 13:15:25 +010030 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010031{
Achin Gupta61eae522016-06-28 16:46:15 +010032 /*
Soby Mathew8ee24982015-04-07 12:16:56 +010033 * Plat. management: Allow the platform to do operations
34 * on waking up from retention.
35 */
Boyan Karatotev44ee7712024-09-30 13:15:25 +010036 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew8ee24982015-04-07 12:16:56 +010037
Boyan Karatotev0c836552024-09-30 11:31:55 +010038 /* This loses its meaning when not suspending, reset so it's correct for OFF */
39 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +010040}
41
42/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010043 * This function does generic and platform specific suspend to power down
44 * operations.
Soby Mathewb48349e2015-06-29 16:30:12 +010045 ******************************************************************************/
Boyan Karatotev83ec7e42024-11-06 14:55:35 +000046static void psci_suspend_to_pwrdown_start(unsigned int idx,
47 unsigned int end_pwrlvl,
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000048 unsigned int max_off_lvl,
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010049 const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010050{
Boyan Karatotev83ec7e42024-11-06 14:55:35 +000051 PUBLISH_EVENT_ARG(psci_suspend_pwrdown_start, &idx);
Dimitris Papastamos75932522017-11-28 15:16:00 +000052
Wing Li606b7432022-09-14 13:18:17 -070053#if PSCI_OS_INIT_MODE
54#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
55 end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
56#else
57 end_pwrlvl = PLAT_MAX_PWR_LVL;
58#endif
59#endif
60
Soby Mathew8ee24982015-04-07 12:16:56 +010061 /* Save PSCI target power level for the suspend finisher handler */
62 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010063
Soby Mathew8ee24982015-04-07 12:16:56 +010064 /*
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000065 * Flush the target power level as it might be accessed on power up with
Soby Mathew8ee24982015-04-07 12:16:56 +010066 * Data cache disabled.
67 */
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000068 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010069
Soby Mathew8ee24982015-04-07 12:16:56 +010070 /*
71 * Call the cpu suspend handler registered by the Secure Payload
72 * Dispatcher to let it do any book-keeping. If the handler encounters an
73 * error, it's expected to assert within
74 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010075 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Guptaf1054c92015-09-07 20:43:27 +010076 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010077
Varun Wadekar1862d622017-07-10 16:02:05 -070078#if !HW_ASSISTED_COHERENCY
79 /*
80 * Plat. management: Allow the platform to perform any early
81 * actions required to power down the CPU. This might be useful for
82 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
83 * actions with data caches enabled.
84 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010085 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekar1862d622017-07-10 16:02:05 -070086 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
87#endif
Soby Mathew8ee24982015-04-07 12:16:56 +010088 /*
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000089 * Arch. management. Initiate power down sequence.
Soby Mathew8ee24982015-04-07 12:16:56 +010090 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000091 psci_pwrdown_cpu_start(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010092}
93
94/*******************************************************************************
Soby Mathewb48349e2015-06-29 16:30:12 +010095 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew4067dc32015-05-05 16:33:16 +010096 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew8ee24982015-04-07 12:16:56 +010097 * at higher levels until the target power level will be suspended as well. It
98 * coordinates with the platform to negotiate the target state for each of
99 * the power domain level till the target power domain level. It then performs
100 * generic, architectural, platform setup and state management required to
101 * suspend that power domain level and power domain levels below it.
102 * e.g. For a cpu that's to be suspended, it could mean programming the
103 * power controller whereas for a cluster that's to be suspended, it will call
104 * the platform specific code which will disable coherency at the interconnect
105 * level if the cpu is the last in the cluster and also the program the power
106 * controller.
Soby Mathewb48349e2015-06-29 16:30:12 +0100107 *
108 * All the required parameter checks are performed at the beginning and after
Soby Mathew6590ce22015-06-30 11:00:24 +0100109 * the state transition has been done, no further error is expected and it is
110 * not possible to undo any of the actions taken beyond that point.
Soby Mathewb48349e2015-06-29 16:30:12 +0100111 ******************************************************************************/
Boyan Karatotev3b802102024-11-06 16:26:15 +0000112int psci_cpu_suspend_start(unsigned int idx,
Wing Li606b7432022-09-14 13:18:17 -0700113 unsigned int end_pwrlvl,
114 psci_power_state_t *state_info,
115 unsigned int is_power_down_state)
Soby Mathewb48349e2015-06-29 16:30:12 +0100116{
Wing Li606b7432022-09-14 13:18:17 -0700117 int rc = PSCI_E_SUCCESS;
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400118 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000119 unsigned int max_off_lvl = 0;
Soby Mathewb48349e2015-06-29 16:30:12 +0100120
121 /*
122 * This function must only be called on platforms where the
123 * CPU_SUSPEND platform hooks have been implemented.
124 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100125 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
126 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathewb48349e2015-06-29 16:30:12 +0100127
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400128 /* Get the parent nodes */
129 psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
130
Soby Mathewb48349e2015-06-29 16:30:12 +0100131 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100132 * This function acquires the lock corresponding to each power
Soby Mathewb48349e2015-06-29 16:30:12 +0100133 * level so that by the time all locks are taken, the system topology
134 * is snapshot and state management can be done safely.
135 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400136 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathewb48349e2015-06-29 16:30:12 +0100137
138 /*
139 * We check if there are any pending interrupts after the delay
140 * introduced by lock contention to increase the chances of early
141 * detection that a wake-up interrupt has fired.
142 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100143 if (read_isr_el1() != 0U) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530144 goto suspend_exit;
Soby Mathewb48349e2015-06-29 16:30:12 +0100145 }
146
Wing Li606b7432022-09-14 13:18:17 -0700147#if PSCI_OS_INIT_MODE
148 if (psci_suspend_mode == OS_INIT) {
149 /*
150 * This function validates the requested state info for
151 * OS-initiated mode.
152 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000153 rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700154 if (rc != PSCI_E_SUCCESS) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530155 goto suspend_exit;
Wing Li606b7432022-09-14 13:18:17 -0700156 }
157 } else {
158#endif
159 /*
160 * This function is passed the requested state info and
161 * it returns the negotiated state info for each power level upto
162 * the end level specified.
163 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000164 psci_do_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700165#if PSCI_OS_INIT_MODE
166 }
167#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100168
Wing Lid3488612023-05-04 08:31:19 -0700169#if PSCI_OS_INIT_MODE
170 if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
171 rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
172 if (rc != PSCI_E_SUCCESS) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530173 goto suspend_exit;
Wing Lid3488612023-05-04 08:31:19 -0700174 }
175 }
176#endif
177
178 /* Update the target state in the power domain nodes */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000179 psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info);
Wing Lid3488612023-05-04 08:31:19 -0700180
Yatharth Kochar170fb932016-05-09 18:26:35 +0100181#if ENABLE_PSCI_STAT
182 /* Update the last cpu for each level till end_pwrlvl */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000183 psci_stats_update_pwr_down(idx, end_pwrlvl, state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100184#endif
185
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000186 if (is_power_down_state != 0U) {
187 /*
188 * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig
189 * with some SPD that assumes the core is going off so it
190 * doesn't bother saving NS's context. Do that here until we
191 * figure out a way to make this coherent.
192 */
193#if FEAT_PABANDON
194#if !CTX_INCLUDE_EL2_REGS
195 cm_el1_sysregs_context_save(NON_SECURE);
196#endif
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000197#endif
198 max_off_lvl = psci_find_max_off_lvl(state_info);
Manish Pandeyef738d12024-06-22 00:00:18 +0100199 psci_suspend_to_pwrdown_start(idx, end_pwrlvl, end_pwrlvl, state_info);
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000200 }
Soby Mathewb48349e2015-06-29 16:30:12 +0100201
Boyan Karatotev5d893412025-01-07 11:00:03 +0000202#if USE_GIC_DRIVER
203 /* turn the GIC off before we hand off to the platform */
204 gic_cpuif_disable(idx);
205#endif /* USE_GIC_DRIVER */
206
Soby Mathew6590ce22015-06-30 11:00:24 +0100207 /*
208 * Plat. management: Allow the platform to perform the
209 * necessary actions to turn off this cpu e.g. set the
210 * platform defined mailbox with the psci entrypoint,
211 * program the power controller etc.
212 */
Sandrine Bailleuxeb975f52015-06-11 10:46:48 +0100213 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100214
Yatharth Kochar170fb932016-05-09 18:26:35 +0100215#if ENABLE_PSCI_STAT
dp-arm04c1db12017-01-31 13:01:04 +0000216 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100217#endif
218
Soby Mathewb48349e2015-06-29 16:30:12 +0100219 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100220 * Release the locks corresponding to each power level in the
Soby Mathewb48349e2015-06-29 16:30:12 +0100221 * reverse order to which they were acquired.
222 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400223 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
224
dp-arm872be882016-09-19 11:18:44 +0100225#if ENABLE_RUNTIME_INSTRUMENTATION
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000226 /*
227 * Update the timestamp with cache off. We assume this
228 * timestamp can only be read from the current CPU and the
229 * timestamp cache line will be flushed before return to
230 * normal world on wakeup.
231 */
dp-arm872be882016-09-19 11:18:44 +0100232 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
233 RT_INSTR_ENTER_HW_LOW_PWR,
234 PMF_NO_CACHE_MAINT);
235#endif
236
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000237 if (is_power_down_state != 0U) {
Boyan Karatotevdb5fe4f2024-10-08 17:34:45 +0100238 if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) {
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000239 /* This function may not return */
Boyan Karatotevdb5fe4f2024-10-08 17:34:45 +0100240 psci_plat_pm_ops->pwr_domain_pwr_down(state_info);
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000241 }
242
243 psci_pwrdown_cpu_end_wakeup(max_off_lvl);
244 } else {
245 /*
246 * We will reach here if only retention/standby states have been
247 * requested at multiple power levels. This means that the cpu
248 * context will be preserved.
249 */
250 wfi();
251 }
Soby Mathew8ee24982015-04-07 12:16:56 +0100252
dp-arm872be882016-09-19 11:18:44 +0100253#if ENABLE_RUNTIME_INSTRUMENTATION
254 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
255 RT_INSTR_EXIT_HW_LOW_PWR,
256 PMF_NO_CACHE_MAINT);
257#endif
258
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100259 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
260 /*
261 * Find out which retention states this CPU has exited from until the
262 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
263 * state as a result of state coordination amongst other CPUs post wfi.
264 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000265 psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100266
267#if ENABLE_PSCI_STAT
268 plat_psci_stat_accounting_stop(state_info);
Boyan Karatotev3b802102024-11-06 16:26:15 +0000269 psci_stats_update_pwr_up(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100270#endif
271
Soby Mathew8ee24982015-04-07 12:16:56 +0100272 /*
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000273 * Waking up means we've retained all context. Call the finishers to put
274 * the system back to a usable state.
Soby Mathew8ee24982015-04-07 12:16:56 +0100275 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000276 if (is_power_down_state != 0U) {
277#if FEAT_PABANDON
278 psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info);
279
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000280#if !CTX_INCLUDE_EL2_REGS
281 cm_el1_sysregs_context_restore(NON_SECURE);
282#endif
283#endif
284 } else {
285 psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info);
286 }
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100287
Boyan Karatotev5d893412025-01-07 11:00:03 +0000288#if USE_GIC_DRIVER
289 /* Turn GIC on after platform has had a chance to do state management */
290 gic_cpuif_enable(idx);
291#endif /* USE_GIC_DRIVER */
292
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100293 /*
294 * Set the requested and target state of this CPU and all the higher
295 * power domain levels for this CPU to run.
296 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000297 psci_set_pwr_domains_to_run(idx, end_pwrlvl);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100298
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530299suspend_exit:
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100300 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Wing Li606b7432022-09-14 13:18:17 -0700301
302 return rc;
Soby Mathewb48349e2015-06-29 16:30:12 +0100303}
304
305/*******************************************************************************
Soby Mathew4067dc32015-05-05 16:33:16 +0100306 * The following functions finish an earlier suspend request. They
Soby Mathew8ee24982015-04-07 12:16:56 +0100307 * are called by the common finisher routine in psci_common.c. The `state_info`
308 * is the psci_power_state from which this CPU has woken up from.
Soby Mathewb48349e2015-06-29 16:30:12 +0100309 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000310void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +0100311{
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100312 unsigned int counter_freq;
Soby Mathewb48349e2015-06-29 16:30:12 +0100313
Soby Mathewb48349e2015-06-29 16:30:12 +0100314 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100315 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
316 (is_local_state_off(
317 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathewb48349e2015-06-29 16:30:12 +0100318
319 /*
320 * Plat. management: Perform the platform specific actions
321 * before we change the state of the cpu e.g. enabling the
322 * gic or zeroing the mailbox register. If anything goes
323 * wrong then assert as there is no way to recover from this
324 * situation.
325 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100326 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100327
Soby Mathewbcc3c492017-04-10 22:35:42 +0100328#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000329 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathewb48349e2015-06-29 16:30:12 +0100330 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000331#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100332
Boyan Karatotev5d893412025-01-07 11:00:03 +0000333#if USE_GIC_DRIVER
334 /* GIC on after platform has had its say and MMU is on */
335 gic_cpuif_enable(cpu_idx);
336#endif /* USE_GIC_DRIVER */
337
Soby Mathewb48349e2015-06-29 16:30:12 +0100338 /* Re-init the cntfrq_el0 register */
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100339 counter_freq = plat_get_syscnt_freq2();
Soby Mathewb48349e2015-06-29 16:30:12 +0100340 write_cntfrq_el0(counter_freq);
341
342 /*
343 * Call the cpu suspend finish handler registered by the Secure Payload
344 * Dispatcher to let it do any bookeeping. If the handler encounters an
345 * error, it's expected to assert within
346 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100347 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Guptaf1054c92015-09-07 20:43:27 +0100348 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +0100349 }
350
Boyan Karatotev0c836552024-09-30 11:31:55 +0100351 /* This loses its meaning when not suspending, reset so it's correct for OFF */
352 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +0100353
Boyan Karatotev83ec7e42024-11-06 14:55:35 +0000354 PUBLISH_EVENT_ARG(psci_suspend_pwrdown_finish, &cpu_idx);
Soby Mathewb48349e2015-06-29 16:30:12 +0100355}