blob: 39d4482c13ee99a2d4040c1aad95f0e66ffcf648 [file] [log] [blame]
Soby Mathewb48349e2015-06-29 16:30:12 +01001/*
Boyan Karatotev44ee7712024-09-30 13:15:25 +01002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Soby Mathewb48349e2015-06-29 16:30:12 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewb48349e2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathewb48349e2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathewb48349e2015-06-29 16:30:12 +010014#include <context.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <lib/el3_runtime/context_mgmt.h>
16#include <lib/el3_runtime/cpu_data.h>
17#include <lib/el3_runtime/pubsub_events.h>
18#include <lib/pmf/pmf.h>
19#include <lib/runtime_instr.h>
20#include <plat/common/platform.h>
21
Soby Mathewb48349e2015-06-29 16:30:12 +010022#include "psci_private.h"
23
Soby Mathewb48349e2015-06-29 16:30:12 +010024/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010025 * This function does generic and platform specific operations after a wake-up
26 * from standby/retention states at multiple power levels.
Soby Mathewb48349e2015-06-29 16:30:12 +010027 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000028static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl,
Boyan Karatotev44ee7712024-09-30 13:15:25 +010029 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010030{
Achin Gupta61eae522016-06-28 16:46:15 +010031 /*
Soby Mathew8ee24982015-04-07 12:16:56 +010032 * Plat. management: Allow the platform to do operations
33 * on waking up from retention.
34 */
Boyan Karatotev44ee7712024-09-30 13:15:25 +010035 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew8ee24982015-04-07 12:16:56 +010036
Boyan Karatotev0c836552024-09-30 11:31:55 +010037 /* This loses its meaning when not suspending, reset so it's correct for OFF */
38 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +010039}
40
41/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010042 * This function does generic and platform specific suspend to power down
43 * operations.
Soby Mathewb48349e2015-06-29 16:30:12 +010044 ******************************************************************************/
Boyan Karatotev83ec7e42024-11-06 14:55:35 +000045static void psci_suspend_to_pwrdown_start(unsigned int idx,
46 unsigned int end_pwrlvl,
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000047 unsigned int max_off_lvl,
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010048 const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010049{
Boyan Karatotev83ec7e42024-11-06 14:55:35 +000050 PUBLISH_EVENT_ARG(psci_suspend_pwrdown_start, &idx);
Dimitris Papastamos75932522017-11-28 15:16:00 +000051
Wing Li606b7432022-09-14 13:18:17 -070052#if PSCI_OS_INIT_MODE
53#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
54 end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
55#else
56 end_pwrlvl = PLAT_MAX_PWR_LVL;
57#endif
58#endif
59
Soby Mathew8ee24982015-04-07 12:16:56 +010060 /* Save PSCI target power level for the suspend finisher handler */
61 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010062
Soby Mathew8ee24982015-04-07 12:16:56 +010063 /*
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000064 * Flush the target power level as it might be accessed on power up with
Soby Mathew8ee24982015-04-07 12:16:56 +010065 * Data cache disabled.
66 */
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000067 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010068
Soby Mathew8ee24982015-04-07 12:16:56 +010069 /*
70 * Call the cpu suspend handler registered by the Secure Payload
71 * Dispatcher to let it do any book-keeping. If the handler encounters an
72 * error, it's expected to assert within
73 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010074 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Guptaf1054c92015-09-07 20:43:27 +010075 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010076
Varun Wadekar1862d622017-07-10 16:02:05 -070077#if !HW_ASSISTED_COHERENCY
78 /*
79 * Plat. management: Allow the platform to perform any early
80 * actions required to power down the CPU. This might be useful for
81 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
82 * actions with data caches enabled.
83 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010084 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekar1862d622017-07-10 16:02:05 -070085 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
86#endif
Soby Mathew8ee24982015-04-07 12:16:56 +010087 /*
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000088 * Arch. management. Initiate power down sequence.
Soby Mathew8ee24982015-04-07 12:16:56 +010089 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000090 psci_pwrdown_cpu_start(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010091}
92
93/*******************************************************************************
Soby Mathewb48349e2015-06-29 16:30:12 +010094 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew4067dc32015-05-05 16:33:16 +010095 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew8ee24982015-04-07 12:16:56 +010096 * at higher levels until the target power level will be suspended as well. It
97 * coordinates with the platform to negotiate the target state for each of
98 * the power domain level till the target power domain level. It then performs
99 * generic, architectural, platform setup and state management required to
100 * suspend that power domain level and power domain levels below it.
101 * e.g. For a cpu that's to be suspended, it could mean programming the
102 * power controller whereas for a cluster that's to be suspended, it will call
103 * the platform specific code which will disable coherency at the interconnect
104 * level if the cpu is the last in the cluster and also the program the power
105 * controller.
Soby Mathewb48349e2015-06-29 16:30:12 +0100106 *
107 * All the required parameter checks are performed at the beginning and after
Soby Mathew6590ce22015-06-30 11:00:24 +0100108 * the state transition has been done, no further error is expected and it is
109 * not possible to undo any of the actions taken beyond that point.
Soby Mathewb48349e2015-06-29 16:30:12 +0100110 ******************************************************************************/
Boyan Karatotev3b802102024-11-06 16:26:15 +0000111int psci_cpu_suspend_start(unsigned int idx,
Wing Li606b7432022-09-14 13:18:17 -0700112 unsigned int end_pwrlvl,
113 psci_power_state_t *state_info,
114 unsigned int is_power_down_state)
Soby Mathewb48349e2015-06-29 16:30:12 +0100115{
Wing Li606b7432022-09-14 13:18:17 -0700116 int rc = PSCI_E_SUCCESS;
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400117 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000118 unsigned int max_off_lvl = 0;
Soby Mathewb48349e2015-06-29 16:30:12 +0100119
120 /*
121 * This function must only be called on platforms where the
122 * CPU_SUSPEND platform hooks have been implemented.
123 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100124 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
125 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathewb48349e2015-06-29 16:30:12 +0100126
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400127 /* Get the parent nodes */
128 psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
129
Soby Mathewb48349e2015-06-29 16:30:12 +0100130 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100131 * This function acquires the lock corresponding to each power
Soby Mathewb48349e2015-06-29 16:30:12 +0100132 * level so that by the time all locks are taken, the system topology
133 * is snapshot and state management can be done safely.
134 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400135 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathewb48349e2015-06-29 16:30:12 +0100136
137 /*
138 * We check if there are any pending interrupts after the delay
139 * introduced by lock contention to increase the chances of early
140 * detection that a wake-up interrupt has fired.
141 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100142 if (read_isr_el1() != 0U) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530143 goto suspend_exit;
Soby Mathewb48349e2015-06-29 16:30:12 +0100144 }
145
Wing Li606b7432022-09-14 13:18:17 -0700146#if PSCI_OS_INIT_MODE
147 if (psci_suspend_mode == OS_INIT) {
148 /*
149 * This function validates the requested state info for
150 * OS-initiated mode.
151 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000152 rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700153 if (rc != PSCI_E_SUCCESS) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530154 goto suspend_exit;
Wing Li606b7432022-09-14 13:18:17 -0700155 }
156 } else {
157#endif
158 /*
159 * This function is passed the requested state info and
160 * it returns the negotiated state info for each power level upto
161 * the end level specified.
162 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000163 psci_do_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700164#if PSCI_OS_INIT_MODE
165 }
166#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100167
Wing Lid3488612023-05-04 08:31:19 -0700168#if PSCI_OS_INIT_MODE
169 if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
170 rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
171 if (rc != PSCI_E_SUCCESS) {
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530172 goto suspend_exit;
Wing Lid3488612023-05-04 08:31:19 -0700173 }
174 }
175#endif
176
177 /* Update the target state in the power domain nodes */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000178 psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info);
Wing Lid3488612023-05-04 08:31:19 -0700179
Yatharth Kochar170fb932016-05-09 18:26:35 +0100180#if ENABLE_PSCI_STAT
181 /* Update the last cpu for each level till end_pwrlvl */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000182 psci_stats_update_pwr_down(idx, end_pwrlvl, state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100183#endif
184
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000185 if (is_power_down_state != 0U) {
186 /*
187 * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig
188 * with some SPD that assumes the core is going off so it
189 * doesn't bother saving NS's context. Do that here until we
190 * figure out a way to make this coherent.
191 */
192#if FEAT_PABANDON
193#if !CTX_INCLUDE_EL2_REGS
194 cm_el1_sysregs_context_save(NON_SECURE);
195#endif
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000196#endif
197 max_off_lvl = psci_find_max_off_lvl(state_info);
Manish Pandeyef738d12024-06-22 00:00:18 +0100198 psci_suspend_to_pwrdown_start(idx, end_pwrlvl, end_pwrlvl, state_info);
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000199 }
Soby Mathewb48349e2015-06-29 16:30:12 +0100200
Soby Mathew6590ce22015-06-30 11:00:24 +0100201 /*
202 * Plat. management: Allow the platform to perform the
203 * necessary actions to turn off this cpu e.g. set the
204 * platform defined mailbox with the psci entrypoint,
205 * program the power controller etc.
206 */
Wing Li606b7432022-09-14 13:18:17 -0700207
Sandrine Bailleuxeb975f52015-06-11 10:46:48 +0100208 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100209
Yatharth Kochar170fb932016-05-09 18:26:35 +0100210#if ENABLE_PSCI_STAT
dp-arm04c1db12017-01-31 13:01:04 +0000211 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100212#endif
213
Soby Mathewb48349e2015-06-29 16:30:12 +0100214 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100215 * Release the locks corresponding to each power level in the
Soby Mathewb48349e2015-06-29 16:30:12 +0100216 * reverse order to which they were acquired.
217 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400218 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
219
dp-arm872be882016-09-19 11:18:44 +0100220#if ENABLE_RUNTIME_INSTRUMENTATION
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000221 /*
222 * Update the timestamp with cache off. We assume this
223 * timestamp can only be read from the current CPU and the
224 * timestamp cache line will be flushed before return to
225 * normal world on wakeup.
226 */
dp-arm872be882016-09-19 11:18:44 +0100227 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
228 RT_INSTR_ENTER_HW_LOW_PWR,
229 PMF_NO_CACHE_MAINT);
230#endif
231
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000232 if (is_power_down_state != 0U) {
Boyan Karatotevdb5fe4f2024-10-08 17:34:45 +0100233 if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) {
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000234 /* This function may not return */
Boyan Karatotevdb5fe4f2024-10-08 17:34:45 +0100235 psci_plat_pm_ops->pwr_domain_pwr_down(state_info);
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000236 }
237
238 psci_pwrdown_cpu_end_wakeup(max_off_lvl);
239 } else {
240 /*
241 * We will reach here if only retention/standby states have been
242 * requested at multiple power levels. This means that the cpu
243 * context will be preserved.
244 */
245 wfi();
246 }
Soby Mathew8ee24982015-04-07 12:16:56 +0100247
dp-arm872be882016-09-19 11:18:44 +0100248#if ENABLE_RUNTIME_INSTRUMENTATION
249 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
250 RT_INSTR_EXIT_HW_LOW_PWR,
251 PMF_NO_CACHE_MAINT);
252#endif
253
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100254 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
255 /*
256 * Find out which retention states this CPU has exited from until the
257 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
258 * state as a result of state coordination amongst other CPUs post wfi.
259 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000260 psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100261
262#if ENABLE_PSCI_STAT
263 plat_psci_stat_accounting_stop(state_info);
Boyan Karatotev3b802102024-11-06 16:26:15 +0000264 psci_stats_update_pwr_up(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100265#endif
266
Soby Mathew8ee24982015-04-07 12:16:56 +0100267 /*
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000268 * Waking up means we've retained all context. Call the finishers to put
269 * the system back to a usable state.
Soby Mathew8ee24982015-04-07 12:16:56 +0100270 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000271 if (is_power_down_state != 0U) {
272#if FEAT_PABANDON
273 psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info);
274
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000275#if !CTX_INCLUDE_EL2_REGS
276 cm_el1_sysregs_context_restore(NON_SECURE);
277#endif
278#endif
279 } else {
280 psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info);
281 }
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100282
283 /*
284 * Set the requested and target state of this CPU and all the higher
285 * power domain levels for this CPU to run.
286 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000287 psci_set_pwr_domains_to_run(idx, end_pwrlvl);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100288
Maheedhar Bollapalli0839cfc2024-04-19 16:21:29 +0530289suspend_exit:
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100290 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Wing Li606b7432022-09-14 13:18:17 -0700291
292 return rc;
Soby Mathewb48349e2015-06-29 16:30:12 +0100293}
294
295/*******************************************************************************
Soby Mathew4067dc32015-05-05 16:33:16 +0100296 * The following functions finish an earlier suspend request. They
Soby Mathew8ee24982015-04-07 12:16:56 +0100297 * are called by the common finisher routine in psci_common.c. The `state_info`
298 * is the psci_power_state from which this CPU has woken up from.
Soby Mathewb48349e2015-06-29 16:30:12 +0100299 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000300void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +0100301{
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100302 unsigned int counter_freq;
Soby Mathewb48349e2015-06-29 16:30:12 +0100303
Soby Mathewb48349e2015-06-29 16:30:12 +0100304 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100305 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
306 (is_local_state_off(
307 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathewb48349e2015-06-29 16:30:12 +0100308
309 /*
310 * Plat. management: Perform the platform specific actions
311 * before we change the state of the cpu e.g. enabling the
312 * gic or zeroing the mailbox register. If anything goes
313 * wrong then assert as there is no way to recover from this
314 * situation.
315 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100316 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100317
Soby Mathewbcc3c492017-04-10 22:35:42 +0100318#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000319 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathewb48349e2015-06-29 16:30:12 +0100320 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000321#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100322
323 /* Re-init the cntfrq_el0 register */
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100324 counter_freq = plat_get_syscnt_freq2();
Soby Mathewb48349e2015-06-29 16:30:12 +0100325 write_cntfrq_el0(counter_freq);
326
Alexei Fedoroved108b52019-09-13 14:11:59 +0100327#if ENABLE_PAUTH
328 /* Store APIAKey_EL1 key */
329 set_cpu_data(apiakey[0], read_apiakeylo_el1());
330 set_cpu_data(apiakey[1], read_apiakeyhi_el1());
331#endif /* ENABLE_PAUTH */
332
Soby Mathewb48349e2015-06-29 16:30:12 +0100333 /*
334 * Call the cpu suspend finish handler registered by the Secure Payload
335 * Dispatcher to let it do any bookeeping. If the handler encounters an
336 * error, it's expected to assert within
337 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100338 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Guptaf1054c92015-09-07 20:43:27 +0100339 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +0100340 }
341
Boyan Karatotev0c836552024-09-30 11:31:55 +0100342 /* This loses its meaning when not suspending, reset so it's correct for OFF */
343 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +0100344
Boyan Karatotev83ec7e42024-11-06 14:55:35 +0000345 PUBLISH_EVENT_ARG(psci_suspend_pwrdown_finish, &cpu_idx);
Soby Mathewb48349e2015-06-29 16:30:12 +0100346}