Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 1 | /* |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 3 | * |
dp-arm | 82cb2c1 | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <stddef.h> |
| 9 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 10 | #include <arch.h> |
| 11 | #include <arch_helpers.h> |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | #include <common/bl_common.h> |
| 13 | #include <common/debug.h> |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 14 | #include <context.h> |
Boyan Karatotev | 5d89341 | 2025-01-07 11:00:03 +0000 | [diff] [blame] | 15 | #include <drivers/arm/gic.h> |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <lib/el3_runtime/context_mgmt.h> |
| 17 | #include <lib/el3_runtime/cpu_data.h> |
| 18 | #include <lib/el3_runtime/pubsub_events.h> |
| 19 | #include <lib/pmf/pmf.h> |
| 20 | #include <lib/runtime_instr.h> |
| 21 | #include <plat/common/platform.h> |
| 22 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 23 | #include "psci_private.h" |
| 24 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 25 | /******************************************************************************* |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 26 | * This function does generic and platform specific operations after a wake-up |
| 27 | * from standby/retention states at multiple power levels. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 28 | ******************************************************************************/ |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 29 | static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl, |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 30 | psci_power_state_t *state_info) |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 31 | { |
Achin Gupta | 61eae52 | 2016-06-28 16:46:15 +0100 | [diff] [blame] | 32 | /* |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 33 | * Plat. management: Allow the platform to do operations |
| 34 | * on waking up from retention. |
| 35 | */ |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 36 | psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 37 | |
Boyan Karatotev | 0c83655 | 2024-09-30 11:31:55 +0100 | [diff] [blame] | 38 | /* This loses its meaning when not suspending, reset so it's correct for OFF */ |
| 39 | psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 40 | } |
| 41 | |
| 42 | /******************************************************************************* |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 43 | * This function does generic and platform specific suspend to power down |
| 44 | * operations. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 45 | ******************************************************************************/ |
Boyan Karatotev | 83ec7e4 | 2024-11-06 14:55:35 +0000 | [diff] [blame] | 46 | static void psci_suspend_to_pwrdown_start(unsigned int idx, |
| 47 | unsigned int end_pwrlvl, |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 48 | unsigned int max_off_lvl, |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 49 | const psci_power_state_t *state_info) |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 50 | { |
Boyan Karatotev | 83ec7e4 | 2024-11-06 14:55:35 +0000 | [diff] [blame] | 51 | PUBLISH_EVENT_ARG(psci_suspend_pwrdown_start, &idx); |
Dimitris Papastamos | 7593252 | 2017-11-28 15:16:00 +0000 | [diff] [blame] | 52 | |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 53 | #if PSCI_OS_INIT_MODE |
| 54 | #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL |
| 55 | end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; |
| 56 | #else |
| 57 | end_pwrlvl = PLAT_MAX_PWR_LVL; |
| 58 | #endif |
| 59 | #endif |
| 60 | |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 61 | /* Save PSCI target power level for the suspend finisher handler */ |
| 62 | psci_set_suspend_pwrlvl(end_pwrlvl); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 63 | |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 64 | /* |
Jeenu Viswambharan | a10d363 | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 65 | * Flush the target power level as it might be accessed on power up with |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 66 | * Data cache disabled. |
| 67 | */ |
Jeenu Viswambharan | a10d363 | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 68 | psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 69 | |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 70 | /* |
| 71 | * Call the cpu suspend handler registered by the Secure Payload |
| 72 | * Dispatcher to let it do any book-keeping. If the handler encounters an |
| 73 | * error, it's expected to assert within |
| 74 | */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 75 | if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL)) |
Achin Gupta | f1054c9 | 2015-09-07 20:43:27 +0100 | [diff] [blame] | 76 | psci_spd_pm->svc_suspend(max_off_lvl); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 77 | |
Varun Wadekar | 1862d62 | 2017-07-10 16:02:05 -0700 | [diff] [blame] | 78 | #if !HW_ASSISTED_COHERENCY |
| 79 | /* |
| 80 | * Plat. management: Allow the platform to perform any early |
| 81 | * actions required to power down the CPU. This might be useful for |
| 82 | * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these |
| 83 | * actions with data caches enabled. |
| 84 | */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 85 | if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL) |
Varun Wadekar | 1862d62 | 2017-07-10 16:02:05 -0700 | [diff] [blame] | 86 | psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info); |
| 87 | #endif |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 88 | /* |
Jeenu Viswambharan | b0408e8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 89 | * Arch. management. Initiate power down sequence. |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 90 | */ |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 91 | psci_pwrdown_cpu_start(max_off_lvl); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 92 | } |
| 93 | |
| 94 | /******************************************************************************* |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 95 | * Top level handler which is called when a cpu wants to suspend its execution. |
Soby Mathew | 4067dc3 | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 96 | * It is assumed that along with suspending the cpu power domain, power domains |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 97 | * at higher levels until the target power level will be suspended as well. It |
| 98 | * coordinates with the platform to negotiate the target state for each of |
| 99 | * the power domain level till the target power domain level. It then performs |
| 100 | * generic, architectural, platform setup and state management required to |
| 101 | * suspend that power domain level and power domain levels below it. |
| 102 | * e.g. For a cpu that's to be suspended, it could mean programming the |
| 103 | * power controller whereas for a cluster that's to be suspended, it will call |
| 104 | * the platform specific code which will disable coherency at the interconnect |
| 105 | * level if the cpu is the last in the cluster and also the program the power |
| 106 | * controller. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 107 | * |
| 108 | * All the required parameter checks are performed at the beginning and after |
Soby Mathew | 6590ce2 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 109 | * the state transition has been done, no further error is expected and it is |
| 110 | * not possible to undo any of the actions taken beyond that point. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 111 | ******************************************************************************/ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 112 | int psci_cpu_suspend_start(unsigned int idx, |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 113 | unsigned int end_pwrlvl, |
| 114 | psci_power_state_t *state_info, |
| 115 | unsigned int is_power_down_state) |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 116 | { |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 117 | int rc = PSCI_E_SUCCESS; |
Andrew F. Davis | 74d27d0 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 118 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 119 | unsigned int max_off_lvl = 0; |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * This function must only be called on platforms where the |
| 123 | * CPU_SUSPEND platform hooks have been implemented. |
| 124 | */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 125 | assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) && |
| 126 | (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 127 | |
Andrew F. Davis | 74d27d0 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 128 | /* Get the parent nodes */ |
| 129 | psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); |
| 130 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 131 | /* |
Soby Mathew | 4067dc3 | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 132 | * This function acquires the lock corresponding to each power |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 133 | * level so that by the time all locks are taken, the system topology |
| 134 | * is snapshot and state management can be done safely. |
| 135 | */ |
Andrew F. Davis | 74d27d0 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 136 | psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * We check if there are any pending interrupts after the delay |
| 140 | * introduced by lock contention to increase the chances of early |
| 141 | * detection that a wake-up interrupt has fired. |
| 142 | */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 143 | if (read_isr_el1() != 0U) { |
Maheedhar Bollapalli | 0839cfc | 2024-04-19 16:21:29 +0530 | [diff] [blame] | 144 | goto suspend_exit; |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 145 | } |
| 146 | |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 147 | #if PSCI_OS_INIT_MODE |
| 148 | if (psci_suspend_mode == OS_INIT) { |
| 149 | /* |
| 150 | * This function validates the requested state info for |
| 151 | * OS-initiated mode. |
| 152 | */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 153 | rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info); |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 154 | if (rc != PSCI_E_SUCCESS) { |
Maheedhar Bollapalli | 0839cfc | 2024-04-19 16:21:29 +0530 | [diff] [blame] | 155 | goto suspend_exit; |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 156 | } |
| 157 | } else { |
| 158 | #endif |
| 159 | /* |
| 160 | * This function is passed the requested state info and |
| 161 | * it returns the negotiated state info for each power level upto |
| 162 | * the end level specified. |
| 163 | */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 164 | psci_do_state_coordination(idx, end_pwrlvl, state_info); |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 165 | #if PSCI_OS_INIT_MODE |
| 166 | } |
| 167 | #endif |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 168 | |
Wing Li | d348861 | 2023-05-04 08:31:19 -0700 | [diff] [blame] | 169 | #if PSCI_OS_INIT_MODE |
| 170 | if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) { |
| 171 | rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info); |
| 172 | if (rc != PSCI_E_SUCCESS) { |
Maheedhar Bollapalli | 0839cfc | 2024-04-19 16:21:29 +0530 | [diff] [blame] | 173 | goto suspend_exit; |
Wing Li | d348861 | 2023-05-04 08:31:19 -0700 | [diff] [blame] | 174 | } |
| 175 | } |
| 176 | #endif |
| 177 | |
| 178 | /* Update the target state in the power domain nodes */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 179 | psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info); |
Wing Li | d348861 | 2023-05-04 08:31:19 -0700 | [diff] [blame] | 180 | |
Yatharth Kochar | 170fb93 | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 181 | #if ENABLE_PSCI_STAT |
| 182 | /* Update the last cpu for each level till end_pwrlvl */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 183 | psci_stats_update_pwr_down(idx, end_pwrlvl, state_info); |
Yatharth Kochar | 170fb93 | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 184 | #endif |
| 185 | |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 186 | if (is_power_down_state != 0U) { |
| 187 | /* |
| 188 | * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig |
| 189 | * with some SPD that assumes the core is going off so it |
| 190 | * doesn't bother saving NS's context. Do that here until we |
| 191 | * figure out a way to make this coherent. |
| 192 | */ |
| 193 | #if FEAT_PABANDON |
| 194 | #if !CTX_INCLUDE_EL2_REGS |
| 195 | cm_el1_sysregs_context_save(NON_SECURE); |
| 196 | #endif |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 197 | #endif |
| 198 | max_off_lvl = psci_find_max_off_lvl(state_info); |
Manish Pandey | ef738d1 | 2024-06-22 00:00:18 +0100 | [diff] [blame] | 199 | psci_suspend_to_pwrdown_start(idx, end_pwrlvl, end_pwrlvl, state_info); |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 200 | } |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 201 | |
Boyan Karatotev | 5d89341 | 2025-01-07 11:00:03 +0000 | [diff] [blame] | 202 | #if USE_GIC_DRIVER |
| 203 | /* turn the GIC off before we hand off to the platform */ |
| 204 | gic_cpuif_disable(idx); |
| 205 | #endif /* USE_GIC_DRIVER */ |
| 206 | |
Soby Mathew | 6590ce2 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 207 | /* |
| 208 | * Plat. management: Allow the platform to perform the |
| 209 | * necessary actions to turn off this cpu e.g. set the |
| 210 | * platform defined mailbox with the psci entrypoint, |
| 211 | * program the power controller etc. |
| 212 | */ |
Sandrine Bailleux | eb975f5 | 2015-06-11 10:46:48 +0100 | [diff] [blame] | 213 | psci_plat_pm_ops->pwr_domain_suspend(state_info); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 214 | |
Yatharth Kochar | 170fb93 | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 215 | #if ENABLE_PSCI_STAT |
dp-arm | 04c1db1 | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 216 | plat_psci_stat_accounting_start(state_info); |
Yatharth Kochar | 170fb93 | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 217 | #endif |
| 218 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 219 | /* |
Soby Mathew | 4067dc3 | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 220 | * Release the locks corresponding to each power level in the |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 221 | * reverse order to which they were acquired. |
| 222 | */ |
Andrew F. Davis | 74d27d0 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 223 | psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); |
| 224 | |
dp-arm | 872be88 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 225 | #if ENABLE_RUNTIME_INSTRUMENTATION |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 226 | /* |
| 227 | * Update the timestamp with cache off. We assume this |
| 228 | * timestamp can only be read from the current CPU and the |
| 229 | * timestamp cache line will be flushed before return to |
| 230 | * normal world on wakeup. |
| 231 | */ |
dp-arm | 872be88 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 232 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 233 | RT_INSTR_ENTER_HW_LOW_PWR, |
| 234 | PMF_NO_CACHE_MAINT); |
| 235 | #endif |
| 236 | |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 237 | if (is_power_down_state != 0U) { |
Boyan Karatotev | db5fe4f | 2024-10-08 17:34:45 +0100 | [diff] [blame] | 238 | if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) { |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 239 | /* This function may not return */ |
Boyan Karatotev | db5fe4f | 2024-10-08 17:34:45 +0100 | [diff] [blame] | 240 | psci_plat_pm_ops->pwr_domain_pwr_down(state_info); |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 241 | } |
| 242 | |
| 243 | psci_pwrdown_cpu_end_wakeup(max_off_lvl); |
| 244 | } else { |
| 245 | /* |
| 246 | * We will reach here if only retention/standby states have been |
| 247 | * requested at multiple power levels. This means that the cpu |
| 248 | * context will be preserved. |
| 249 | */ |
| 250 | wfi(); |
| 251 | } |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 252 | |
dp-arm | 872be88 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 253 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 254 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 255 | RT_INSTR_EXIT_HW_LOW_PWR, |
| 256 | PMF_NO_CACHE_MAINT); |
| 257 | #endif |
| 258 | |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 259 | psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); |
| 260 | /* |
| 261 | * Find out which retention states this CPU has exited from until the |
| 262 | * 'end_pwrlvl'. The exit retention state could be deeper than the entry |
| 263 | * state as a result of state coordination amongst other CPUs post wfi. |
| 264 | */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 265 | psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info); |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 266 | |
| 267 | #if ENABLE_PSCI_STAT |
| 268 | plat_psci_stat_accounting_stop(state_info); |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 269 | psci_stats_update_pwr_up(idx, end_pwrlvl, state_info); |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 270 | #endif |
| 271 | |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 272 | /* |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 273 | * Waking up means we've retained all context. Call the finishers to put |
| 274 | * the system back to a usable state. |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 275 | */ |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 276 | if (is_power_down_state != 0U) { |
| 277 | #if FEAT_PABANDON |
| 278 | psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info); |
| 279 | |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 280 | #if !CTX_INCLUDE_EL2_REGS |
| 281 | cm_el1_sysregs_context_restore(NON_SECURE); |
| 282 | #endif |
| 283 | #endif |
| 284 | } else { |
| 285 | psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info); |
| 286 | } |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 287 | |
Boyan Karatotev | 5d89341 | 2025-01-07 11:00:03 +0000 | [diff] [blame] | 288 | #if USE_GIC_DRIVER |
| 289 | /* Turn GIC on after platform has had a chance to do state management */ |
| 290 | gic_cpuif_enable(idx); |
| 291 | #endif /* USE_GIC_DRIVER */ |
| 292 | |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 293 | /* |
| 294 | * Set the requested and target state of this CPU and all the higher |
| 295 | * power domain levels for this CPU to run. |
| 296 | */ |
Boyan Karatotev | 3b80210 | 2024-11-06 16:26:15 +0000 | [diff] [blame] | 297 | psci_set_pwr_domains_to_run(idx, end_pwrlvl); |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 298 | |
Maheedhar Bollapalli | 0839cfc | 2024-04-19 16:21:29 +0530 | [diff] [blame] | 299 | suspend_exit: |
Boyan Karatotev | 44ee771 | 2024-09-30 13:15:25 +0100 | [diff] [blame] | 300 | psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Wing Li | 606b743 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 301 | |
| 302 | return rc; |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | /******************************************************************************* |
Soby Mathew | 4067dc3 | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 306 | * The following functions finish an earlier suspend request. They |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 307 | * are called by the common finisher routine in psci_common.c. The `state_info` |
| 308 | * is the psci_power_state from which this CPU has woken up from. |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 309 | ******************************************************************************/ |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame] | 310 | void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info) |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 311 | { |
Antonio Nino Diaz | d448639 | 2016-05-18 16:53:31 +0100 | [diff] [blame] | 312 | unsigned int counter_freq; |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 313 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 314 | /* Ensure we have been woken up from a suspended state */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 315 | assert((psci_get_aff_info_state() == AFF_STATE_ON) && |
| 316 | (is_local_state_off( |
| 317 | state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0)); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 318 | |
| 319 | /* |
| 320 | * Plat. management: Perform the platform specific actions |
| 321 | * before we change the state of the cpu e.g. enabling the |
| 322 | * gic or zeroing the mailbox register. If anything goes |
| 323 | * wrong then assert as there is no way to recover from this |
| 324 | * situation. |
| 325 | */ |
Soby Mathew | 8ee2498 | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 326 | psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 327 | |
Soby Mathew | bcc3c49 | 2017-04-10 22:35:42 +0100 | [diff] [blame] | 328 | #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) |
Jeenu Viswambharan | b0408e8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 329 | /* Arch. management: Enable the data cache, stack memory maintenance. */ |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 330 | psci_do_pwrup_cache_maintenance(); |
Jeenu Viswambharan | b0408e8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 331 | #endif |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 332 | |
Boyan Karatotev | 5d89341 | 2025-01-07 11:00:03 +0000 | [diff] [blame] | 333 | #if USE_GIC_DRIVER |
| 334 | /* GIC on after platform has had its say and MMU is on */ |
| 335 | gic_cpuif_enable(cpu_idx); |
| 336 | #endif /* USE_GIC_DRIVER */ |
| 337 | |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 338 | /* Re-init the cntfrq_el0 register */ |
Antonio Nino Diaz | d448639 | 2016-05-18 16:53:31 +0100 | [diff] [blame] | 339 | counter_freq = plat_get_syscnt_freq2(); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 340 | write_cntfrq_el0(counter_freq); |
| 341 | |
| 342 | /* |
| 343 | * Call the cpu suspend finish handler registered by the Secure Payload |
| 344 | * Dispatcher to let it do any bookeeping. If the handler encounters an |
| 345 | * error, it's expected to assert within |
| 346 | */ |
Antonio Nino Diaz | 621d64f | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 347 | if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) { |
Achin Gupta | f1054c9 | 2015-09-07 20:43:27 +0100 | [diff] [blame] | 348 | psci_spd_pm->svc_suspend_finish(max_off_lvl); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 349 | } |
| 350 | |
Boyan Karatotev | 0c83655 | 2024-09-30 11:31:55 +0100 | [diff] [blame] | 351 | /* This loses its meaning when not suspending, reset so it's correct for OFF */ |
| 352 | psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 353 | |
Boyan Karatotev | 83ec7e4 | 2024-11-06 14:55:35 +0000 | [diff] [blame] | 354 | PUBLISH_EVENT_ARG(psci_suspend_pwrdown_finish, &cpu_idx); |
Soby Mathew | b48349e | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 355 | } |