blob: 0c5a76cca76a5bc1e8b5c017de8d24e337a86dad [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathew86e48592023-12-20 17:29:18 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
Soby Mathew32904472024-03-26 17:16:00 +00008#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009
10#include <common/debug.h>
11#include <drivers/arm/cci.h>
12#include <drivers/arm/ccn.h>
13#include <drivers/arm/gicv2.h>
Alexei Fedorov1b597c22019-08-16 14:15:59 +010014#include <drivers/arm/sp804_delay_timer.h>
15#include <drivers/generic_delay_timer.h>
AlexeiFedorov82685902022-12-29 15:57:40 +000016#include <fconf_hw_config_getter.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <lib/mmio.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010018#include <lib/smccc.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000020#include <platform_def.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010021#include <services/arm_arch_svc.h>
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +010022#include <services/rmm_core_manifest.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020023#if SPM_MM
Paul Beesleyaeaa2252019-10-15 10:57:42 +000024#include <services/spm_mm_partition.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020025#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000026
Manish V Badarkheed9653f2020-08-04 17:09:10 +010027#include <plat/arm/common/arm_config.h>
28#include <plat/arm/common/plat_arm.h>
29#include <plat/common/platform.h>
30
Roberto Vargas1af540e2018-02-12 12:36:17 +000031#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
Achin Gupta27573c52015-11-03 14:18:34 +000033/* Defines for GIC Driver build time selection */
34#define FVP_GICV2 1
35#define FVP_GICV3 2
Achin Gupta27573c52015-11-03 14:18:34 +000036
Soby Mathew32904472024-03-26 17:16:00 +000037/* Defines for RMM Console*/
38#define FVP_RMM_CONSOLE_BASE UL(0x1c0c0000)
39#define FVP_RMM_CONSOLE_BAUD UL(115200)
40#define FVP_RMM_CONSOLE_CLK_IN_HZ UL(14745600)
41#define FVP_RMM_CONSOLE_NAME "pl011"
42
43#define FVP_RMM_CONSOLE_COUNT UL(1)
44
Achin Gupta4f6ad662013-10-25 09:08:21 +010045/*******************************************************************************
Dan Handley60eea552015-03-19 19:17:53 +000046 * arm_config holds the characteristics of the differences between the three FVP
47 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigiri6355f232016-02-15 11:54:14 +000048 * at each boot stage by the primary before enabling the MMU (to allow
49 * interconnect configuration) & used thereafter. Each BL will have its own copy
50 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010051 ******************************************************************************/
Dan Handley60eea552015-03-19 19:17:53 +000052arm_config_t arm_config;
Soby Mathewd0ecd972014-09-03 17:48:44 +010053
54#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
55 DEVICE0_SIZE, \
56 MT_DEVICE | MT_RW | MT_SECURE)
57
58#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
59 DEVICE1_SIZE, \
60 MT_DEVICE | MT_RW | MT_SECURE)
61
Manish V Badarkhef98630f2021-01-24 03:26:50 +000062#if FVP_GICR_REGION_PROTECTION
63#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
64 BASE_GICD_SIZE, \
65 MT_DEVICE | MT_RW | MT_SECURE)
66
67/* Map all core's redistributor memory as read-only. After boots up,
68 * per-core map its redistributor memory as read-write */
69#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
70 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
71 MT_DEVICE | MT_RO | MT_SECURE)
72#endif /* FVP_GICR_REGION_PROTECTION */
73
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010074/*
75 * Need to be mapped with write permissions in order to set a new non-volatile
76 * counter value.
77 */
Juan Castillo95cfd4a2015-04-14 12:49:03 +010078#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
79 DEVICE2_SIZE, \
Antonio Nino Diazfe7de032016-05-20 14:14:16 +010080 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo95cfd4a2015-04-14 12:49:03 +010081
Harrison Mutai94c90ac2023-08-08 15:10:07 +010082#if TRANSFER_LIST
83#ifdef FW_NS_HANDOFF_BASE
Harrison Mutaia5566f62023-12-01 15:50:00 +000084#define MAP_FW_NS_HANDOFF \
85 MAP_REGION_FLAT(FW_NS_HANDOFF_BASE, PLAT_ARM_FW_HANDOFF_SIZE, \
86 MT_MEMORY | MT_RW | MT_NS)
87#endif
88#ifdef PLAT_ARM_EL3_FW_HANDOFF_BASE
89#define MAP_EL3_FW_HANDOFF \
90 MAP_REGION_FLAT(PLAT_ARM_EL3_FW_HANDOFF_BASE, \
91 PLAT_ARM_FW_HANDOFF_SIZE, MT_MEMORY | MT_RW | EL3_PAS)
Harrison Mutai94c90ac2023-08-08 15:10:07 +010092#endif
93#endif
94
Jon Medhurst38aa76a2014-02-26 16:27:53 +000095/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +010096 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas0916c382018-10-19 16:44:18 +010097 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
98 * of mapping it.
Jon Medhurst38aa76a2014-02-26 16:27:53 +000099 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900100#ifdef IMAGE_BL1
Dan Handley60eea552015-03-19 19:17:53 +0000101const mmap_region_t plat_arm_mmap[] = {
102 ARM_MAP_SHARED_RAM,
Manish V Badarkhe79d8be32021-06-16 16:50:43 +0100103 V2M_MAP_FLASH0_RO,
Dan Handley60eea552015-03-19 19:17:53 +0000104 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100105 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000106#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100107 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000108#endif
Yatharth Kochar436223d2015-10-11 14:14:55 +0100109#if TRUSTED_BOARD_BOOT
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100110 /* To access the Root of Trust Public Key registers. */
111 MAP_DEVICE2,
112 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar436223d2015-10-11 14:14:55 +0100113 ARM_MAP_NS_DRAM1,
114#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000115 {0}
116};
Soby Mathewd0ecd972014-09-03 17:48:44 +0100117#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900118#ifdef IMAGE_BL2
Dan Handley60eea552015-03-19 19:17:53 +0000119const mmap_region_t plat_arm_mmap[] = {
120 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +0100121 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +0000122 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100123 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000124#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100125 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000126#endif
Dan Handley60eea552015-03-19 19:17:53 +0000127 ARM_MAP_NS_DRAM1,
Julius Werner402b3cf2019-07-09 14:02:43 -0700128#ifdef __aarch64__
Roberto Vargasb09ba052017-08-08 11:27:20 +0100129 ARM_MAP_DRAM2,
130#endif
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000131 /*
132 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
133 */
Achin Gupta64758c92019-10-11 15:15:19 +0100134 ARM_MAP_TRUSTED_DRAM,
Manish V Badarkhe6b2e9612022-12-12 10:14:25 +0000135
136 /*
137 * Required to load Event Log in TZC secured memory
138 */
139#if MEASURED_BOOT && (defined(SPD_tspd) || defined(SPD_opteed) || \
140defined(SPD_spmd))
141 ARM_MAP_EVENT_LOG_DRAM1,
142#endif /* MEASURED_BOOT && (SPD_tspd || SPD_opteed || SPD_spmd) */
143
Zelalem Awekec8720722021-07-12 23:41:05 -0500144#if ENABLE_RME
145 ARM_MAP_RMM_DRAM,
146 ARM_MAP_GPT_L1_DRAM,
147#endif /* ENABLE_RME */
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100148#ifdef SPD_tspd
Dan Handley60eea552015-03-19 19:17:53 +0000149 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100150#endif
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100151#if TRUSTED_BOARD_BOOT
152 /* To access the Root of Trust Public Key registers. */
153 MAP_DEVICE2,
John Tsichritzisba597da2018-07-30 13:41:52 +0100154#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000155
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600156#if CRYPTO_SUPPORT && !RESET_TO_BL2
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000157 /*
158 * To access shared the Mbed TLS heap while booting the
159 * system with Crypto support
160 */
161 ARM_MAP_BL1_RW,
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600162#endif /* CRYPTO_SUPPORT && !RESET_TO_BL2 */
Marc Bonnici44639ab2021-11-29 16:59:02 +0000163#if SPM_MM || SPMC_AT_EL3
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000164 ARM_SP_IMAGE_MMAP,
165#endif
David Wang4518dd92016-03-07 11:02:57 +0800166#if ARM_BL31_IN_DRAM
167 ARM_MAP_BL31_SEC_DRAM,
168#endif
Jens Wiklander810d9212017-08-25 10:07:20 +0200169#ifdef SPD_opteed
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100170 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander810d9212017-08-25 10:07:20 +0200171 ARM_OPTEE_PAGEABLE_LOAD_MEM,
172#endif
Harrison Mutaia5566f62023-12-01 15:50:00 +0000173#ifdef MAP_EL3_FW_HANDOFF
174 MAP_EL3_FW_HANDOFF,
175#endif
176 { 0 }
Soby Mathewd0ecd972014-09-03 17:48:44 +0100177};
178#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900179#ifdef IMAGE_BL2U
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100180const mmap_region_t plat_arm_mmap[] = {
181 MAP_DEVICE0,
182 V2M_MAP_IOFPGA,
183 {0}
184};
185#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900186#ifdef IMAGE_BL31
Dan Handley60eea552015-03-19 19:17:53 +0000187const mmap_region_t plat_arm_mmap[] = {
188 ARM_MAP_SHARED_RAM,
Ambroise Vincent992f0912019-07-12 13:47:03 +0100189#if USE_DEBUGFS
190 /* Required by devfip, can be removed if devfip is not used */
191 V2M_MAP_FLASH0_RW,
192#endif /* USE_DEBUGFS */
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100193 ARM_MAP_EL3_TZC_DRAM,
Dan Handley60eea552015-03-19 19:17:53 +0000194 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100195 MAP_DEVICE0,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000196#if FVP_GICR_REGION_PROTECTION
197 MAP_GICD_MEM,
198 MAP_GICR_MEM,
199#else
Soby Mathewd0ecd972014-09-03 17:48:44 +0100200 MAP_DEVICE1,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000201#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasf1454032017-08-03 09:16:43 +0100202 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesley3f3c3412019-09-16 11:29:03 +0000203#if SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000204 ARM_SPM_BUF_EL3_MMAP,
205#endif
Zelalem Awekec8720722021-07-12 23:41:05 -0500206#if ENABLE_RME
207 ARM_MAP_GPT_L1_DRAM,
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000208 ARM_MAP_EL3_RMM_SHARED_MEM,
Zelalem Awekec8720722021-07-12 23:41:05 -0500209#endif
Harrison Mutai94c90ac2023-08-08 15:10:07 +0100210#ifdef MAP_FW_NS_HANDOFF
211 MAP_FW_NS_HANDOFF,
212#endif
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000213#if defined(MAP_EL3_FW_HANDOFF) && !RESET_TO_BL31
Harrison Mutaia5566f62023-12-01 15:50:00 +0000214 MAP_EL3_FW_HANDOFF,
215#endif
216 { 0 }
Soby Mathewd0ecd972014-09-03 17:48:44 +0100217};
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000218
Paul Beesley3f3c3412019-09-16 11:29:03 +0000219#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000220const mmap_region_t plat_arm_secure_partition_mmap[] = {
221 V2M_MAP_IOFPGA_EL0, /* for the UART */
levi.yun9fb76762024-05-16 11:18:20 +0100222 V2M_MAP_SECURE_SYSTEMREG_EL0, /* for initializing flash */
223#if PSA_FWU_SUPPORT
224 V2M_MAP_FLASH0_RW_EL0, /* for firmware update service in standalone mm */
225#endif
226 V2M_MAP_FLASH1_RW_EL0, /* for secure variable service in standalone mm */
Elyes Haouas9a90d722023-02-13 10:05:41 +0100227 MAP_REGION_FLAT(DEVICE0_BASE,
228 DEVICE0_SIZE,
Sandrine Bailleuxc4fa1732018-01-12 15:50:12 +0100229 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000230 ARM_SP_IMAGE_MMAP,
231 ARM_SP_IMAGE_NS_BUF_MMAP,
232 ARM_SP_IMAGE_RW_MMAP,
233 ARM_SPM_BUF_EL0_MMAP,
234 {0}
235};
236#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100237#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900238#ifdef IMAGE_BL32
Dan Handley60eea552015-03-19 19:17:53 +0000239const mmap_region_t plat_arm_mmap[] = {
Julius Werner402b3cf2019-07-09 14:02:43 -0700240#ifndef __aarch64__
Soby Mathew877cf3f2016-07-11 14:13:56 +0100241 ARM_MAP_SHARED_RAM,
Joel Hutton950c6952018-03-15 11:33:44 +0000242 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew877cf3f2016-07-11 14:13:56 +0100243#endif
Dan Handley60eea552015-03-19 19:17:53 +0000244 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100245 MAP_DEVICE0,
246 MAP_DEVICE1,
247 {0}
248};
249#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000250
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500251#ifdef IMAGE_RMM
252const mmap_region_t plat_arm_mmap[] = {
253 V2M_MAP_IOFPGA,
254 MAP_DEVICE0,
255 MAP_DEVICE1,
256 {0}
257};
258#endif
259
Dan Handley60eea552015-03-19 19:17:53 +0000260ARM_CASSERT_MMAP
Soby Mathewce412502015-01-22 11:22:22 +0000261
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100262#if FVP_INTERCONNECT_DRIVER != FVP_CCN
263static const int fvp_cci400_map[] = {
264 PLAT_FVP_CCI400_CLUS0_SL_PORT,
265 PLAT_FVP_CCI400_CLUS1_SL_PORT,
266};
267
268static const int fvp_cci5xx_map[] = {
269 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
270 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
271};
272
273static unsigned int get_interconnect_master(void)
274{
275 unsigned int master;
276 u_register_t mpidr;
277
278 mpidr = read_mpidr_el1();
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000279 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100280 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
281
282 assert(master < FVP_CLUSTER_COUNT);
283 return master;
284}
285#endif
Dan Handley60eea552015-03-19 19:17:53 +0000286
Paul Beesley3f3c3412019-09-16 11:29:03 +0000287#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000288/*
289 * Boot information passed to a secure partition during initialisation. Linear
290 * indices in MP information will be filled at runtime.
291 */
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000292static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000293 [0] = {0x80000000, 0},
294 [1] = {0x80000001, 0},
295 [2] = {0x80000002, 0},
296 [3] = {0x80000003, 0},
297 [4] = {0x80000100, 0},
298 [5] = {0x80000101, 0},
299 [6] = {0x80000102, 0},
300 [7] = {0x80000103, 0},
301};
302
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000303const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000304 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
305 .h.version = VERSION_1,
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000306 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000307 .h.attr = 0,
308 .sp_mem_base = ARM_SP_IMAGE_BASE,
309 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
310 .sp_image_base = ARM_SP_IMAGE_BASE,
311 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
312 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100313 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000314 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
315 .sp_image_size = ARM_SP_IMAGE_SIZE,
316 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
317 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100318 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000319 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
320 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
321 .num_cpus = PLATFORM_CORE_COUNT,
322 .mp_info = &sp_mp_info[0],
323};
324
325const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
326{
327 return plat_arm_secure_partition_mmap;
328}
329
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000330const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000331 void *cookie)
332{
333 return &plat_arm_secure_partition_boot_info;
334}
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000335#endif
336
Achin Gupta4f6ad662013-10-25 09:08:21 +0100337/*******************************************************************************
338 * A single boot loader stack is expected to work on both the Foundation FVP
339 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
340 * SYS_ID register provides a mechanism for detecting the differences between
341 * these platforms. This information is stored in a per-BL array to allow the
342 * code to take the correct path.Per BL platform configuration.
343 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100344void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345{
Soby Mathewadd40352014-08-14 12:49:05 +0100346 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100347
Dan Handley60eea552015-03-19 19:17:53 +0000348 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
349 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
350 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
351 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
352 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353
Andrew Thoelke90e31472014-06-26 14:27:26 +0100354 if (arch != ARCH_MODEL) {
355 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000356 panic();
Andrew Thoelke90e31472014-06-26 14:27:26 +0100357 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100358
359 /*
360 * The build field in the SYS_ID tells which variant of the GIC
361 * memory is implemented by the model.
362 */
363 switch (bld) {
364 case BLD_GIC_VE_MMAP:
Soby Mathew21a39732016-01-13 17:06:00 +0000365 ERROR("Legacy Versatile Express memory map for GIC peripheral"
366 " is not supported\n");
Achin Gupta27573c52015-11-03 14:18:34 +0000367 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100368 break;
369 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100370 break;
371 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100372 ERROR("Unsupported board build %x\n", bld);
373 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374 }
375
376 /*
377 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
378 * for the Foundation FVP.
379 */
380 switch (hbi) {
Dan Handley60eea552015-03-19 19:17:53 +0000381 case HBI_FOUNDATION_FVP:
Dan Handley60eea552015-03-19 19:17:53 +0000382 arm_config.flags = 0;
Andrew Thoelke90e31472014-06-26 14:27:26 +0100383
384 /*
385 * Check for supported revisions of Foundation FVP
386 * Allow future revisions to run but emit warning diagnostic
387 */
388 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000389 case REV_FOUNDATION_FVP_V2_0:
390 case REV_FOUNDATION_FVP_V2_1:
391 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +0100392 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100393 break;
394 default:
395 WARN("Unrecognized Foundation FVP revision %x\n", rev);
396 break;
397 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100398 break;
Dan Handley60eea552015-03-19 19:17:53 +0000399 case HBI_BASE_FVP:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100400 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100401
402 /*
403 * Check for supported revisions
404 * Allow future revisions to run but emit warning diagnostic
405 */
406 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000407 case REV_BASE_FVP_V0:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100408 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
409 break;
410 case REV_BASE_FVP_REVC:
Isla Mitchell84316352017-08-17 12:25:34 +0100411 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100412 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100413 break;
414 default:
415 WARN("Unrecognized Base FVP revision %x\n", rev);
416 break;
417 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100418 break;
419 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100420 ERROR("Unsupported board HBI number 0x%x\n", hbi);
421 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100422 }
Isla Mitchell84316352017-08-17 12:25:34 +0100423
424 /*
425 * We assume that the presence of MT bit, and therefore shifted
426 * affinities, is uniform across the platform: either all CPUs, or no
427 * CPUs implement it.
428 */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000429 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchell84316352017-08-17 12:25:34 +0100430 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100431}
432
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000433
Daniel Boulby4d010d02018-09-18 13:26:03 +0100434void __init fvp_interconnect_init(void)
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100435{
Soby Mathew71237872016-03-24 10:12:42 +0000436#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100437 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000438 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100439 panic();
Soby Mathew71237872016-03-24 10:12:42 +0000440 }
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100441
442 plat_arm_interconnect_init();
443#else
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000444 uintptr_t cci_base = 0U;
445 const int *cci_map = NULL;
446 unsigned int map_size = 0U;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100447
448 /* Initialize the right interconnect */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000449 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100450 cci_base = PLAT_FVP_CCI5XX_BASE;
451 cci_map = fvp_cci5xx_map;
452 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000453 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100454 cci_base = PLAT_FVP_CCI400_BASE;
455 cci_map = fvp_cci400_map;
456 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000457 } else {
458 return;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100459 }
460
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000461 assert(cci_base != 0U);
462 assert(cci_map != NULL);
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100463 cci_init(cci_base, cci_map, map_size);
464#endif
Dan Handleycae3ef92014-08-04 16:11:15 +0100465}
466
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000467void fvp_interconnect_enable(void)
Dan Handleycae3ef92014-08-04 16:11:15 +0100468{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100469#if FVP_INTERCONNECT_DRIVER == FVP_CCN
470 plat_arm_interconnect_enter_coherency();
471#else
472 unsigned int master;
473
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000474 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
475 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100476 master = get_interconnect_master();
477 cci_enable_snoop_dvm_reqs(master);
478 }
479#endif
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000480}
481
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000482void fvp_interconnect_disable(void)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000483{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100484#if FVP_INTERCONNECT_DRIVER == FVP_CCN
485 plat_arm_interconnect_exit_coherency();
486#else
487 unsigned int master;
488
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000489 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
490 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100491 master = get_interconnect_master();
492 cci_disable_snoop_dvm_reqs(master);
493 }
494#endif
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100495}
John Tsichritzisba597da2018-07-30 13:41:52 +0100496
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000497#if CRYPTO_SUPPORT
John Tsichritzisba597da2018-07-30 13:41:52 +0100498int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
499{
500 assert(heap_addr != NULL);
501 assert(heap_size != NULL);
502
503 return arm_get_mbedtls_heap(heap_addr, heap_size);
504}
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000505#endif /* CRYPTO_SUPPORT */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100506
507void fvp_timer_init(void)
508{
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500509#if USE_SP804_TIMER
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100510 /* Enable the clock override for SP804 timer 0, which means that no
511 * clock dividers are applied and the raw (35MHz) clock will be used.
512 */
513 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
514
515 /* Initialize delay timer driver using SP804 dual timer 0 */
516 sp804_timer_init(V2M_SP804_TIMER0_BASE,
517 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
518#else
519 generic_delay_timer_init();
520
521 /* Enable System level generic timer */
522 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
523 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500524#endif /* USE_SP804_TIMER */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100525}
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100526
527/*****************************************************************************
528 * plat_is_smccc_feature_available() - This function checks whether SMCCC
529 * feature is availabile for platform.
530 * @fid: SMCCC function id
531 *
532 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
533 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
534 *****************************************************************************/
535int32_t plat_is_smccc_feature_available(u_register_t fid)
536{
537 switch (fid) {
538 case SMCCC_ARCH_SOC_ID:
539 return SMC_ARCH_CALL_SUCCESS;
540 default:
541 return SMC_ARCH_CALL_NOT_SUPPORTED;
542 }
543}
544
545/* Get SOC version */
546int32_t plat_get_soc_version(void)
547{
548 return (int32_t)
Yann Gautierdfff4682021-05-20 14:57:34 +0200549 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
550 ARM_SOC_IDENTIFICATION_CODE) |
551 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100552}
553
554/* Get SOC revision */
555int32_t plat_get_soc_revision(void)
556{
557 unsigned int sys_id;
558
559 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautierdfff4682021-05-20 14:57:34 +0200560 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
561 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100562}
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000563
564#if ENABLE_RME
565/*
566 * Get a pointer to the RMM-EL3 Shared buffer and return it
567 * through the pointer passed as parameter.
568 *
569 * This function returns the size of the shared buffer.
570 */
571size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared)
572{
573 *shared = (uintptr_t)RMM_SHARED_BASE;
574
575 return (size_t)RMM_SHARED_SIZE;
576}
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100577
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000578int plat_rmmd_load_manifest(struct rmm_manifest *manifest)
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100579{
Soby Mathew32904472024-03-26 17:16:00 +0000580 uint64_t checksum, num_banks, num_consoles;
AlexeiFedorov82685902022-12-29 15:57:40 +0000581 struct ns_dram_bank *bank_ptr;
Soby Mathew32904472024-03-26 17:16:00 +0000582 struct console_info *console_ptr;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000583
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100584 assert(manifest != NULL);
585
AlexeiFedorov82685902022-12-29 15:57:40 +0000586 /* Get number of DRAM banks */
587 num_banks = FCONF_GET_PROPERTY(hw_config, dram_layout, num_banks);
588 assert(num_banks <= ARM_DRAM_NUM_BANKS);
589
Soby Mathew32904472024-03-26 17:16:00 +0000590 /* Set number of consoles */
591 num_consoles = FVP_RMM_CONSOLE_COUNT;
592
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100593 manifest->version = RMMD_MANIFEST_VERSION;
Javier Almansa Sobrinodc0ca642022-12-01 17:20:45 +0000594 manifest->padding = 0U; /* RES0 */
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100595 manifest->plat_data = (uintptr_t)NULL;
AlexeiFedorov82685902022-12-29 15:57:40 +0000596 manifest->plat_dram.num_banks = num_banks;
Soby Mathew32904472024-03-26 17:16:00 +0000597 manifest->plat_console.num_consoles = num_consoles;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000598
AlexeiFedorov82685902022-12-29 15:57:40 +0000599 /*
Soby Mathew32904472024-03-26 17:16:00 +0000600 * Boot Manifest structure illustration, with two dram banks and
601 * a single console.
AlexeiFedorov82685902022-12-29 15:57:40 +0000602 *
Soby Mathew32904472024-03-26 17:16:00 +0000603 * +----------------------------------------+
604 * | offset | field | comment |
605 * +--------+----------------+--------------+
606 * | 0 | version | 0x00000003 |
607 * +--------+----------------+--------------+
608 * | 4 | padding | 0x00000000 |
609 * +--------+----------------+--------------+
610 * | 8 | plat_data | NULL |
611 * +--------+----------------+--------------+
612 * | 16 | num_banks | |
613 * +--------+----------------+ |
614 * | 24 | banks | plat_dram |
615 * +--------+----------------+ |
616 * | 32 | checksum | |
617 * +--------+----------------+--------------+
618 * | 40 | num_consoles | |
619 * +--------+----------------+ |
620 * | 48 | consoles | plat_console |
621 * +--------+----------------+ |
622 * | 56 | checksum | |
623 * +--------+----------------+--------------+
624 * | 64 | base 0 | |
625 * +--------+----------------+ bank[0] |
626 * | 72 | size 0 | |
627 * +--------+----------------+--------------+
628 * | 80 | base 1 | |
629 * +--------+----------------+ bank[1] |
630 * | 88 | size 1 | |
631 * +--------+----------------+--------------+
632 * | 96 | base | |
633 * +--------+----------------+ |
634 * | 104 | map_pages | |
635 * +--------+----------------+ |
636 * | 112 | name | |
637 * +--------+----------------+ consoles[0] |
638 * | 120 | clk_in_hz | |
639 * +--------+----------------+ |
640 * | 128 | baud_rate | |
641 * +--------+----------------+ |
642 * | 136 | flags | |
643 * +--------+----------------+--------------+
AlexeiFedorov82685902022-12-29 15:57:40 +0000644 */
Soby Mathew32904472024-03-26 17:16:00 +0000645
AlexeiFedorov82685902022-12-29 15:57:40 +0000646 bank_ptr = (struct ns_dram_bank *)
Soby Mathew32904472024-03-26 17:16:00 +0000647 (((uintptr_t)manifest) + sizeof(*manifest));
648 console_ptr = (struct console_info *)
649 ((uintptr_t)bank_ptr + (num_banks * sizeof(*bank_ptr)));
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000650
AlexeiFedorov82685902022-12-29 15:57:40 +0000651 manifest->plat_dram.banks = bank_ptr;
Soby Mathew32904472024-03-26 17:16:00 +0000652 manifest->plat_console.consoles = console_ptr;
653
654 /* Ensure the manifest is not larger than the shared buffer */
655 assert((sizeof(struct rmm_manifest) +
656 (sizeof(struct console_info) * manifest->plat_console.num_consoles) +
657 (sizeof(struct ns_dram_bank) * manifest->plat_dram.num_banks)) <= ARM_EL3_RMM_SHARED_SIZE);
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000658
AlexeiFedorov82685902022-12-29 15:57:40 +0000659 /* Calculate checksum of plat_dram structure */
660 checksum = num_banks + (uint64_t)bank_ptr;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000661
AlexeiFedorov82685902022-12-29 15:57:40 +0000662 /* Store FVP DRAM banks data in Boot Manifest */
663 for (unsigned long i = 0UL; i < num_banks; i++) {
664 uintptr_t base = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].base);
665 uint64_t size = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].size);
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000666
AlexeiFedorov82685902022-12-29 15:57:40 +0000667 bank_ptr[i].base = base;
668 bank_ptr[i].size = size;
669
670 /* Update checksum */
671 checksum += base + size;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000672 }
673
AlexeiFedorov82685902022-12-29 15:57:40 +0000674 /* Checksum must be 0 */
675 manifest->plat_dram.checksum = ~checksum + 1UL;
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100676
Soby Mathew32904472024-03-26 17:16:00 +0000677 /* Calculate the checksum of the plat_consoles structure */
678 checksum = num_consoles + (uint64_t)console_ptr;
679
680 /* Zero out the console info struct */
681 memset((void *)console_ptr, '\0', sizeof(struct console_info) * num_consoles);
682
683 console_ptr[0].map_pages = 1;
684 console_ptr[0].base = FVP_RMM_CONSOLE_BASE;
685 console_ptr[0].clk_in_hz = FVP_RMM_CONSOLE_CLK_IN_HZ;
686 console_ptr[0].baud_rate = FVP_RMM_CONSOLE_BAUD;
687
688 strlcpy(console_ptr[0].name, FVP_RMM_CONSOLE_NAME, RMM_CONSOLE_MAX_NAME_LEN-1UL);
689
690 /* Update checksum */
691 checksum += console_ptr[0].base + console_ptr[0].map_pages +
692 console_ptr[0].clk_in_hz + console_ptr[0].baud_rate;
693
694 /* Checksum must be 0 */
695 manifest->plat_console.checksum = ~checksum + 1UL;
696
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100697 return 0;
698}
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000699#endif /* ENABLE_RME */