blob: 657366b9e5d146e684d55246e456ce718566fb85 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Yann Gautierae770fe2024-01-16 19:39:31 +01002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley97043ac2014-04-09 13:14:54 +010011#include <arch.h>
Alexei Fedoroved108b52019-09-13 14:11:59 +010012#include <arch_features.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010013#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000014#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <drivers/auth/auth_mod.h>
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +000018#include <drivers/auth/crypto_mod.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <drivers/console.h>
thagon01-armed8f06d2023-07-12 10:43:58 -050020#include <lib/bootmarker_capture.h>
Boyan Karatotev6bb96fa2023-01-27 09:37:07 +000021#include <lib/cpus/errata.h>
thagon01-armed8f06d2023-07-12 10:43:58 -050022#include <lib/pmf/pmf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000023#include <lib/utils.h>
24#include <plat/common/platform.h>
Antonio Nino Diaz085e80e2018-03-21 10:49:27 +000025#include <smccc_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000026#include <tools_share/uuid.h>
27
Isla Mitchell2a4b4b72017-07-11 14:54:08 +010028#include "bl1_private.h"
Yatharth Kochar48bfb882015-10-10 19:06:53 +010029
Yatharth Kochar7baff112015-10-09 18:06:13 +010030static void bl1_load_bl2(void);
Vikram Kanigiri29fb9052014-05-15 18:27:15 +010031
Alexei Fedorov530ceda2019-10-01 13:58:23 +010032#if ENABLE_PAUTH
33uint64_t bl1_apiakey[2];
34#endif
35
thagon01-armed8f06d2023-07-12 10:43:58 -050036#if ENABLE_RUNTIME_INSTRUMENTATION
37 PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
38 BL_TOTAL_IDS, PMF_DUMP_ENABLE)
39#endif
40
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010041/*******************************************************************************
Soby Mathew101d01e2018-01-10 12:51:34 +000042 * Helper utility to calculate the BL2 memory layout taking into consideration
43 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010044 ******************************************************************************/
Soby Mathew101d01e2018-01-10 12:51:34 +000045void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
46 meminfo_t *bl2_mem_layout)
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010047{
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010048 assert(bl1_mem_layout != NULL);
49 assert(bl2_mem_layout != NULL);
50
Yatharth Kochar42019bf2016-09-12 16:10:33 +010051 /*
52 * Remove BL1 RW data from the scope of memory visible to BL2.
53 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
54 */
55 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
56 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
57 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010058
Deepika Bhavnaniee006a72019-09-03 21:51:09 +030059 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010060}
Vikram Kanigiri29fb9052014-05-15 18:27:15 +010061
62/*******************************************************************************
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000063 * Setup function for BL1.
64 ******************************************************************************/
65void bl1_setup(void)
66{
Yann Gautierae770fe2024-01-16 19:39:31 +010067 /* Enable early console if EARLY_CONSOLE flag is enabled */
68 plat_setup_early_console();
69
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000070 /* Perform early platform-specific setup */
71 bl1_early_platform_setup();
72
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000073 /* Perform late platform-specific setup */
74 bl1_plat_arch_setup();
Alexei Fedoroved108b52019-09-13 14:11:59 +010075
76#if CTX_INCLUDE_PAUTH_REGS
77 /*
78 * Assert that the ARMv8.3-PAuth registers are present or an access
79 * fault will be triggered when they are being saved or restored.
80 */
81 assert(is_armv8_3_pauth_present());
82#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000083}
84
85/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010086 * Function to perform late architectural and platform specific initialization.
Yatharth Kochar7baff112015-10-09 18:06:13 +010087 * It also queries the platform to load and run next BL image. Only called
88 * by the primary cpu after a cold boot.
89 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010090void bl1_main(void)
91{
Yatharth Kochar7baff112015-10-09 18:06:13 +010092 unsigned int image_id;
93
thagon01-armed8f06d2023-07-12 10:43:58 -050094#if ENABLE_RUNTIME_INSTRUMENTATION
95 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
96#endif
97
Dan Handley6ad2e462014-07-29 17:14:00 +010098 /* Announce our arrival */
99 NOTICE(FIRMWARE_WELCOME_STR);
100 NOTICE("BL1: %s\n", version_string);
101 NOTICE("BL1: %s\n", build_message);
102
John Powell3443a702020-03-20 14:21:05 -0500103 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley6ad2e462014-07-29 17:14:00 +0100104
Jeenu Viswambharan10bcd762017-01-03 11:01:51 +0000105 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100106
Antonio Nino Diazaa613682017-03-22 15:48:51 +0000107#if ENABLE_ASSERTIONS
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100108 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109 /*
110 * Ensure that MMU/Caches and coherency are turned on
111 */
Julius Werner402b3cf2019-07-09 14:02:43 -0700112#ifdef __aarch64__
Dan Handleyce4c8202015-03-30 17:15:16 +0100113 val = read_sctlr_el3();
Julius Werner402b3cf2019-07-09 14:02:43 -0700114#else
115 val = read_sctlr();
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100116#endif
John Powell3443a702020-03-20 14:21:05 -0500117 assert((val & SCTLR_M_BIT) != 0);
118 assert((val & SCTLR_C_BIT) != 0);
119 assert((val & SCTLR_I_BIT) != 0);
Dan Handleyce4c8202015-03-30 17:15:16 +0100120 /*
121 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
122 * provided platform value
123 */
124 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
125 /*
126 * If CWG is zero, then no CWG information is available but we can
127 * at least check the platform value is less than the architectural
128 * maximum.
129 */
130 if (val != 0)
131 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
132 else
133 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diazaa613682017-03-22 15:48:51 +0000134#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135
136 /* Perform remaining generic architectural setup from EL3 */
137 bl1_arch_setup();
138
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +0000139 crypto_mod_init();
140
Yatharth Kochar7baff112015-10-09 18:06:13 +0100141 /* Initialize authentication module */
142 auth_mod_init();
Yatharth Kochar7baff112015-10-09 18:06:13 +0100143
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100144 /* Initialize the measured boot */
145 bl1_plat_mboot_init();
146
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147 /* Perform platform setup in BL1. */
148 bl1_platform_setup();
149
Alexei Fedorov530ceda2019-10-01 13:58:23 +0100150#if ENABLE_PAUTH
151 /* Store APIAKey_EL1 key */
152 bl1_apiakey[0] = read_apiakeylo_el1();
153 bl1_apiakey[1] = read_apiakeyhi_el1();
154#endif /* ENABLE_PAUTH */
155
Yatharth Kochar7baff112015-10-09 18:06:13 +0100156 /* Get the image id of next image to load and run. */
157 image_id = bl1_plat_get_next_image_id();
158
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100159 /*
160 * We currently interpret any image id other than
161 * BL2_IMAGE_ID as the start of firmware update.
162 */
Yatharth Kochar7baff112015-10-09 18:06:13 +0100163 if (image_id == BL2_IMAGE_ID)
164 bl1_load_bl2();
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100165 else
166 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochar7baff112015-10-09 18:06:13 +0100167
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100168 /* Teardown the measured boot driver */
169 bl1_plat_mboot_finish();
170
Yatharth Kochar7baff112015-10-09 18:06:13 +0100171 bl1_prepare_next_image(image_id);
Antonio Nino Diaz0b326282017-02-16 16:17:19 +0000172
thagon01-armed8f06d2023-07-12 10:43:58 -0500173#if ENABLE_RUNTIME_INSTRUMENTATION
174 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
175#endif
176
Antonio Nino Diaz0b326282017-02-16 16:17:19 +0000177 console_flush();
Yatharth Kochar7baff112015-10-09 18:06:13 +0100178}
179
180/*******************************************************************************
181 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
182 * Called by the primary cpu after a cold boot.
183 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
184 * loader etc.
185 ******************************************************************************/
Roberto Vargasce3f9a62018-02-12 12:36:17 +0000186static void bl1_load_bl2(void)
Yatharth Kochar7baff112015-10-09 18:06:13 +0100187{
John Powell3443a702020-03-20 14:21:05 -0500188 image_desc_t *desc;
189 image_info_t *info;
Yatharth Kochar7baff112015-10-09 18:06:13 +0100190 int err;
191
192 /* Get the image descriptor */
John Powell3443a702020-03-20 14:21:05 -0500193 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
194 assert(desc != NULL);
Yatharth Kochar7baff112015-10-09 18:06:13 +0100195
196 /* Get the image info */
John Powell3443a702020-03-20 14:21:05 -0500197 info = &desc->image_info;
Juan Castillo16948ae2015-04-13 17:36:19 +0100198 INFO("BL1: Loading BL2\n");
199
Soby Mathew566034f2018-02-08 17:45:12 +0000200 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powell3443a702020-03-20 14:21:05 -0500201 if (err != 0) {
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900202 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
203 plat_error_handler(err);
204 }
205
John Powell3443a702020-03-20 14:21:05 -0500206 err = load_auth_image(BL2_IMAGE_ID, info);
207 if (err != 0) {
Dan Handley6ad2e462014-07-29 17:14:00 +0100208 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100209 plat_error_handler(err);
Vikram Kanigiri4112bfa2014-04-15 18:08:08 +0100210 }
Juan Castillo01df3c12015-01-07 13:49:59 +0000211
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900212 /* Allow platform to handle image information. */
Soby Mathew566034f2018-02-08 17:45:12 +0000213 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powell3443a702020-03-20 14:21:05 -0500214 if (err != 0) {
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900215 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
216 plat_error_handler(err);
217 }
218
Yatharth Kochar7baff112015-10-09 18:06:13 +0100219 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220}
221
222/*******************************************************************************
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100223 * Function called just before handing over to the next BL to inform the user
224 * about the boot progress. In debug mode, also print details about the BL
225 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226 ******************************************************************************/
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100227void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228{
Julius Werner402b3cf2019-07-09 14:02:43 -0700229#ifdef __aarch64__
Juan Castillod1786372015-12-14 09:35:25 +0000230 NOTICE("BL1: Booting BL31\n");
Julius Werner402b3cf2019-07-09 14:02:43 -0700231#else
232 NOTICE("BL1: Booting BL32\n");
233#endif /* __aarch64__ */
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100234 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100235}
Sandrine Bailleux35e8c762015-11-10 10:01:19 +0000236
237#if SPIN_ON_BL1_EXIT
238void print_debug_loop_message(void)
239{
240 NOTICE("BL1: Debug loop, spinning forever\n");
241 NOTICE("BL1: Please connect the debugger to continue\n");
242}
243#endif
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100244
245/*******************************************************************************
246 * Top level handler for servicing BL1 SMCs.
247 ******************************************************************************/
Zelalem2fe75a22020-02-12 10:37:03 -0600248u_register_t bl1_smc_handler(unsigned int smc_fid,
249 u_register_t x1,
250 u_register_t x2,
251 u_register_t x3,
252 u_register_t x4,
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100253 void *cookie,
254 void *handle,
255 unsigned int flags)
256{
Jimmy Brissona14988c2020-08-04 16:27:51 -0500257 /* BL1 Service UUID */
258 DEFINE_SVC_UUID2(bl1_svc_uid,
259 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
260 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
261
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100262
263#if TRUSTED_BOARD_BOOT
264 /*
265 * Dispatch FWU calls to FWU SMC handler and return its return
266 * value
267 */
268 if (is_fwu_fid(smc_fid)) {
269 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
270 handle, flags);
271 }
272#endif
273
274 switch (smc_fid) {
275 case BL1_SMC_CALL_COUNT:
276 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
277
278 case BL1_SMC_UID:
279 SMC_UUID_RET(handle, bl1_svc_uid);
280
281 case BL1_SMC_VERSION:
282 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
283
284 default:
John Powell3443a702020-03-20 14:21:05 -0500285 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
286 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100287 }
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100288}
dp-arma4409002017-02-15 11:07:55 +0000289
290/*******************************************************************************
291 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
292 * compliance when invoking bl1_smc_handler.
293 ******************************************************************************/
Zelalem2fe75a22020-02-12 10:37:03 -0600294u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-arma4409002017-02-15 11:07:55 +0000295 void *cookie,
296 void *handle,
297 unsigned int flags)
298{
Zelalem2fe75a22020-02-12 10:37:03 -0600299 u_register_t x1, x2, x3, x4;
dp-arma4409002017-02-15 11:07:55 +0000300
Zelalem466bb282020-02-05 14:12:39 -0600301 assert(handle != NULL);
dp-arma4409002017-02-15 11:07:55 +0000302
303 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
304 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
305}