blob: b5814bba791bc2ef5fdd4b9882fbf1b28faeec1e [file] [log] [blame]
Paul Beesley43f35ef2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01873d4242020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
Juan Pablo Conde14c27f82024-04-03 13:18:40 -050026 zero at all but the highest implemented exception level. External
27 memory-mapped debug accesses are unaffected by this control.
28 The default value is 1 for all platforms.
johpow01873d4242020-10-02 13:41:11 -050029
Paul Beesley43f35ef2019-05-29 13:59:40 +010030- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
31 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
32 ``aarch64``.
33
Alexei Fedorovf1821792020-12-07 16:38:53 +000034- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35 one or more feature modifiers. This option has the form ``[no]feature+...``
36 and defaults to ``none``. It translates into compiler option
37 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38 list of supported feature modifiers.
39
Paul Beesley43f35ef2019-05-29 13:59:40 +010040- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
41 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
42 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
43 :ref:`Firmware Design`.
44
45- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
46 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
47 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
48
Manish V Badarkheacd03f42023-06-27 11:40:21 +010049- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50 SP nodes in tb_fw_config.
51
52- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53 SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54
Paul Beesley43f35ef2019-05-29 13:59:40 +010055- ``BL2``: This is an optional build option which specifies the path to BL2
56 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
57 built.
58
59- ``BL2U``: This is an optional build option which specifies the path to
60 BL2U image. In this case, the BL2U in TF-A will not be built.
61
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060062- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
63 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
64 entrypoint) or 1 (CPU reset to BL2 entrypoint).
65 The default value is 0.
66
67- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
68 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
69 true in a 4-world system where RESET_TO_BL2 is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +010070
Balint Dobszay46789a72021-03-26 16:23:18 +010071- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
72 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
73
Paul Beesley43f35ef2019-05-29 13:59:40 +010074- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
75 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
76 the RW sections in RAM, while leaving the RO sections in place. This option
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060077 enable this use-case. For now, this option is only supported
78 when RESET_TO_BL2 is set to '1'.
Paul Beesley43f35ef2019-05-29 13:59:40 +010079
80- ``BL31``: This is an optional build option which specifies the path to
81 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
82 be built.
83
Robin van der Gracht616b3ce2023-09-12 11:16:23 +020084- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85 file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +010087
88- ``BL32``: This is an optional build option which specifies the path to
89 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
90 be built.
91
92- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
93 Trusted OS Extra1 image for the ``fip`` target.
94
95- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
96 Trusted OS Extra2 image for the ``fip`` target.
97
Robin van der Gracht616b3ce2023-09-12 11:16:23 +020098- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99 file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100101
Jaylyn Ren1b7f51e2024-08-02 11:58:23 +0100102- ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
103 It specifies the path to RMM binary for the ``fip`` target. If the RMM option
104 is not specified, TF-A builds the TRP to load and run at R-EL2.
105
Paul Beesley43f35ef2019-05-29 13:59:40 +0100106- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
107 ``fip`` target in case TF-A BL2 is used.
108
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200109- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110 file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100112
113- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
114 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
115 If enabled, it is needed to use a compiler that supports the option
116 ``-mbranch-protection``. Selects the branch protection features to use:
117- 0: Default value turns off all types of branch protection
118- 1: Enables all types of branch protection features
119- 2: Return address signing to its standard level
120- 3: Extend the signing to include leaf functions
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100121- 4: Turn on branch target identification mechanism
Paul Beesley43f35ef2019-05-29 13:59:40 +0100122
123 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
124 and resulting PAuth/BTI features.
125
126 +-------+--------------+-------+-----+
127 | Value | GCC option | PAuth | BTI |
128 +=======+==============+=======+=====+
129 | 0 | none | N | N |
130 +-------+--------------+-------+-----+
131 | 1 | standard | Y | Y |
132 +-------+--------------+-------+-----+
133 | 2 | pac-ret | Y | N |
134 +-------+--------------+-------+-----+
135 | 3 | pac-ret+leaf | Y | N |
136 +-------+--------------+-------+-----+
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100137 | 4 | bti | N | Y |
138 +-------+--------------+-------+-----+
Paul Beesley43f35ef2019-05-29 13:59:40 +0100139
Manish Pandey700e7682021-10-21 21:53:49 +0100140 This option defaults to 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100141 Note that Pointer Authentication is enabled for Non-secure world
142 irrespective of the value of this option if the CPU supports it.
143
144- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
145 compilation of each build. It must be set to a C string (including quotes
146 where applicable). Defaults to a string that contains the time and date of
147 the compilation.
148
149- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
150 build to be uniquely identified. Defaults to the current git commit id.
151
Grant Likely29214e92020-07-30 08:50:10 +0100152- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
153
Paul Beesley43f35ef2019-05-29 13:59:40 +0100154- ``CFLAGS``: Extra user options appended on the compiler's command line in
155 addition to the options set by the build system.
156
157- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
158 release several CPUs out of reset. It can take either 0 (several CPUs may be
159 brought up) or 1 (only one CPU will ever be brought up during cold reset).
160 Default is 0. If the platform always brings up a single CPU, there is no
161 need to distinguish between primary and secondary CPUs and the boot path can
162 be optimised. The ``plat_is_my_cpu_primary()`` and
163 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
164 to be implemented in this case.
165
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100166- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
167 Defaults to ``tbbr``.
168
Paul Beesley43f35ef2019-05-29 13:59:40 +0100169- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
170 register state when an unexpected exception occurs during execution of
171 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
172 this is only enabled for a debug build of the firmware.
173
174- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
175 certificate generation tool to create new keys in case no valid keys are
176 present or specified. Allowed options are '0' or '1'. Default is '1'.
177
178- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
179 the AArch32 system registers to be included when saving and restoring the
180 CPU context. The option must be set to 0 for AArch64-only platforms (that
181 is on hardware that does not implement AArch32, or at least not at EL1 and
182 higher ELs). Default value is 1.
183
184- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
185 registers to be included when saving and restoring the CPU context. Default
186 is 0.
187
Arvind Ram Prakash9acff282023-10-06 14:35:21 -0500188- ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
189 Memory System Resource Partitioning and Monitoring (MPAM)
190 registers to be included when saving and restoring the CPU context.
191 Default is '0'.
192
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000193- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
194 registers to be saved/restored when entering/exiting an EL2 execution
195 context. This flag can take values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000196 ``ENABLE_FEAT`` mechanism. Default value is 0.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000197
198- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
199 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
200 to be included when saving and restoring the CPU context as part of world
Andre Przywara641571c2023-11-23 16:40:13 +0000201 switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000202 mechanism. Default value is 0.
203
Paul Beesley43f35ef2019-05-29 13:59:40 +0100204 Note that Pointer Authentication is enabled for Non-secure world irrespective
205 of the value of this flag if the CPU supports it.
206
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500207- ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the
208 SVE registers to be included when saving and restoring the CPU context. Note
209 that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In
210 general, it is recommended to perform SVE context management in lower ELs
211 and skip in EL3 due to the additional cost of maintaining large data
212 structures to track the SVE state. Hence, the default value is 0.
213
Paul Beesley43f35ef2019-05-29 13:59:40 +0100214- ``DEBUG``: Chooses between a debug and release build. It can take either 0
215 (release) or 1 (debug) as values. 0 is the default.
216
Sumit Garg7cda17b2019-11-15 10:43:00 +0530217- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
218 authenticated decryption algorithm to be used to decrypt firmware/s during
219 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
220 this flag is ``none`` to disable firmware decryption which is an optional
Manish Pandey700e7682021-10-21 21:53:49 +0100221 feature as per TBBR.
Sumit Garg7cda17b2019-11-15 10:43:00 +0530222
Paul Beesley43f35ef2019-05-29 13:59:40 +0100223- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
224 of the binary image. If set to 1, then only the ELF image is built.
225 0 is the default.
226
Boyan Karatotev83a4dae2023-02-16 09:45:29 +0000227- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
228 PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000229 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Boyan Karatotev83a4dae2023-02-16 09:45:29 +0000230 mechanism. Default is ``0``.
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000231
Paul Beesley43f35ef2019-05-29 13:59:40 +0100232- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
233 Board Boot authentication at runtime. This option is meant to be enabled only
234 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
235 flag has to be enabled. 0 is the default.
236
237- ``E``: Boolean option to make warnings into errors. Default is 1.
238
Boyan Karatotev291be192022-12-07 10:26:48 +0000239 When specifying higher warnings levels (``W=1`` and higher), this option
240 defaults to 0. This is done to encourage contributors to use them, as they
241 are expected to produce warnings that would otherwise fail the build. New
242 contributions are still expected to build with ``W=0`` and ``E=1`` (the
243 default).
244
Yann Gautierae770fe2024-01-16 19:39:31 +0100245- ``EARLY_CONSOLE``: This option is used to enable early traces before default
246 console is properly setup. It introduces EARLY_* traces macros, that will
247 use the non-EARLY traces macros if the flag is enabled, or do nothing
248 otherwise. To use this feature, platforms will have to create the function
249 plat_setup_early_console().
250 Default is 0 (disabled)
251
Paul Beesley43f35ef2019-05-29 13:59:40 +0100252- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
253 the normal boot flow. It must specify the entry point address of the EL3
254 payload. Please refer to the "Booting an EL3 payload" section for more
255 details.
256
Chris Kay1fd685a2021-05-25 10:42:56 +0100257- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
258 (also known as group 1 counters). These are implementation-defined counters,
259 and as such require additional platform configuration. Default is 0.
260
Paul Beesley43f35ef2019-05-29 13:59:40 +0100261- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
262 are compiled out. For debug builds, this option defaults to 1, and calls to
263 ``assert()`` are left in place. For release builds, this option defaults to 0
264 and calls to ``assert()`` function are compiled out. This option can be set
265 independently of ``DEBUG``. It can also be used to hide any auxiliary code
266 that is only required for the assertion and does not fit in the assertion
267 itself.
268
Alexei Fedorov68c76082020-02-06 17:11:03 +0000269- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesley43f35ef2019-05-29 13:59:40 +0100270 dumps or not. It is supported in both AArch64 and AArch32. However, in
271 AArch32 the format of the frame records are not defined in the AAPCS and they
272 are defined by the implementation. This implementation of backtrace only
273 supports the format used by GCC when T32 interworking is disabled. For this
274 reason enabling this option in AArch32 will force the compiler to only
275 generate A32 code. This option is enabled by default only in AArch64 debug
276 builds, but this behaviour can be overridden in each platform's Makefile or
277 in the build command line.
278
Andre Przywara641571c2023-11-23 16:40:13 +0000279- ``ENABLE_FEAT``
280 The Arm architecture defines several architecture extension features,
281 named FEAT_xxx in the architecure manual. Some of those features require
282 setup code in higher exception levels, other features might be used by TF-A
283 code itself.
284 Most of the feature flags defined in the TF-A build system permit to take
285 the values 0, 1 or 2, with the following meaning:
286
287 ::
288
289 ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
290 ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
291 ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
292
293 When setting the flag to 0, the feature is disabled during compilation,
294 and the compiler's optimisation stage and the linker will try to remove
295 as much of this code as possible.
296 If it is defined to 1, the code will use the feature unconditionally, so the
297 CPU is expected to support that feature. The FEATURE_DETECTION debug
298 feature, if enabled, will verify this.
299 If the feature flag is set to 2, support for the feature will be compiled
300 in, but its existence will be checked at runtime, so it works on CPUs with
301 or without the feature. This is mostly useful for platforms which either
302 support multiple different CPUs, or where the CPU is configured at runtime,
303 like in emulators.
304
Andre Przywarad23acc92023-03-21 13:53:19 +0000305- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
306 extensions. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000307 ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
Andre Przywarad23acc92023-03-21 13:53:19 +0000308 available on v8.4 onwards. Some v8.2 implementations also implement an AMU
309 and this option can be used to enable this feature on those systems as well.
310 This flag can take the values 0 to 2, the default is 0.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000311
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000312- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
313 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
314 onwards. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000315 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000316
317- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
318 extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
319 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
320 optional feature available on Arm v8.0 onwards. This flag can take values
Andre Przywara641571c2023-11-23 16:40:13 +0000321 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000322 Default value is ``0``.
323
Sona Mathew30019d82023-10-25 16:48:19 -0500324- ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
325 extension. This feature is supported in AArch64 state only and is an optional
326 feature available in Arm v8.0 implementations.
327 ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
328 The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
329 mechanism. Default value is ``0``.
330
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500331- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
332 extension which allows the ability to implement more than 16 breakpoints
333 and/or watchpoints. This feature is mandatory from v8.9 and is optional
334 from v8.8. This flag can take the values of 0 to 2, to align with the
335 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
336
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000337- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
338 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
339 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
340 and upwards. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000341 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000342
343- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000344 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
345 Physical Offset register) during EL2 to EL3 context save/restore operations.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000346 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000347 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000348 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000349
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -0600350- ``ENABLE_FEAT_FPMR``: Numerical value to enable support for Floating Point
351 Mode Register feature, allowing access to the FPMR register. FPMR register
352 controls the behaviors of FP8 instructions. It is an optional architectural
353 feature from v9.2 and upwards. This flag can take value of 0 to 2, to align
354 with the ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
355
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000356- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000357 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000358 Read Trap Register) during EL2 to EL3 context save/restore operations.
359 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000360 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000361 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000362
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500363- ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
364 (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
365 during EL2 to EL3 context save/restore operations.
366 Its an optional architectural feature and is available from v8.8 and upwards.
367 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
368 mechanism. Default value is ``0``.
369
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000370- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
371 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
372 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
373 mandatory architectural feature and is enabled from v8.7 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000374 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000375 mechanism. Default value is ``0``.
376
Arvind Ram Prakash6b8df7b2025-01-09 17:18:30 -0600377- ``ENABLE_FEAT_MOPS``: Numeric value to enable FEAT_MOPS (Standardization
378 of memory operations) when INIT_UNUSED_NS_EL2=1.
379 This feature is mandatory from v8.8 and enabling of FEAT_MOPS does not
380 require any settings from EL3 as the controls are present in EL2 registers
381 (HCRX_EL2.{MSCEn,MCE2} and SCTLR_EL2.MSCEn) and in most configurations
382 we expect EL2 to be present. But in case of INIT_UNUSED_NS_EL2=1 ,
383 EL3 should configure the EL2 registers. This flag
384 can take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
385 Default value is ``0``.
386
Govindraj Raja8e397882024-01-26 10:08:37 -0600387- ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
388 if the platform wants to use this feature and MTE2 is enabled at ELX.
389 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
390 mechanism. Default value is ``0``.
Govindraj Raja0a33adc2023-12-21 13:57:49 -0600391
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000392- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
393 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
394 permission fault for any privileged data access from EL1/EL2 to virtual
395 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
396 mandatory architectural feature and is enabled from v8.1 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000397 flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000398 mechanism. Default value is ``0``.
399
400- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
401 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000402 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400403 mechanism. Default value is ``0``.
404
405- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
406 extension. This feature is only supported in AArch64 state. This flag can
Andre Przywara641571c2023-11-23 16:40:13 +0000407 take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400408 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
409 Armv8.5 onwards.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000410
Andre Przywara24077092022-11-17 16:42:09 +0000411- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
412 (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
413 defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
414 later CPUs. It is enabled from v8.5 and upwards and if needed can be
415 overidden from platforms explicitly.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000416
417- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
418 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
Andre Przywara641571c2023-11-23 16:40:13 +0000419 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000420 mechanism. Default is ``0``.
421
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100422- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
423 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
424 available on Arm v8.6. This flag can take values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000425 ``ENABLE_FEAT`` mechanism. Default is ``0``.
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100426
427 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
428 delayed by the amount of value in ``TWED_DELAY``.
429
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000430- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
431 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
432 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
433 architectural feature and is enabled from v8.1 and upwards. It can take
Andre Przywara641571c2023-11-23 16:40:13 +0000434 values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000435 Default value is ``0``.
johpow01cb4ec472021-08-04 19:38:18 -0500436
Mark Brownd3331602023-03-14 20:13:03 +0000437- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
438 allow access to TCR2_EL2 (extended translation control) from EL2 as
439 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
440 mandatory architectural feature and is enabled from v8.9 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000441 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brownd3331602023-03-14 20:13:03 +0000442 mechanism. Default value is ``0``.
443
Mark Brown062b6c62023-03-14 20:48:43 +0000444- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
445 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000446 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000447 mechanism. Default value is ``0``.
448
449- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
450 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000451 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000452 mechanism. Default value is ``0``.
453
454- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
455 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000456 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000457 mechanism. Default value is ``0``.
458
459- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
460 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000461 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000462 mechanism. Default value is ``0``.
463
Mark Brown688ab572023-03-14 21:33:04 +0000464- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
465 allow use of Guarded Control Stack from EL2 as well as adding the GCS
466 registers to the EL2 context save/restore operations. This flag can take
Andre Przywara641571c2023-11-23 16:40:13 +0000467 the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Mark Brown688ab572023-03-14 21:33:04 +0000468 Default value is ``0``.
469
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100470- ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE
471 (Translation Hardening Extension) at EL2 and below, setting the bit
472 SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1
473 registers and context switch them.
474 Its an optional architectural feature and is available from v8.8 and upwards.
475 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
476 mechanism. Default value is ``0``.
477
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100478- ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2
479 (Extension to SCTLR_ELx) at EL2 and below, setting the bit
480 SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and
481 context switch them. This feature is OPTIONAL from Armv8.0 implementations
482 and mandatory in Armv8.9 implementations.
483 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
484 mechanism. Default value is ``0``.
485
Govindraj Raja30655132024-09-06 15:43:43 +0100486- ``ENABLE_FEAT_D128``: Numeric value to enable support for FEAT_D128
487 at EL2 and below, setting the bit SCT_EL3.D128En in EL3 to allow access to
488 128 bit version of system registers like PAR_EL1, TTBR0_EL1, TTBR1_EL1,
489 TTBR0_EL2, TTBR1_EL2, TTBR0_EL12, TTBR1_EL12 , VTTBR_EL2, RCWMASK_EL1, and
490 RCWSMASK_EL1. Its an optional architectural feature and is available from
491 9.3 and upwards.
492 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
493 mechanism. Default value is ``0``.
494
Sandrine Bailleux535fa662019-12-17 09:38:08 +0100495- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600496 support in GCC for TF-A. This option is currently only supported for
497 AArch64. Default is 0.
498
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -0500499- ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
Paul Beesley43f35ef2019-05-29 13:59:40 +0100500 feature. MPAM is an optional Armv8.4 extension that enables various memory
501 system components and resources to define partitions; software running at
502 various ELs can assign themselves to desired partition to control their
503 performance aspects.
504
Andre Przywara641571c2023-11-23 16:40:13 +0000505 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000506 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
507 access their own MPAM registers without trapping into EL3. This option
508 doesn't make use of partitioning in EL3, however. Platform initialisation
509 code should configure and use partitions in EL3 as required. This option
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -0500510 defaults to ``2`` since MPAM is enabled by default for NS world only.
511 The flag is automatically disabled when the target
512 architecture is AArch32.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100513
Andre Przywara19d52a82024-08-09 17:04:22 +0100514- ``ENABLE_FEAT_LS64_ACCDATA``: Numeric value to enable access and save and
515 restore the ACCDATA_EL1 system register, at EL2 and below. This flag can
516 take the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
517 Default value is ``0``.
518
Chris Kay68120782021-05-05 13:38:30 +0100519- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
520 Mitigation Mechanism supported by certain Arm cores, which allows the SoC
521 firmware to detect and limit high activity events to assist in SoC processor
522 power domain dynamic power budgeting and limit the triggering of whole-rail
523 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
524
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000525 - ``FEAT_PABANDON``: Boolean option to enable support for powerdown abandon on
526 Arm cores that support it (currently Gelas and Travis). Extends the PSCI
527 implementation to expect waking up after the terminal ``wfi``. Currently,
528 introduces a performance penalty. Once this is removed, this option will be
529 removed and the feature will be enabled by default. Defaults to ``0``.
530
Paul Beesley43f35ef2019-05-29 13:59:40 +0100531- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
532 support within generic code in TF-A. This option is currently only supported
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600533 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
534 in BL32 (SP_min) for AARCH32. Default is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100535
536- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
537 Measurement Framework(PMF). Default is 0.
538
539- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
540 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
541 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
542 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
543 software.
544
545- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
546 instrumentation which injects timestamp collection points into TF-A to
547 allow runtime performance to be measured. Currently, only PSCI is
548 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
549 as well. Default is 0.
550
Andre Przywara6437a092022-11-17 16:42:09 +0000551- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
Paul Beesley43f35ef2019-05-29 13:59:40 +0100552 extensions. This is an optional architectural feature for AArch64.
Andre Przywara641571c2023-11-23 16:40:13 +0000553 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Andre Przywara6437a092022-11-17 16:42:09 +0000554 mechanism. The default is 2 but is automatically disabled when the target
555 architecture is AArch32.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100556
Jayanth Dodderi Chidanand2b0bc4e2023-03-07 10:43:19 +0000557- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
Paul Beesley43f35ef2019-05-29 13:59:40 +0100558 (SVE) for the Non-secure world only. SVE is an optional architectural feature
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500559 for AArch64. This flag can take the values 0 to 2, to align with the
560 ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on
561 systems that have SPM_MM enabled. The default value is 2.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100562
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500563 Note that when SVE is enabled for the Non-secure world, access
564 to SVE, SIMD and floating-point functionality from the Secure world is
565 independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling
566 ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to
567 enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure
568 world data in the Z-registers which are aliased by the SIMD and FP registers.
569
570- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality
571 for the Secure world. SVE is an optional architectural feature for AArch64.
572 The default is 0 and it is automatically disabled when the target architecture
573 is AArch32.
574
575 .. note::
576 This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling
577 ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether
578 ``CTX_INCLUDE_SVE_REGS`` is also needed.
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000579
Paul Beesley43f35ef2019-05-29 13:59:40 +0100580- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
581 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
582 default value is set to "none". "strong" is the recommended stack protection
583 level if this feature is desired. "none" disables the stack protection. For
584 all values other than "none", the ``plat_get_stack_protector_canary()``
585 platform hook needs to be implemented. The value is passed as the last
586 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
587
Boyan Karatotev593ae352023-03-22 15:55:36 +0000588- ``ENABLE_ERRATA_ALL``: This option is used only for testing purposes, Boolean
589 option to enable the workarounds for all errata that TF-A implements. Normally
590 they should be explicitly enabled depending on each platform's needs. Not
591 recommended for release builds. This option is default set to 0.
592
Sumit Gargf97062a2019-11-15 18:47:53 +0530593- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
Manish Pandey700e7682021-10-21 21:53:49 +0100594 flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530595
596- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
Manish Pandey700e7682021-10-21 21:53:49 +0100597 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530598
599- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
600 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
Manish Pandey700e7682021-10-21 21:53:49 +0100601 on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530602
603- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
604 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
Manish Pandey700e7682021-10-21 21:53:49 +0100605 build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530606
Paul Beesley43f35ef2019-05-29 13:59:40 +0100607- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
608 deprecated platform APIs, helper functions or drivers within Trusted
609 Firmware as error. It can take the value 1 (flag the use of deprecated
610 APIs as error) or 0. The default is 0.
611
Rajasekaran Kalidossffdf5ea2023-05-09 12:28:07 +0200612- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
613 configure an Arm® Ethos™-N NPU. To use this service the target platform's
614 ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
615 the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
616 only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
617
618- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
619 Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
620 ``TRUSTED_BOARD_BOOT`` to be enabled.
621
622- ``ETHOSN_NPU_FW``: location of the NPU firmware binary
623 (```ethosn.bin```). This firmware image will be included in the FIP and
624 loaded at runtime.
625
Paul Beesley43f35ef2019-05-29 13:59:40 +0100626- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
627 targeted at EL3. When set ``0`` (default), no exceptions are expected or
Raghu Krishnamurthy7c2fe622022-07-25 14:44:33 -0700628 handled at EL3, and a panic will result. The exception to this rule is when
629 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
630 occuring during normal world execution, are trapped to EL3. Any exception
631 trapped during secure world execution are trapped to the SPMC. This is
632 supported only for AArch64 builds.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100633
Javier Almansa Sobrino6ac269d2020-09-18 16:47:07 +0100634- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
635 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
636 Default value is 40 (LOG_LEVEL_INFO).
637
Paul Beesley43f35ef2019-05-29 13:59:40 +0100638- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
639 injection from lower ELs, and this build option enables lower ELs to use
640 Error Records accessed via System Registers to inject faults. This is
641 applicable only to AArch64 builds.
642
643 This feature is intended for testing purposes only, and is advisable to keep
644 disabled for production images.
645
646- ``FIP_NAME``: This is an optional build option which specifies the FIP
647 filename for the ``fip`` target. Default is ``fip.bin``.
648
649- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
650 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
651
Sumit Gargf97062a2019-11-15 18:47:53 +0530652- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
653
654 ::
655
656 0: Encryption is done with Secret Symmetric Key (SSK) which is common
657 for a class of devices.
658 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
659 unique per device.
660
Manish Pandey700e7682021-10-21 21:53:49 +0100661 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530662
Paul Beesley43f35ef2019-05-29 13:59:40 +0100663- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
664 tool to create certificates as per the Chain of Trust described in
665 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
666 include the certificates in the FIP and FWU_FIP. Default value is '0'.
667
668 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
669 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
670 the corresponding certificates, and to include those certificates in the
671 FIP and FWU_FIP.
672
673 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
674 images will not include support for Trusted Board Boot. The FIP will still
675 include the corresponding certificates. This FIP can be used to verify the
676 Chain of Trust on the host machine through other mechanisms.
677
678 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
679 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
680 will not include the corresponding certificates, causing a boot failure.
681
682- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
683 inherent support for specific EL3 type interrupts. Setting this build option
684 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy6844c342020-07-29 09:37:25 -0500685 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
686 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100687 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
688 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
689 the Secure Payload interrupts needs to be synchronously handed over to Secure
690 EL1 for handling. The default value of this option is ``0``, which means the
691 Group 0 interrupts are assumed to be handled by Secure EL1.
692
Manish Pandey46cc41d2022-10-10 11:43:08 +0100693- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
694 Interrupts, resulting from errors in NS world, will be always trapped in
695 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
696 will be trapped in the current exception level (or in EL1 if the current
697 exception level is EL0).
Paul Beesley43f35ef2019-05-29 13:59:40 +0100698
699- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
700 software operations are required for CPUs to enter and exit coherency.
701 However, newer systems exist where CPUs' entry to and exit from coherency
702 is managed in hardware. Such systems require software to only initiate these
703 operations, and the rest is managed in hardware, minimizing active software
704 management. In such systems, this boolean option enables TF-A to carry out
705 build and run-time optimizations during boot and power management operations.
706 This option defaults to 0 and if it is enabled, then it implies
707 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
708
709 If this flag is disabled while the platform which TF-A is compiled for
710 includes cores that manage coherency in hardware, then a compilation error is
711 generated. This is based on the fact that a system cannot have, at the same
712 time, cores that manage coherency in hardware and cores that don't. In other
713 words, a platform cannot have, at the same time, cores that require
714 ``HW_ASSISTED_COHERENCY=1`` and cores that require
715 ``HW_ASSISTED_COHERENCY=0``.
716
717 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
718 translation library (xlat tables v2) must be used; version 1 of translation
719 library is not supported.
720
Varun Wadekar0ed3be62023-04-13 21:06:18 +0100721- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
722 implementation defined system register accesses from lower ELs. Default
723 value is ``0``.
724
Louis Mayencourtb890b362020-02-13 08:21:34 +0000725- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmann47147012021-01-21 12:29:59 +0000726 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtb890b362020-02-13 08:21:34 +0000727 invert this behavior. Lower addresses will be printed at the top and higher
728 addresses at the bottom.
729
Boyan Karatotev4557c0c2024-12-09 11:46:49 +0000730- ``INIT_UNUSED_NS_EL2``: This build flag guards code that disables EL2
731 safely in scenario where NS-EL2 is present but unused. This flag is set to 0
732 by default. Platforms without NS-EL2 in use must enable this flag.
733
Paul Beesley43f35ef2019-05-29 13:59:40 +0100734- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
735 used for generating the PKCS keys and subsequent signing of the certificate.
Lionel Debievee78ba692022-11-14 11:03:42 +0100736 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
737 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
738 RSA 1.5 algorithm which is not TBBR compliant and is retained only for
739 compatibility. The default value of this flag is ``rsa`` which is the TBBR
740 compliant PKCS#1 RSA 2.1 scheme.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100741
Gilad Ben-Yossefb8622922019-09-15 13:29:29 +0300742- ``KEY_SIZE``: This build flag enables the user to select the key size for
743 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
744 depend on the chosen algorithm and the cryptographic module.
745
Lionel Debievee78ba692022-11-14 11:03:42 +0100746 +---------------------------+------------------------------------+
747 | KEY_ALG | Possible key sizes |
748 +===========================+====================================+
Sandrine Bailleuxb65dfe42023-10-26 15:14:42 +0200749 | rsa | 1024 , 2048 (default), 3072, 4096 |
Lionel Debievee78ba692022-11-14 11:03:42 +0100750 +---------------------------+------------------------------------+
laurenw-arm6adeeb42023-10-03 15:36:25 -0500751 | ecdsa | 256 (default), 384 |
Lionel Debievee78ba692022-11-14 11:03:42 +0100752 +---------------------------+------------------------------------+
Maxime Méré0da16fe2024-09-18 17:53:21 +0200753 | ecdsa-brainpool-regular | 256 (default) |
Lionel Debievee78ba692022-11-14 11:03:42 +0100754 +---------------------------+------------------------------------+
Maxime Méré0da16fe2024-09-18 17:53:21 +0200755 | ecdsa-brainpool-twisted | 256 (default) |
Lionel Debievee78ba692022-11-14 11:03:42 +0100756 +---------------------------+------------------------------------+
757
Paul Beesley43f35ef2019-05-29 13:59:40 +0100758- ``HASH_ALG``: This build flag enables the user to select the secure hash
759 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
760 The default value of this flag is ``sha256``.
761
762- ``LDFLAGS``: Extra user options appended to the linkers' command line in
763 addition to the one set by the build system.
764
765- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
766 output compiled into the build. This should be one of the following:
767
768 ::
769
770 0 (LOG_LEVEL_NONE)
771 10 (LOG_LEVEL_ERROR)
772 20 (LOG_LEVEL_NOTICE)
773 30 (LOG_LEVEL_WARNING)
774 40 (LOG_LEVEL_INFO)
775 50 (LOG_LEVEL_VERBOSE)
776
777 All log output up to and including the selected log level is compiled into
778 the build. The default value is 40 in debug builds and 20 in release builds.
779
Alexei Fedorov8c105292020-01-23 14:27:38 +0000780- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +0000781 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
782 provide trust that the code taking the measurements and recording them has
783 not been tampered with.
Sandrine Bailleuxcc255b92021-06-10 11:18:04 +0200784
Manish Pandey700e7682021-10-21 21:53:49 +0100785 This option defaults to 0.
Alexei Fedorov8c105292020-01-23 14:27:38 +0000786
Abhi Singha2dd13c2024-10-21 13:21:42 -0500787- ``DISCRETE_TPM``: Boolean flag to include support for a Discrete TPM.
788
789 This option defaults to 0.
790
791- ``TPM_INTERFACE``: When ``DISCRETE_TPM=1``, this is a required flag to
792 select the TPM interface. Currently only one interface is supported:
793
794 ::
795
796 FIFO_SPI
797
798- ``MBOOT_TPM_HASH_ALG``: Build flag to select the TPM hash algorithm used during
799 Measured Boot. Currently only accepts ``sha256`` as a valid algorithm.
800
Govindraj Raja019311e2023-07-18 13:55:33 -0500801- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
802 options to the compiler. An example usage:
803
804 .. code:: make
805
806 MARCH_DIRECTIVE := -march=armv8.5-a
807
Bipin Ravi538516f2023-09-28 13:17:24 -0500808- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
809 options to the compiler currently supporting only of the options.
810 GCC documentation:
811 https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
812
813 An example usage:
814
815 .. code:: make
816
817 HARDEN_SLS := 1
818
819 This option defaults to 0.
820
Paul Beesley43f35ef2019-05-29 13:59:40 +0100821- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200822 specifies a file that contains the Non-Trusted World private key in PEM
823 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
824 will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100825
826- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
827 optional. It is only needed if the platform makefile specifies that it
828 is required in order to build the ``fwu_fip`` target.
829
830- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
831 contents upon world switch. It can take either 0 (don't save and restore) or
832 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
833 wants the timer registers to be saved and restored.
834
835- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
836 for the BL image. It can be either 0 (include) or 1 (remove). The default
837 value is 0.
838
839- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
840 the underlying hardware is not a full PL011 UART but a minimally compliant
841 generic UART, which is a subset of the PL011. The driver will not access
842 any register that is not part of the SBSA generic UART specification.
843 Default value is 0 (a full PL011 compliant UART is present).
844
845- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
846 must be subdirectory of any depth under ``plat/``, and must contain a
847 platform makefile named ``platform.mk``. For example, to build TF-A for the
848 Arm Juno board, select PLAT=juno.
849
Juan Pablo Condebfef8b92023-11-08 16:14:28 -0600850- ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
851 each core as well as the global context. The data includes the memory used
852 by each world and each privileged exception level. This build option is
853 applicable only for ``ARCH=aarch64`` builds. The default value is 0.
854
Paul Beesley43f35ef2019-05-29 13:59:40 +0100855- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
856 instead of the normal boot flow. When defined, it must specify the entry
857 point address for the preloaded BL33 image. This option is incompatible with
858 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
859 over ``PRELOADED_BL33_BASE``.
860
Arvind Ram Prakashf99a69c2023-12-21 00:25:52 -0600861- ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
862 save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
863 registers when the cluster goes through a power cycle. This is disabled by
864 default and platforms that require this feature have to enable them.
865
Paul Beesley43f35ef2019-05-29 13:59:40 +0100866- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
867 vector address can be programmed or is fixed on the platform. It can take
868 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
869 programmable reset address, it is expected that a CPU will start executing
870 code directly at the right address, both on a cold and warm reset. In this
871 case, there is no need to identify the entrypoint on boot and the boot path
872 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
873 does not need to be implemented in this case.
874
875- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
876 possible for the PSCI power-state parameter: original and extended State-ID
877 formats. This flag if set to 1, configures the generic PSCI layer to use the
878 extended format. The default value of this flag is 0, which means by default
879 the original power-state format is used by the PSCI implementation. This flag
880 should be specified by the platform makefile and it governs the return value
881 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
882 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
883 set to 1 as well.
884
Wing Li64b47102023-01-26 18:33:36 -0800885- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
886 OS-initiated mode. This option defaults to 0.
887
Boyan Karatotev8db17052024-10-25 11:38:41 +0100888- ``ARCH_FEATURE_AVAILABILITY``: Boolean flag to enable support for the
889 optional SMCCC_ARCH_FEATURE_AVAILABILITY call. This option implicitly
890 interacts with IMPDEF_SYSREG_TRAP and software emulation. This option
891 defaults to 0.
892
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100893- ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
Paul Beesley43f35ef2019-05-29 13:59:40 +0100894 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
Manish Pandey970a4a82023-10-10 13:53:25 +0100895 or later CPUs. This flag can take the values 0 or 1. The default value is 0.
896 NOTE: This flag enables use of IESB capability to reduce entry latency into
897 EL3 even when RAS error handling is not performed on the platform. Hence this
898 flag is recommended to be turned on Armv8.2 and later CPUs.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100899
Paul Beesley43f35ef2019-05-29 13:59:40 +0100900- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
901 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
902 entrypoint) or 1 (CPU reset to BL31 entrypoint).
903 The default value is 0.
904
905- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
906 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
907 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
908 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
909
AlexeiFedorovd7660842024-05-13 15:35:54 +0100910- ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
911- blocks) covered by a single bit of the bitlock structure during RME GPT
912- operations. The lower the block size, the better opportunity for
913- parallelising GPT operations but at the cost of more bits being needed
914- for the bitlock structure. This numeric parameter can take the values
915- from 0 to 512 and must be a power of 2. The value of 0 is special and
916- and it chooses a single spinlock for all GPT L1 table entries. Default
917- value is 1 which corresponds to block size of 512MB per bit of bitlock
918- structure.
919
920- ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
AlexeiFedorovec0088b2024-03-13 17:07:03 +0000921 supported contiguous blocks in GPT Library. This parameter can take the
922 values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
Soby Mathew01faa992024-08-22 11:53:09 +0100923 descriptors. Default value is 512.
AlexeiFedorovec0088b2024-03-13 17:07:03 +0000924
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200925- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
926 file that contains the ROT private key in PEM format or a PKCS11 URI and
927 enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
928 accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100929
930- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
931 certificate generation tool to save the keys used to establish the Chain of
932 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
933
934- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
935 If a SCP_BL2 image is present then this option must be passed for the ``fip``
936 target.
937
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200938- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
939 file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
940 If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100941
942- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
943 optional. It is only needed if the platform makefile specifies that it
944 is required in order to build the ``fwu_fip`` target.
945
946- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
947 Delegated Exception Interface to BL31 image. This defaults to ``0``.
948
949 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
950 set to ``1``.
951
952- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
953 isolated on separate memory pages. This is a trade-off between security and
954 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100955 pages" section in :ref:`Firmware Design`. This flag is disabled by default
956 and affects all BL images.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100957
Samuel Hollandf8578e62018-10-17 21:40:18 -0500958- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
959 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
960 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmann47147012021-01-21 12:29:59 +0000961 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Hollandf8578e62018-10-17 21:40:18 -0500962 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
963 sections are placed in RAM immediately following the loaded firmware image.
964
Jiafei Pan96a8ed12022-02-24 10:47:33 +0800965- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
966 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
967 discontiguous from loaded firmware images. When set, the platform need to
968 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
969 flag is disabled by default and NOLOAD sections are placed in RAM immediately
970 following the loaded firmware image.
971
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500972- ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context
973 data structures to be put in a dedicated memory region as decided by platform
974 integrator. Default value is ``0`` which means the SIMD context is put in BSS
975 section of EL3 firmware.
976
Jeremy Linton2d31cb02021-01-26 22:42:03 -0600977- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
978 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
979 UEFI+ACPI this can provide a certain amount of OS forward compatibility
980 with newer platforms that aren't ECAM compliant.
981
Paul Beesley43f35ef2019-05-29 13:59:40 +0100982- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
983 This build option is only valid if ``ARCH=aarch64``. The value should be
984 the path to the directory containing the SPD source, relative to
985 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100986 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
987 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
988 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100989
990- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
991 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
992 execution in BL1 just before handing over to BL31. At this point, all
993 firmware images have been loaded in memory, and the MMU and caches are
994 turned off. Refer to the "Debugging options" section for more details.
995
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000996- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
997 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
998 component runs at the EL3 exception level. The default value is ``0`` (
999 disabled). This configuration supports pre-Armv8.4 platforms (aka not
Olivier Deprez48856002023-11-03 11:49:47 +01001000 implementing the ``FEAT_SEL2`` extension).
Marc Bonnici1d63ae42021-12-01 18:00:40 +00001001
Nishant Sharma801cd3c2023-06-27 00:36:01 +01001002- ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
1003 ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
1004 option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
1005
Jens Wiklanderbb0e3362022-12-14 17:02:16 +01001006- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
1007 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
1008 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
1009 mechanism should be used.
1010
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001011- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001012 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
Marc Bonnici1d63ae42021-12-01 18:00:40 +00001013 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001014 extension. This is the default when enabling the SPM Dispatcher. When
1015 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
Marc Bonnici1d63ae42021-12-01 18:00:40 +00001016 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
1017 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
1018 extension).
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001019
Paul Beesley3f3c3412019-09-16 11:29:03 +00001020- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001021 Partition Manager (SPM) implementation. The default value is ``0``
1022 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
1023 enabled (``SPD=spmd``).
Paul Beesley3f3c3412019-09-16 11:29:03 +00001024
Manish Pandeyce2b1ec2020-01-14 11:52:05 +00001025- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001026 description of secure partitions. The build system will parse this file and
1027 package all secure partition blobs into the FIP. This file is not
1028 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandeyce2b1ec2020-01-14 11:52:05 +00001029
Paul Beesley43f35ef2019-05-29 13:59:40 +01001030- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
1031 secure interrupts (caught through the FIQ line). Platforms can enable
1032 this directive if they need to handle such interruption. When enabled,
1033 the FIQ are handled in monitor mode and non secure world is not allowed
1034 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
1035 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
1036
Mark Brownbebcf272022-04-20 18:14:32 +01001037- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
1038 Platforms can configure this if they need to lower the hardware
1039 limit, for example due to asymmetric configuration or limitations of
1040 software run at lower ELs. The default is the architectural maximum
1041 of 2048 which should be suitable for most configurations, the
1042 hardware will limit the effective VL to the maximum physically supported
1043 VL.
1044
Jayanth Dodderi Chidanand0b22e592022-10-11 17:16:07 +01001045- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
1046 Random Number Generator Interface to BL31 image. This defaults to ``0``.
1047
Paul Beesley43f35ef2019-05-29 13:59:40 +01001048- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
1049 Boot feature. When set to '1', BL1 and BL2 images include support to load
1050 and verify the certificates and images in a FIP, and BL1 includes support
1051 for the Firmware Update. The default value is '0'. Generation and inclusion
1052 of certificates in the FIP and FWU_FIP depends upon the value of the
1053 ``GENERATE_COT`` option.
1054
1055 .. warning::
1056 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
1057 already exist in disk, they will be overwritten without further notice.
1058
1059- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht616b3ce2023-09-12 11:16:23 +02001060 specifies a file that contains the Trusted World private key in PEM
1061 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
1062 it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +01001063
1064- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
1065 synchronous, (see "Initializing a BL32 Image" section in
1066 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
1067 synchronous method) or 1 (BL32 is initialized using asynchronous method).
1068 Default is 0.
1069
1070- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
1071 routing model which routes non-secure interrupts asynchronously from TSP
1072 to EL3 causing immediate preemption of TSP. The EL3 is responsible
1073 for saving and restoring the TSP context in this routing model. The
1074 default routing model (when the value is 0) is to route non-secure
1075 interrupts to TSP allowing it to save its context and hand over
1076 synchronously to EL3 via an SMC.
1077
1078 .. note::
1079 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
1080 must also be set to ``1``.
1081
Manish V Badarkheacd03f42023-06-27 11:40:21 +01001082- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
1083 internal-trusted-storage) as SP in tb_fw_config device tree.
1084
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +01001085- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
1086 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
1087 this delay. It can take values in the range (0-15). Default value is ``0``
1088 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1089 Platforms need to explicitly update this value based on their requirements.
1090
Paul Beesley43f35ef2019-05-29 13:59:40 +01001091- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
1092 linker. When the ``LINKER`` build variable points to the armlink linker,
1093 this flag is enabled automatically. To enable support for armlink, platforms
1094 will have to provide a scatter file for the BL image. Currently, Tegra
1095 platforms use the armlink support to compile BL3-1 images.
1096
1097- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
1098 memory region in the BL memory map or not (see "Use of Coherent memory in
1099 TF-A" section in :ref:`Firmware Design`). It can take the value 1
1100 (Coherent memory region is included) or 0 (Coherent memory region is
1101 excluded). Default is 1.
1102
Louis Mayencourta6de8242020-02-28 16:57:30 +00001103- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1104 firmware configuration framework. This will move the io_policies into a
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +01001105 configuration device tree, instead of static structure in the code base.
1106
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +01001107- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
1108 at runtime using fconf. If this flag is enabled, COT descriptors are
1109 statically captured in tb_fw_config file in the form of device tree nodes
1110 and properties. Currently, COT descriptors used by BL2 are moved to the
1111 device tree and COT descriptors used by BL1 are retained in the code
Manish Pandey700e7682021-10-21 21:53:49 +01001112 base statically.
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +01001113
Balint Dobszaycbf9e842019-12-18 15:28:00 +01001114- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1115 runtime using firmware configuration framework. The platform specific SDEI
1116 shared and private events configuration is retrieved from device tree rather
Manish Pandey700e7682021-10-21 21:53:49 +01001117 than static C structures at compile time. This is only supported if
1118 SDEI_SUPPORT build flag is enabled.
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +01001119
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -05001120- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1121 and Group1 secure interrupts using the firmware configuration framework. The
1122 platform specific secure interrupt property descriptor is retrieved from
1123 device tree in runtime rather than depending on static C structure at compile
Manish Pandey700e7682021-10-21 21:53:49 +01001124 time.
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -05001125
Paul Beesley43f35ef2019-05-29 13:59:40 +01001126- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
1127 This feature creates a library of functions to be placed in ROM and thus
1128 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
1129 is 0.
1130
1131- ``V``: Verbose build. If assigned anything other than 0, the build commands
1132 are printed. Default is 0.
1133
1134- ``VERSION_STRING``: String used in the log output for each TF-A image.
1135 Defaults to a string formed by concatenating the version number, build type
1136 and build string.
1137
1138- ``W``: Warning level. Some compiler warning options of interest have been
1139 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
1140 each level enabling more warning options. Default is 0.
1141
Boyan Karatotev291be192022-12-07 10:26:48 +00001142 This option is closely related to the ``E`` option, which enables
1143 ``-Werror``.
1144
1145 - ``W=0`` (default)
1146
1147 Enables a wide assortment of warnings, most notably ``-Wall`` and
1148 ``-Wextra``, as well as various bad practices and things that are likely to
1149 result in errors. Includes some compiler specific flags. No warnings are
1150 expected at this level for any build.
1151
1152 - ``W=1``
1153
1154 Enables warnings we want the generic build to include but are too time
1155 consuming to fix at the moment. It re-enables warnings taken out for
1156 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1157 to eventually be merged into ``W=0``. Some warnings are expected on some
1158 builds, but new contributions should not introduce new ones.
1159
1160 - ``W=2`` (recommended)
1161
1162 Enables warnings we want the generic build to include but cannot be enabled
1163 due to external libraries. This level is expected to eventually be merged
1164 into ``W=0``. Lots of warnings are expected, primarily from external
1165 libraries like zlib and compiler-rt, but new controbutions should not
1166 introduce new ones.
1167
1168 - ``W=3``
1169
1170 Enables warnings that are informative but not necessary and generally too
1171 verbose and frequently ignored. A very large number of warnings are
1172 expected.
1173
1174 The exact set of warning flags depends on the compiler and TF-A warning
1175 level, however they are all succinctly set in the top-level Makefile. Please
1176 refer to the `GCC`_ or `Clang`_ documentation for more information on the
1177 individual flags.
1178
Paul Beesley43f35ef2019-05-29 13:59:40 +01001179- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
1180 the CPU after warm boot. This is applicable for platforms which do not
1181 require interconnect programming to enable cache coherency (eg: single
1182 cluster platforms). If this option is enabled, then warm boot path
1183 enables D-caches immediately after enabling MMU. This option defaults to 0.
1184
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +00001185- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
1186 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
1187 default value of this flag is ``no``. Note this option must be enabled only
1188 for ARM architecture greater than Armv8.5-A.
1189
Manish V Badarkhee008a292020-07-31 08:38:49 +01001190- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1191 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1192 The default value of this flag is ``0``.
1193
1194 ``AT`` speculative errata workaround disables stage1 page table walk for
1195 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1196 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +01001197
1198 This boolean option enables errata for all below CPUs.
1199
Manish V Badarkhee008a292020-07-31 08:38:49 +01001200 +---------+--------------+-------------------------+
1201 | Errata | CPU | Workaround Define |
1202 +=========+==============+=========================+
1203 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
1204 +---------+--------------+-------------------------+
1205 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
1206 +---------+--------------+-------------------------+
1207 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
1208 +---------+--------------+-------------------------+
1209 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
1210 +---------+--------------+-------------------------+
1211 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
1212 +---------+--------------+-------------------------+
1213
1214 .. note::
1215 This option is enabled by build only if platform sets any of above defines
1216 mentioned in ’Workaround Define' column in the table.
1217 If this option is enabled for the EL3 software then EL2 software also must
1218 implement this workaround due to the behaviour of the errata mentioned
1219 in new SDEN document which will get published soon.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +01001220
Boyan Karatotev45c73282024-09-20 13:37:51 +01001221- ``ERRATA_SME_POWER_DOWN``: Boolean option to disable SME (PSTATE.{ZA,SM}=0)
1222 before power down and downgrade a suspend to power down request to a normal
1223 suspend request. This is necessary when software running at lower ELs requests
1224 power down without first clearing these bits. On affected cores, the CME
1225 connected to it will reject its power down request. The default value is 0.
1226
Manish Pandey00e8f792022-09-27 14:30:34 +01001227- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
Varun Wadekarfbc44bd2020-06-12 10:11:28 -07001228 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1229 This flag is disabled by default.
1230
Juan Pablo Conde8caf10a2022-06-28 16:56:32 -04001231- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
1232 host machine where a custom installation of OpenSSL is located, which is used
1233 to build the certificate generation, firmware encryption and FIP tools. If
1234 this option is not set, the default OS installation will be used.
Manish V Badarkhe582e4e72020-07-29 10:58:44 +01001235
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -05001236- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1237 functions that wait for an arbitrary time length (udelay and mdelay). The
1238 default value is 0.
1239
Jayanth Dodderi Chidanand1298f2f2022-05-09 12:33:03 +01001240- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
1241 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
1242 optional architectural feature for AArch64. This flag can take the values
Andre Przywara641571c2023-11-23 16:40:13 +00001243 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
Jayanth Dodderi Chidanand1298f2f2022-05-09 12:33:03 +01001244 and it is automatically disabled when the target architecture is AArch32.
johpow01744ad972022-01-28 17:06:20 -06001245
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001246- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001247 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1248 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001249 feature for AArch64. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +00001250 ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001251 disabled when the target architecture is AArch32.
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001252
Andre Przywara603a0c62022-11-17 16:42:09 +00001253- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
Manish V Badarkhed4582d32021-06-29 11:44:20 +01001254 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1255 but unused). This feature is available if trace unit such as ETMv4.x, and
Andre Przywara603a0c62022-11-17 16:42:09 +00001256 ETE(extending ETM feature) is implemented. This flag can take the values
Andre Przywara641571c2023-11-23 16:40:13 +00001257 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
Manish V Badarkhed4582d32021-06-29 11:44:20 +01001258
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001259- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001260 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001261 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
Andre Przywara641571c2023-11-23 16:40:13 +00001262 with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001263
Okash Khawaja04c73032022-11-04 12:38:01 +00001264- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
1265 ``plat_can_cmo`` which will return zero if cache management operations should
1266 be skipped and non-zero otherwise. By default, this option is disabled which
1267 means platform hook won't be checked and CMOs will always be performed when
1268 related functions are called.
1269
Sona Mathewe5d9b6f2023-03-15 09:40:36 -05001270- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1271 firmware interface for the BL31 image. By default its disabled (``0``).
1272
1273- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1274 errata mitigation for platforms with a non-arm interconnect using the errata
1275 ABI. By default its disabled (``0``).
1276
Sandrine Bailleux85bebe12023-10-11 08:38:00 +02001277- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
1278 driver(s). By default it is disabled (``0``) because it constitutes an attack
1279 vector into TF-A by potentially allowing an attacker to inject arbitrary data.
1280 This option should only be enabled on a need basis if there is a use case for
1281 reading characters from the console.
1282
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001283GICv3 driver options
1284--------------------
1285
1286GICv3 driver files are included using directive:
1287
1288``include drivers/arm/gic/v3/gicv3.mk``
1289
1290The driver can be configured with the following options set in the platform
1291makefile:
1292
Andre Przywarab4ad3652020-03-25 15:50:38 +00001293- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1294 Enabling this option will add runtime detection support for the
1295 GIC-600, so is safe to select even for a GIC500 implementation.
1296 This option defaults to 0.
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001297
Varun Wadekar2c248ad2021-05-04 16:14:09 -07001298- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
1299 for GIC-600 AE. Enabling this option will introduce support to initialize
1300 the FMU. Platforms should call the init function during boot to enable the
1301 FMU and its safety mechanisms. This option defaults to 0.
1302
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001303- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1304 functionality. This option defaults to 0
1305
1306- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1307 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1308 functions. This is required for FVP platform which need to simulate GIC save
1309 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1310
Alexei Fedorov5875f262020-04-06 19:00:35 +01001311- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
1312 This option defaults to 0.
1313
Alexei Fedorov8f3ad762020-04-06 16:27:54 +01001314- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
1315 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
1316
Paul Beesley43f35ef2019-05-29 13:59:40 +01001317Debugging options
1318-----------------
1319
1320To compile a debug version and make the build more verbose use
1321
1322.. code:: shell
1323
1324 make PLAT=<platform> DEBUG=1 V=1 all
1325
Daniel Boulby4466cf82022-05-03 16:46:16 +01001326AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
1327(for example Arm-DS) might not support this and may need an older version of
1328DWARF symbols to be emitted by GCC. This can be achieved by using the
1329``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
1330the version to 4 is recommended for Arm-DS.
Paul Beesley43f35ef2019-05-29 13:59:40 +01001331
1332When debugging logic problems it might also be useful to disable all compiler
1333optimizations by using ``-O0``.
1334
1335.. warning::
1336 Using ``-O0`` could cause output images to be larger and base addresses
1337 might need to be recalculated (see the **Memory layout on Arm development
1338 platforms** section in the :ref:`Firmware Design`).
1339
1340Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1341``LDFLAGS``:
1342
1343.. code:: shell
1344
1345 CFLAGS='-O0 -gdwarf-2' \
1346 make PLAT=<platform> DEBUG=1 V=1 all
1347
1348Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1349ignored as the linker is called directly.
1350
1351It is also possible to introduce an infinite loop to help in debugging the
1352post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1353``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
1354section. In this case, the developer may take control of the target using a
Daniel Boulby4466cf82022-05-03 16:46:16 +01001355debugger when indicated by the console output. When using Arm-DS, the following
Paul Beesley43f35ef2019-05-29 13:59:40 +01001356commands can be used:
1357
1358::
1359
1360 # Stop target execution
1361 interrupt
1362
1363 #
1364 # Prepare your debugging environment, e.g. set breakpoints
1365 #
1366
1367 # Jump over the debug loop
1368 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1369
1370 # Resume execution
1371 continue
1372
Olivier Deprez48856002023-11-03 11:49:47 +01001373.. _build_options_experimental:
1374
1375Experimental build options
1376---------------------------
1377
1378Common build options
1379~~~~~~~~~~~~~~~~~~~~
1380
Manish V Badarkheb5ead352024-05-22 14:06:00 +01001381- ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1382 backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1383 set to ``1`` then measurements and additional metadata collected during the
1384 measured boot process are sent to the DICE Protection Environment for storage
1385 and processing. A certificate chain, which represents the boot state of the
1386 device, can be queried from the DPE.
1387
Olivier Deprez48856002023-11-03 11:49:47 +01001388- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
1389 for Measurement (DRTM). This feature has trust dependency on BL31 for taking
1390 the measurements and recording them as per `PSA DRTM specification`_. For
1391 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
1392 be used and for the platforms which use ``RESET_TO_BL31`` platform owners
1393 should have mechanism to authenticate BL31. This option defaults to 0.
1394
1395- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
1396 Management Extension. This flag can take the values 0 to 2, to align with
Andre Przywara641571c2023-11-23 16:40:13 +00001397 the ``ENABLE_FEAT`` mechanism. Default value is 0.
Olivier Deprez48856002023-11-03 11:49:47 +01001398
Tushar Khandelwal7e84f3c2024-03-15 15:00:29 +00001399- ``ENABLE_FEAT_MEC``: Numeric value to enable support for the ARMv9.2 Memory
1400 Encryption Contexts (MEC). This flag can take the values 0 to 2, to align
1401 with the ``ENABLE_FEAT`` mechanism. MEC supports multiple encryption
1402 contexts for Realm security state and only one encryption context for the
1403 rest of the security states. Default value is 0.
1404
Raghu Krishnamurthyb2263572024-10-13 17:22:43 -07001405- ``RMMD_ENABLE_EL3_TOKEN_SIGN``: Numeric value to enable support for singing
1406 realm attestation token signing requests in EL3. This flag can take the
1407 values 0 and 1. The default value is ``0``. When set to ``1``, this option
1408 enables additional RMMD SMCs to push and pop requests for signing to
1409 EL3 along with platform hooks that must be implemented to service those
1410 requests and responses.
1411
Olivier Deprez48856002023-11-03 11:49:47 +01001412- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1413 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
1414 registers so are enabled together. Using this option without
1415 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
1416 world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
1417 superset of SVE. SME is an optional architectural feature for AArch64.
1418 At this time, this build option cannot be used on systems that have
1419 SPD=spmd/SPM_MM and atempting to build with this option will fail.
Andre Przywara641571c2023-11-23 16:40:13 +00001420 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Olivier Deprez48856002023-11-03 11:49:47 +01001421 mechanism. Default is 0.
1422
1423- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1424 version 2 (SME2) for the non-secure world only. SME2 is an optional
1425 architectural feature for AArch64.
1426 This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
1427 accesses will still be trapped. This flag can take the values 0 to 2, to
Andre Przywara641571c2023-11-23 16:40:13 +00001428 align with the ``ENABLE_FEAT`` mechanism. Default is 0.
Olivier Deprez48856002023-11-03 11:49:47 +01001429
1430- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
1431 Extension for secure world. Used along with SVE and FPU/SIMD.
1432 ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
1433 Default is 0.
1434
1435- ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
1436 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
1437 for logical partitions in EL3, managed by the SPMD as defined in the
1438 FF-A v1.2 specification. This flag is disabled by default. This flag
1439 must not be used if ``SPMC_AT_EL3`` is enabled.
1440
1441- ``FEATURE_DETECTION``: Boolean option to enable the architectural features
Andre Przywara641571c2023-11-23 16:40:13 +00001442 verification mechanism. This is a debug feature that compares the
1443 architectural features enabled through the feature specific build flags
1444 (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1445 and reports any discrepancies.
1446 This flag will also enable errata ordering checking for ``DEBUG`` builds.
Olivier Deprez48856002023-11-03 11:49:47 +01001447
Andre Przywara641571c2023-11-23 16:40:13 +00001448 It is expected that this feature is only used for flexible platforms like
1449 software emulators, or for hardware platforms at bringup time, to verify
1450 that the configured feature set matches the CPU.
1451 The ``FEATURE_DETECTION`` macro is disabled by default.
Olivier Deprez48856002023-11-03 11:49:47 +01001452
1453- ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
1454 The platform will use PSA compliant Crypto APIs during authentication and
1455 image measurement process by enabling this option. It uses APIs defined as
1456 per the `PSA Crypto API specification`_. This feature is only supported if
1457 using MbedTLS 3.x version. It is disabled (``0``) by default.
1458
1459- ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
1460 Handoff using Transfer List defined in `Firmware Handoff specification`_.
1461 This defaults to ``0``. Current implementation follows the Firmware Handoff
1462 specification v0.9.
1463
1464- ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
1465 interface through BL31 as a SiP SMC function.
1466 Default is disabled (0).
1467
Levi Yun89535682024-05-13 10:24:31 +01001468- ``HOB_LIST``: Setting this to ``1`` enables support for passing boot
1469 information using HOB defined in `Platform Initialization specification`_.
1470 This defaults to ``0``.
1471
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001472Firmware update options
Olivier Deprez48856002023-11-03 11:49:47 +01001473~~~~~~~~~~~~~~~~~~~~~~~
1474
1475- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
1476 `PSA FW update specification`_. The default value is 0.
1477 PSA firmware update implementation has few limitations, such as:
1478
1479 - BL2 is not part of the protocol-updatable images. If BL2 needs to
1480 be updated, then it should be done through another platform-defined
1481 mechanism.
1482
1483 - It assumes the platform's hardware supports CRC32 instructions.
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001484
1485- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
1486 in defining the firmware update metadata structure. This flag is by default
1487 set to '2'.
1488
1489- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
1490 firmware bank. Each firmware bank must have the same number of images as per
1491 the `PSA FW update specification`_.
1492 This flag is used in defining the firmware update metadata structure. This
1493 flag is by default set to '1'.
1494
Sughosh Ganu7ae16192024-02-01 12:42:40 +05301495- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
1496 metadata contains image description. The default value is 1.
1497
1498 The version 2 of the FWU metadata allows for an opaque metadata
1499 structure where a platform can choose to not include the firmware
1500 store description in the metadata structure. This option indicates
1501 if the firmware store description, which provides information on
1502 the updatable images is part of the structure.
1503
Paul Beesley43f35ef2019-05-29 13:59:40 +01001504--------------
1505
Boyan Karatotev593ae352023-03-22 15:55:36 +00001506*Copyright (c) 2019-2025, Arm Limited. All rights reserved.*
Jeremy Linton2d31cb02021-01-26 22:42:03 -06001507
1508.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Sughosh Ganue106a782024-02-01 12:25:09 +05301509.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
Manish V Badarkhe859eabd2022-02-14 18:31:16 +00001510.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
Boyan Karatotev291be192022-12-07 10:26:48 +00001511.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1512.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
Raymond Mao3ba2c152023-07-25 07:53:35 -07001513.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
Manish V Badarkhe5782b892023-09-06 09:08:28 +01001514.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/
Levi Yun89535682024-05-13 10:24:31 +01001515.. _Platform Initialization specification: https://uefi.org/specs/PI/1.8/index.html