blob: 58321e7077946f6dadc21e3e457ac50b63d87374 [file] [log] [blame]
Paul Beesley43f35ef2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01873d4242020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
Juan Pablo Conde14c27f82024-04-03 13:18:40 -050026 zero at all but the highest implemented exception level. External
27 memory-mapped debug accesses are unaffected by this control.
28 The default value is 1 for all platforms.
johpow01873d4242020-10-02 13:41:11 -050029
Paul Beesley43f35ef2019-05-29 13:59:40 +010030- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
31 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
32 ``aarch64``.
33
Alexei Fedorovf1821792020-12-07 16:38:53 +000034- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35 one or more feature modifiers. This option has the form ``[no]feature+...``
36 and defaults to ``none``. It translates into compiler option
37 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38 list of supported feature modifiers.
39
Paul Beesley43f35ef2019-05-29 13:59:40 +010040- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
41 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
42 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
43 :ref:`Firmware Design`.
44
45- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
46 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
47 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
48
Manish V Badarkheacd03f42023-06-27 11:40:21 +010049- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50 SP nodes in tb_fw_config.
51
52- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53 SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54
Paul Beesley43f35ef2019-05-29 13:59:40 +010055- ``BL2``: This is an optional build option which specifies the path to BL2
56 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
57 built.
58
59- ``BL2U``: This is an optional build option which specifies the path to
60 BL2U image. In this case, the BL2U in TF-A will not be built.
61
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060062- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
63 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
64 entrypoint) or 1 (CPU reset to BL2 entrypoint).
65 The default value is 0.
66
67- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
68 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
69 true in a 4-world system where RESET_TO_BL2 is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +010070
Balint Dobszay46789a72021-03-26 16:23:18 +010071- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
72 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
73
Paul Beesley43f35ef2019-05-29 13:59:40 +010074- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
75 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
76 the RW sections in RAM, while leaving the RO sections in place. This option
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060077 enable this use-case. For now, this option is only supported
78 when RESET_TO_BL2 is set to '1'.
Paul Beesley43f35ef2019-05-29 13:59:40 +010079
80- ``BL31``: This is an optional build option which specifies the path to
81 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
82 be built.
83
Robin van der Gracht616b3ce2023-09-12 11:16:23 +020084- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85 file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +010087
88- ``BL32``: This is an optional build option which specifies the path to
89 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
90 be built.
91
92- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
93 Trusted OS Extra1 image for the ``fip`` target.
94
95- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
96 Trusted OS Extra2 image for the ``fip`` target.
97
Robin van der Gracht616b3ce2023-09-12 11:16:23 +020098- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99 file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100101
Jaylyn Ren1b7f51e2024-08-02 11:58:23 +0100102- ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
103 It specifies the path to RMM binary for the ``fip`` target. If the RMM option
104 is not specified, TF-A builds the TRP to load and run at R-EL2.
105
Paul Beesley43f35ef2019-05-29 13:59:40 +0100106- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
107 ``fip`` target in case TF-A BL2 is used.
108
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200109- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110 file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100112
113- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
114 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
115 If enabled, it is needed to use a compiler that supports the option
116 ``-mbranch-protection``. Selects the branch protection features to use:
117- 0: Default value turns off all types of branch protection
118- 1: Enables all types of branch protection features
119- 2: Return address signing to its standard level
120- 3: Extend the signing to include leaf functions
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100121- 4: Turn on branch target identification mechanism
Paul Beesley43f35ef2019-05-29 13:59:40 +0100122
123 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
124 and resulting PAuth/BTI features.
125
126 +-------+--------------+-------+-----+
127 | Value | GCC option | PAuth | BTI |
128 +=======+==============+=======+=====+
129 | 0 | none | N | N |
130 +-------+--------------+-------+-----+
131 | 1 | standard | Y | Y |
132 +-------+--------------+-------+-----+
133 | 2 | pac-ret | Y | N |
134 +-------+--------------+-------+-----+
135 | 3 | pac-ret+leaf | Y | N |
136 +-------+--------------+-------+-----+
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100137 | 4 | bti | N | Y |
138 +-------+--------------+-------+-----+
Paul Beesley43f35ef2019-05-29 13:59:40 +0100139
Manish Pandey700e7682021-10-21 21:53:49 +0100140 This option defaults to 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100141 Note that Pointer Authentication is enabled for Non-secure world
142 irrespective of the value of this option if the CPU supports it.
143
144- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
145 compilation of each build. It must be set to a C string (including quotes
146 where applicable). Defaults to a string that contains the time and date of
147 the compilation.
148
149- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
150 build to be uniquely identified. Defaults to the current git commit id.
151
Grant Likely29214e92020-07-30 08:50:10 +0100152- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
153
Paul Beesley43f35ef2019-05-29 13:59:40 +0100154- ``CFLAGS``: Extra user options appended on the compiler's command line in
155 addition to the options set by the build system.
156
157- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
158 release several CPUs out of reset. It can take either 0 (several CPUs may be
159 brought up) or 1 (only one CPU will ever be brought up during cold reset).
160 Default is 0. If the platform always brings up a single CPU, there is no
161 need to distinguish between primary and secondary CPUs and the boot path can
162 be optimised. The ``plat_is_my_cpu_primary()`` and
163 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
164 to be implemented in this case.
165
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100166- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
167 Defaults to ``tbbr``.
168
Paul Beesley43f35ef2019-05-29 13:59:40 +0100169- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
170 register state when an unexpected exception occurs during execution of
171 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
172 this is only enabled for a debug build of the firmware.
173
174- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
175 certificate generation tool to create new keys in case no valid keys are
176 present or specified. Allowed options are '0' or '1'. Default is '1'.
177
178- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
179 the AArch32 system registers to be included when saving and restoring the
180 CPU context. The option must be set to 0 for AArch64-only platforms (that
181 is on hardware that does not implement AArch32, or at least not at EL1 and
182 higher ELs). Default value is 1.
183
184- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
185 registers to be included when saving and restoring the CPU context. Default
186 is 0.
187
Arvind Ram Prakash9acff282023-10-06 14:35:21 -0500188- ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
189 Memory System Resource Partitioning and Monitoring (MPAM)
190 registers to be included when saving and restoring the CPU context.
191 Default is '0'.
192
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000193- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
194 registers to be saved/restored when entering/exiting an EL2 execution
195 context. This flag can take values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000196 ``ENABLE_FEAT`` mechanism. Default value is 0.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000197
198- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
199 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
200 to be included when saving and restoring the CPU context as part of world
Andre Przywara641571c2023-11-23 16:40:13 +0000201 switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000202 mechanism. Default value is 0.
203
Paul Beesley43f35ef2019-05-29 13:59:40 +0100204 Note that Pointer Authentication is enabled for Non-secure world irrespective
205 of the value of this flag if the CPU supports it.
206
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500207- ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the
208 SVE registers to be included when saving and restoring the CPU context. Note
209 that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In
210 general, it is recommended to perform SVE context management in lower ELs
211 and skip in EL3 due to the additional cost of maintaining large data
212 structures to track the SVE state. Hence, the default value is 0.
213
Paul Beesley43f35ef2019-05-29 13:59:40 +0100214- ``DEBUG``: Chooses between a debug and release build. It can take either 0
215 (release) or 1 (debug) as values. 0 is the default.
216
Sumit Garg7cda17b2019-11-15 10:43:00 +0530217- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
218 authenticated decryption algorithm to be used to decrypt firmware/s during
219 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
220 this flag is ``none`` to disable firmware decryption which is an optional
Manish Pandey700e7682021-10-21 21:53:49 +0100221 feature as per TBBR.
Sumit Garg7cda17b2019-11-15 10:43:00 +0530222
Paul Beesley43f35ef2019-05-29 13:59:40 +0100223- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
224 of the binary image. If set to 1, then only the ELF image is built.
225 0 is the default.
226
Boyan Karatotev83a4dae2023-02-16 09:45:29 +0000227- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
228 PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000229 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Boyan Karatotev83a4dae2023-02-16 09:45:29 +0000230 mechanism. Default is ``0``.
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000231
Paul Beesley43f35ef2019-05-29 13:59:40 +0100232- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
233 Board Boot authentication at runtime. This option is meant to be enabled only
234 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
235 flag has to be enabled. 0 is the default.
236
237- ``E``: Boolean option to make warnings into errors. Default is 1.
238
Boyan Karatotev291be192022-12-07 10:26:48 +0000239 When specifying higher warnings levels (``W=1`` and higher), this option
240 defaults to 0. This is done to encourage contributors to use them, as they
241 are expected to produce warnings that would otherwise fail the build. New
242 contributions are still expected to build with ``W=0`` and ``E=1`` (the
243 default).
244
Yann Gautierae770fe2024-01-16 19:39:31 +0100245- ``EARLY_CONSOLE``: This option is used to enable early traces before default
246 console is properly setup. It introduces EARLY_* traces macros, that will
247 use the non-EARLY traces macros if the flag is enabled, or do nothing
248 otherwise. To use this feature, platforms will have to create the function
249 plat_setup_early_console().
250 Default is 0 (disabled)
251
Paul Beesley43f35ef2019-05-29 13:59:40 +0100252- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
253 the normal boot flow. It must specify the entry point address of the EL3
254 payload. Please refer to the "Booting an EL3 payload" section for more
255 details.
256
Chris Kay1fd685a2021-05-25 10:42:56 +0100257- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
258 (also known as group 1 counters). These are implementation-defined counters,
259 and as such require additional platform configuration. Default is 0.
260
Chris Kay742ca232021-08-19 11:21:52 +0100261- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
262 allows platforms with auxiliary counters to describe them via the
263 ``HW_CONFIG`` device tree blob. Default is 0.
264
Paul Beesley43f35ef2019-05-29 13:59:40 +0100265- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
266 are compiled out. For debug builds, this option defaults to 1, and calls to
267 ``assert()`` are left in place. For release builds, this option defaults to 0
268 and calls to ``assert()`` function are compiled out. This option can be set
269 independently of ``DEBUG``. It can also be used to hide any auxiliary code
270 that is only required for the assertion and does not fit in the assertion
271 itself.
272
Alexei Fedorov68c76082020-02-06 17:11:03 +0000273- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesley43f35ef2019-05-29 13:59:40 +0100274 dumps or not. It is supported in both AArch64 and AArch32. However, in
275 AArch32 the format of the frame records are not defined in the AAPCS and they
276 are defined by the implementation. This implementation of backtrace only
277 supports the format used by GCC when T32 interworking is disabled. For this
278 reason enabling this option in AArch32 will force the compiler to only
279 generate A32 code. This option is enabled by default only in AArch64 debug
280 builds, but this behaviour can be overridden in each platform's Makefile or
281 in the build command line.
282
Andre Przywara641571c2023-11-23 16:40:13 +0000283- ``ENABLE_FEAT``
284 The Arm architecture defines several architecture extension features,
285 named FEAT_xxx in the architecure manual. Some of those features require
286 setup code in higher exception levels, other features might be used by TF-A
287 code itself.
288 Most of the feature flags defined in the TF-A build system permit to take
289 the values 0, 1 or 2, with the following meaning:
290
291 ::
292
293 ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
294 ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
295 ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
296
297 When setting the flag to 0, the feature is disabled during compilation,
298 and the compiler's optimisation stage and the linker will try to remove
299 as much of this code as possible.
300 If it is defined to 1, the code will use the feature unconditionally, so the
301 CPU is expected to support that feature. The FEATURE_DETECTION debug
302 feature, if enabled, will verify this.
303 If the feature flag is set to 2, support for the feature will be compiled
304 in, but its existence will be checked at runtime, so it works on CPUs with
305 or without the feature. This is mostly useful for platforms which either
306 support multiple different CPUs, or where the CPU is configured at runtime,
307 like in emulators.
308
Andre Przywarad23acc92023-03-21 13:53:19 +0000309- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
310 extensions. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000311 ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
Andre Przywarad23acc92023-03-21 13:53:19 +0000312 available on v8.4 onwards. Some v8.2 implementations also implement an AMU
313 and this option can be used to enable this feature on those systems as well.
314 This flag can take the values 0 to 2, the default is 0.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000315
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000316- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
317 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
318 onwards. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000319 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000320
321- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
322 extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
323 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
324 optional feature available on Arm v8.0 onwards. This flag can take values
Andre Przywara641571c2023-11-23 16:40:13 +0000325 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000326 Default value is ``0``.
327
Sona Mathew30019d82023-10-25 16:48:19 -0500328- ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
329 extension. This feature is supported in AArch64 state only and is an optional
330 feature available in Arm v8.0 implementations.
331 ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
332 The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
333 mechanism. Default value is ``0``.
334
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500335- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
336 extension which allows the ability to implement more than 16 breakpoints
337 and/or watchpoints. This feature is mandatory from v8.9 and is optional
338 from v8.8. This flag can take the values of 0 to 2, to align with the
339 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
340
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000341- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
342 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
343 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
344 and upwards. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000345 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000346
347- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000348 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
349 Physical Offset register) during EL2 to EL3 context save/restore operations.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000350 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000351 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000352 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000353
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -0600354- ``ENABLE_FEAT_FPMR``: Numerical value to enable support for Floating Point
355 Mode Register feature, allowing access to the FPMR register. FPMR register
356 controls the behaviors of FP8 instructions. It is an optional architectural
357 feature from v9.2 and upwards. This flag can take value of 0 to 2, to align
358 with the ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
359
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000360- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000361 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000362 Read Trap Register) during EL2 to EL3 context save/restore operations.
363 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara641571c2023-11-23 16:40:13 +0000364 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000365 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000366
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500367- ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
368 (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
369 during EL2 to EL3 context save/restore operations.
370 Its an optional architectural feature and is available from v8.8 and upwards.
371 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
372 mechanism. Default value is ``0``.
373
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000374- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
375 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
376 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
377 mandatory architectural feature and is enabled from v8.7 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000378 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000379 mechanism. Default value is ``0``.
380
Arvind Ram Prakash6b8df7b2025-01-09 17:18:30 -0600381- ``ENABLE_FEAT_MOPS``: Numeric value to enable FEAT_MOPS (Standardization
382 of memory operations) when INIT_UNUSED_NS_EL2=1.
383 This feature is mandatory from v8.8 and enabling of FEAT_MOPS does not
384 require any settings from EL3 as the controls are present in EL2 registers
385 (HCRX_EL2.{MSCEn,MCE2} and SCTLR_EL2.MSCEn) and in most configurations
386 we expect EL2 to be present. But in case of INIT_UNUSED_NS_EL2=1 ,
387 EL3 should configure the EL2 registers. This flag
388 can take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
389 Default value is ``0``.
390
Govindraj Raja8e397882024-01-26 10:08:37 -0600391- ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
392 if the platform wants to use this feature and MTE2 is enabled at ELX.
393 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
394 mechanism. Default value is ``0``.
Govindraj Raja0a33adc2023-12-21 13:57:49 -0600395
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000396- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
397 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
398 permission fault for any privileged data access from EL1/EL2 to virtual
399 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
400 mandatory architectural feature and is enabled from v8.1 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000401 flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000402 mechanism. Default value is ``0``.
403
404- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
405 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000406 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400407 mechanism. Default value is ``0``.
408
409- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
410 extension. This feature is only supported in AArch64 state. This flag can
Andre Przywara641571c2023-11-23 16:40:13 +0000411 take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400412 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
413 Armv8.5 onwards.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000414
Andre Przywara24077092022-11-17 16:42:09 +0000415- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
416 (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
417 defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
418 later CPUs. It is enabled from v8.5 and upwards and if needed can be
419 overidden from platforms explicitly.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000420
421- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
422 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
Andre Przywara641571c2023-11-23 16:40:13 +0000423 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000424 mechanism. Default is ``0``.
425
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100426- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
427 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
428 available on Arm v8.6. This flag can take values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +0000429 ``ENABLE_FEAT`` mechanism. Default is ``0``.
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100430
431 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
432 delayed by the amount of value in ``TWED_DELAY``.
433
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000434- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
435 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
436 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
437 architectural feature and is enabled from v8.1 and upwards. It can take
Andre Przywara641571c2023-11-23 16:40:13 +0000438 values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000439 Default value is ``0``.
johpow01cb4ec472021-08-04 19:38:18 -0500440
Mark Brownd3331602023-03-14 20:13:03 +0000441- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
442 allow access to TCR2_EL2 (extended translation control) from EL2 as
443 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
444 mandatory architectural feature and is enabled from v8.9 and upwards. This
Andre Przywara641571c2023-11-23 16:40:13 +0000445 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brownd3331602023-03-14 20:13:03 +0000446 mechanism. Default value is ``0``.
447
Mark Brown062b6c62023-03-14 20:48:43 +0000448- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
449 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000450 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000451 mechanism. Default value is ``0``.
452
453- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
454 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000455 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000456 mechanism. Default value is ``0``.
457
458- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
459 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000460 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000461 mechanism. Default value is ``0``.
462
463- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
464 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara641571c2023-11-23 16:40:13 +0000465 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown062b6c62023-03-14 20:48:43 +0000466 mechanism. Default value is ``0``.
467
Mark Brown688ab572023-03-14 21:33:04 +0000468- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
469 allow use of Guarded Control Stack from EL2 as well as adding the GCS
470 registers to the EL2 context save/restore operations. This flag can take
Andre Przywara641571c2023-11-23 16:40:13 +0000471 the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Mark Brown688ab572023-03-14 21:33:04 +0000472 Default value is ``0``.
473
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100474- ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE
475 (Translation Hardening Extension) at EL2 and below, setting the bit
476 SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1
477 registers and context switch them.
478 Its an optional architectural feature and is available from v8.8 and upwards.
479 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
480 mechanism. Default value is ``0``.
481
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100482- ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2
483 (Extension to SCTLR_ELx) at EL2 and below, setting the bit
484 SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and
485 context switch them. This feature is OPTIONAL from Armv8.0 implementations
486 and mandatory in Armv8.9 implementations.
487 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
488 mechanism. Default value is ``0``.
489
Govindraj Raja30655132024-09-06 15:43:43 +0100490- ``ENABLE_FEAT_D128``: Numeric value to enable support for FEAT_D128
491 at EL2 and below, setting the bit SCT_EL3.D128En in EL3 to allow access to
492 128 bit version of system registers like PAR_EL1, TTBR0_EL1, TTBR1_EL1,
493 TTBR0_EL2, TTBR1_EL2, TTBR0_EL12, TTBR1_EL12 , VTTBR_EL2, RCWMASK_EL1, and
494 RCWSMASK_EL1. Its an optional architectural feature and is available from
495 9.3 and upwards.
496 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
497 mechanism. Default value is ``0``.
498
Sandrine Bailleux535fa662019-12-17 09:38:08 +0100499- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600500 support in GCC for TF-A. This option is currently only supported for
501 AArch64. Default is 0.
502
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -0500503- ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
Paul Beesley43f35ef2019-05-29 13:59:40 +0100504 feature. MPAM is an optional Armv8.4 extension that enables various memory
505 system components and resources to define partitions; software running at
506 various ELs can assign themselves to desired partition to control their
507 performance aspects.
508
Andre Przywara641571c2023-11-23 16:40:13 +0000509 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000510 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
511 access their own MPAM registers without trapping into EL3. This option
512 doesn't make use of partitioning in EL3, however. Platform initialisation
513 code should configure and use partitions in EL3 as required. This option
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -0500514 defaults to ``2`` since MPAM is enabled by default for NS world only.
515 The flag is automatically disabled when the target
516 architecture is AArch32.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100517
Andre Przywara19d52a82024-08-09 17:04:22 +0100518- ``ENABLE_FEAT_LS64_ACCDATA``: Numeric value to enable access and save and
519 restore the ACCDATA_EL1 system register, at EL2 and below. This flag can
520 take the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
521 Default value is ``0``.
522
Chris Kay68120782021-05-05 13:38:30 +0100523- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
524 Mitigation Mechanism supported by certain Arm cores, which allows the SoC
525 firmware to detect and limit high activity events to assist in SoC processor
526 power domain dynamic power budgeting and limit the triggering of whole-rail
527 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
528
529- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
530 allows platforms with cores supporting MPMM to describe them via the
531 ``HW_CONFIG`` device tree blob. Default is 0.
532
Paul Beesley43f35ef2019-05-29 13:59:40 +0100533- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
534 support within generic code in TF-A. This option is currently only supported
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600535 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
536 in BL32 (SP_min) for AARCH32. Default is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100537
538- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
539 Measurement Framework(PMF). Default is 0.
540
541- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
542 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
543 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
544 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
545 software.
546
547- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
548 instrumentation which injects timestamp collection points into TF-A to
549 allow runtime performance to be measured. Currently, only PSCI is
550 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
551 as well. Default is 0.
552
Andre Przywara6437a092022-11-17 16:42:09 +0000553- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
Paul Beesley43f35ef2019-05-29 13:59:40 +0100554 extensions. This is an optional architectural feature for AArch64.
Andre Przywara641571c2023-11-23 16:40:13 +0000555 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Andre Przywara6437a092022-11-17 16:42:09 +0000556 mechanism. The default is 2 but is automatically disabled when the target
557 architecture is AArch32.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100558
Jayanth Dodderi Chidanand2b0bc4e2023-03-07 10:43:19 +0000559- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
Paul Beesley43f35ef2019-05-29 13:59:40 +0100560 (SVE) for the Non-secure world only. SVE is an optional architectural feature
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500561 for AArch64. This flag can take the values 0 to 2, to align with the
562 ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on
563 systems that have SPM_MM enabled. The default value is 2.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100564
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500565 Note that when SVE is enabled for the Non-secure world, access
566 to SVE, SIMD and floating-point functionality from the Secure world is
567 independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling
568 ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to
569 enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure
570 world data in the Z-registers which are aliased by the SIMD and FP registers.
571
572- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality
573 for the Secure world. SVE is an optional architectural feature for AArch64.
574 The default is 0 and it is automatically disabled when the target architecture
575 is AArch32.
576
577 .. note::
578 This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling
579 ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether
580 ``CTX_INCLUDE_SVE_REGS`` is also needed.
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000581
Paul Beesley43f35ef2019-05-29 13:59:40 +0100582- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
583 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
584 default value is set to "none". "strong" is the recommended stack protection
585 level if this feature is desired. "none" disables the stack protection. For
586 all values other than "none", the ``plat_get_stack_protector_canary()``
587 platform hook needs to be implemented. The value is passed as the last
588 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
589
Sumit Gargf97062a2019-11-15 18:47:53 +0530590- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
Manish Pandey700e7682021-10-21 21:53:49 +0100591 flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530592
593- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
Manish Pandey700e7682021-10-21 21:53:49 +0100594 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530595
596- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
597 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
Manish Pandey700e7682021-10-21 21:53:49 +0100598 on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530599
600- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
601 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
Manish Pandey700e7682021-10-21 21:53:49 +0100602 build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530603
Paul Beesley43f35ef2019-05-29 13:59:40 +0100604- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
605 deprecated platform APIs, helper functions or drivers within Trusted
606 Firmware as error. It can take the value 1 (flag the use of deprecated
607 APIs as error) or 0. The default is 0.
608
Rajasekaran Kalidossffdf5ea2023-05-09 12:28:07 +0200609- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
610 configure an Arm® Ethos™-N NPU. To use this service the target platform's
611 ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
612 the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
613 only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
614
615- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
616 Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
617 ``TRUSTED_BOARD_BOOT`` to be enabled.
618
619- ``ETHOSN_NPU_FW``: location of the NPU firmware binary
620 (```ethosn.bin```). This firmware image will be included in the FIP and
621 loaded at runtime.
622
Paul Beesley43f35ef2019-05-29 13:59:40 +0100623- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
624 targeted at EL3. When set ``0`` (default), no exceptions are expected or
Raghu Krishnamurthy7c2fe622022-07-25 14:44:33 -0700625 handled at EL3, and a panic will result. The exception to this rule is when
626 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
627 occuring during normal world execution, are trapped to EL3. Any exception
628 trapped during secure world execution are trapped to the SPMC. This is
629 supported only for AArch64 builds.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100630
Javier Almansa Sobrino6ac269d2020-09-18 16:47:07 +0100631- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
632 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
633 Default value is 40 (LOG_LEVEL_INFO).
634
Paul Beesley43f35ef2019-05-29 13:59:40 +0100635- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
636 injection from lower ELs, and this build option enables lower ELs to use
637 Error Records accessed via System Registers to inject faults. This is
638 applicable only to AArch64 builds.
639
640 This feature is intended for testing purposes only, and is advisable to keep
641 disabled for production images.
642
643- ``FIP_NAME``: This is an optional build option which specifies the FIP
644 filename for the ``fip`` target. Default is ``fip.bin``.
645
646- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
647 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
648
Sumit Gargf97062a2019-11-15 18:47:53 +0530649- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
650
651 ::
652
653 0: Encryption is done with Secret Symmetric Key (SSK) which is common
654 for a class of devices.
655 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
656 unique per device.
657
Manish Pandey700e7682021-10-21 21:53:49 +0100658 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530659
Paul Beesley43f35ef2019-05-29 13:59:40 +0100660- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
661 tool to create certificates as per the Chain of Trust described in
662 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
663 include the certificates in the FIP and FWU_FIP. Default value is '0'.
664
665 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
666 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
667 the corresponding certificates, and to include those certificates in the
668 FIP and FWU_FIP.
669
670 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
671 images will not include support for Trusted Board Boot. The FIP will still
672 include the corresponding certificates. This FIP can be used to verify the
673 Chain of Trust on the host machine through other mechanisms.
674
675 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
676 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
677 will not include the corresponding certificates, causing a boot failure.
678
679- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
680 inherent support for specific EL3 type interrupts. Setting this build option
681 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy6844c342020-07-29 09:37:25 -0500682 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
683 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100684 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
685 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
686 the Secure Payload interrupts needs to be synchronously handed over to Secure
687 EL1 for handling. The default value of this option is ``0``, which means the
688 Group 0 interrupts are assumed to be handled by Secure EL1.
689
Manish Pandey46cc41d2022-10-10 11:43:08 +0100690- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
691 Interrupts, resulting from errors in NS world, will be always trapped in
692 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
693 will be trapped in the current exception level (or in EL1 if the current
694 exception level is EL0).
Paul Beesley43f35ef2019-05-29 13:59:40 +0100695
696- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
697 software operations are required for CPUs to enter and exit coherency.
698 However, newer systems exist where CPUs' entry to and exit from coherency
699 is managed in hardware. Such systems require software to only initiate these
700 operations, and the rest is managed in hardware, minimizing active software
701 management. In such systems, this boolean option enables TF-A to carry out
702 build and run-time optimizations during boot and power management operations.
703 This option defaults to 0 and if it is enabled, then it implies
704 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
705
706 If this flag is disabled while the platform which TF-A is compiled for
707 includes cores that manage coherency in hardware, then a compilation error is
708 generated. This is based on the fact that a system cannot have, at the same
709 time, cores that manage coherency in hardware and cores that don't. In other
710 words, a platform cannot have, at the same time, cores that require
711 ``HW_ASSISTED_COHERENCY=1`` and cores that require
712 ``HW_ASSISTED_COHERENCY=0``.
713
714 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
715 translation library (xlat tables v2) must be used; version 1 of translation
716 library is not supported.
717
Varun Wadekar0ed3be62023-04-13 21:06:18 +0100718- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
719 implementation defined system register accesses from lower ELs. Default
720 value is ``0``.
721
Louis Mayencourtb890b362020-02-13 08:21:34 +0000722- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmann47147012021-01-21 12:29:59 +0000723 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtb890b362020-02-13 08:21:34 +0000724 invert this behavior. Lower addresses will be printed at the top and higher
725 addresses at the bottom.
726
Boyan Karatotev4557c0c2024-12-09 11:46:49 +0000727- ``INIT_UNUSED_NS_EL2``: This build flag guards code that disables EL2
728 safely in scenario where NS-EL2 is present but unused. This flag is set to 0
729 by default. Platforms without NS-EL2 in use must enable this flag.
730
Paul Beesley43f35ef2019-05-29 13:59:40 +0100731- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
732 used for generating the PKCS keys and subsequent signing of the certificate.
Lionel Debievee78ba692022-11-14 11:03:42 +0100733 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
734 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
735 RSA 1.5 algorithm which is not TBBR compliant and is retained only for
736 compatibility. The default value of this flag is ``rsa`` which is the TBBR
737 compliant PKCS#1 RSA 2.1 scheme.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100738
Gilad Ben-Yossefb8622922019-09-15 13:29:29 +0300739- ``KEY_SIZE``: This build flag enables the user to select the key size for
740 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
741 depend on the chosen algorithm and the cryptographic module.
742
Lionel Debievee78ba692022-11-14 11:03:42 +0100743 +---------------------------+------------------------------------+
744 | KEY_ALG | Possible key sizes |
745 +===========================+====================================+
Sandrine Bailleuxb65dfe42023-10-26 15:14:42 +0200746 | rsa | 1024 , 2048 (default), 3072, 4096 |
Lionel Debievee78ba692022-11-14 11:03:42 +0100747 +---------------------------+------------------------------------+
laurenw-arm6adeeb42023-10-03 15:36:25 -0500748 | ecdsa | 256 (default), 384 |
Lionel Debievee78ba692022-11-14 11:03:42 +0100749 +---------------------------+------------------------------------+
Maxime Méré0da16fe2024-09-18 17:53:21 +0200750 | ecdsa-brainpool-regular | 256 (default) |
Lionel Debievee78ba692022-11-14 11:03:42 +0100751 +---------------------------+------------------------------------+
Maxime Méré0da16fe2024-09-18 17:53:21 +0200752 | ecdsa-brainpool-twisted | 256 (default) |
Lionel Debievee78ba692022-11-14 11:03:42 +0100753 +---------------------------+------------------------------------+
754
Paul Beesley43f35ef2019-05-29 13:59:40 +0100755- ``HASH_ALG``: This build flag enables the user to select the secure hash
756 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
757 The default value of this flag is ``sha256``.
758
759- ``LDFLAGS``: Extra user options appended to the linkers' command line in
760 addition to the one set by the build system.
761
762- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
763 output compiled into the build. This should be one of the following:
764
765 ::
766
767 0 (LOG_LEVEL_NONE)
768 10 (LOG_LEVEL_ERROR)
769 20 (LOG_LEVEL_NOTICE)
770 30 (LOG_LEVEL_WARNING)
771 40 (LOG_LEVEL_INFO)
772 50 (LOG_LEVEL_VERBOSE)
773
774 All log output up to and including the selected log level is compiled into
775 the build. The default value is 40 in debug builds and 20 in release builds.
776
Alexei Fedorov8c105292020-01-23 14:27:38 +0000777- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +0000778 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
779 provide trust that the code taking the measurements and recording them has
780 not been tampered with.
Sandrine Bailleuxcc255b92021-06-10 11:18:04 +0200781
Manish Pandey700e7682021-10-21 21:53:49 +0100782 This option defaults to 0.
Alexei Fedorov8c105292020-01-23 14:27:38 +0000783
Govindraj Raja019311e2023-07-18 13:55:33 -0500784- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
785 options to the compiler. An example usage:
786
787 .. code:: make
788
789 MARCH_DIRECTIVE := -march=armv8.5-a
790
Bipin Ravi538516f2023-09-28 13:17:24 -0500791- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
792 options to the compiler currently supporting only of the options.
793 GCC documentation:
794 https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
795
796 An example usage:
797
798 .. code:: make
799
800 HARDEN_SLS := 1
801
802 This option defaults to 0.
803
Paul Beesley43f35ef2019-05-29 13:59:40 +0100804- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200805 specifies a file that contains the Non-Trusted World private key in PEM
806 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
807 will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100808
809- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
810 optional. It is only needed if the platform makefile specifies that it
811 is required in order to build the ``fwu_fip`` target.
812
813- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
814 contents upon world switch. It can take either 0 (don't save and restore) or
815 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
816 wants the timer registers to be saved and restored.
817
818- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
819 for the BL image. It can be either 0 (include) or 1 (remove). The default
820 value is 0.
821
822- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
823 the underlying hardware is not a full PL011 UART but a minimally compliant
824 generic UART, which is a subset of the PL011. The driver will not access
825 any register that is not part of the SBSA generic UART specification.
826 Default value is 0 (a full PL011 compliant UART is present).
827
828- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
829 must be subdirectory of any depth under ``plat/``, and must contain a
830 platform makefile named ``platform.mk``. For example, to build TF-A for the
831 Arm Juno board, select PLAT=juno.
832
Juan Pablo Condebfef8b92023-11-08 16:14:28 -0600833- ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
834 each core as well as the global context. The data includes the memory used
835 by each world and each privileged exception level. This build option is
836 applicable only for ``ARCH=aarch64`` builds. The default value is 0.
837
Paul Beesley43f35ef2019-05-29 13:59:40 +0100838- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
839 instead of the normal boot flow. When defined, it must specify the entry
840 point address for the preloaded BL33 image. This option is incompatible with
841 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
842 over ``PRELOADED_BL33_BASE``.
843
Arvind Ram Prakashf99a69c2023-12-21 00:25:52 -0600844- ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
845 save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
846 registers when the cluster goes through a power cycle. This is disabled by
847 default and platforms that require this feature have to enable them.
848
Paul Beesley43f35ef2019-05-29 13:59:40 +0100849- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
850 vector address can be programmed or is fixed on the platform. It can take
851 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
852 programmable reset address, it is expected that a CPU will start executing
853 code directly at the right address, both on a cold and warm reset. In this
854 case, there is no need to identify the entrypoint on boot and the boot path
855 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
856 does not need to be implemented in this case.
857
858- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
859 possible for the PSCI power-state parameter: original and extended State-ID
860 formats. This flag if set to 1, configures the generic PSCI layer to use the
861 extended format. The default value of this flag is 0, which means by default
862 the original power-state format is used by the PSCI implementation. This flag
863 should be specified by the platform makefile and it governs the return value
864 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
865 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
866 set to 1 as well.
867
Wing Li64b47102023-01-26 18:33:36 -0800868- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
869 OS-initiated mode. This option defaults to 0.
870
Boyan Karatotev8db17052024-10-25 11:38:41 +0100871- ``ARCH_FEATURE_AVAILABILITY``: Boolean flag to enable support for the
872 optional SMCCC_ARCH_FEATURE_AVAILABILITY call. This option implicitly
873 interacts with IMPDEF_SYSREG_TRAP and software emulation. This option
874 defaults to 0.
875
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100876- ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
Paul Beesley43f35ef2019-05-29 13:59:40 +0100877 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
Manish Pandey970a4a82023-10-10 13:53:25 +0100878 or later CPUs. This flag can take the values 0 or 1. The default value is 0.
879 NOTE: This flag enables use of IESB capability to reduce entry latency into
880 EL3 even when RAS error handling is not performed on the platform. Hence this
881 flag is recommended to be turned on Armv8.2 and later CPUs.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100882
Paul Beesley43f35ef2019-05-29 13:59:40 +0100883- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
884 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
885 entrypoint) or 1 (CPU reset to BL31 entrypoint).
886 The default value is 0.
887
888- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
889 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
890 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
891 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
892
AlexeiFedorovd7660842024-05-13 15:35:54 +0100893- ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
894- blocks) covered by a single bit of the bitlock structure during RME GPT
895- operations. The lower the block size, the better opportunity for
896- parallelising GPT operations but at the cost of more bits being needed
897- for the bitlock structure. This numeric parameter can take the values
898- from 0 to 512 and must be a power of 2. The value of 0 is special and
899- and it chooses a single spinlock for all GPT L1 table entries. Default
900- value is 1 which corresponds to block size of 512MB per bit of bitlock
901- structure.
902
903- ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
AlexeiFedorovec0088b2024-03-13 17:07:03 +0000904 supported contiguous blocks in GPT Library. This parameter can take the
905 values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
Soby Mathew01faa992024-08-22 11:53:09 +0100906 descriptors. Default value is 512.
AlexeiFedorovec0088b2024-03-13 17:07:03 +0000907
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200908- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
909 file that contains the ROT private key in PEM format or a PKCS11 URI and
910 enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
911 accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100912
913- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
914 certificate generation tool to save the keys used to establish the Chain of
915 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
916
917- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
918 If a SCP_BL2 image is present then this option must be passed for the ``fip``
919 target.
920
Robin van der Gracht616b3ce2023-09-12 11:16:23 +0200921- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
922 file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
923 If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100924
925- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
926 optional. It is only needed if the platform makefile specifies that it
927 is required in order to build the ``fwu_fip`` target.
928
929- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
930 Delegated Exception Interface to BL31 image. This defaults to ``0``.
931
932 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
933 set to ``1``.
934
935- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
936 isolated on separate memory pages. This is a trade-off between security and
937 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100938 pages" section in :ref:`Firmware Design`. This flag is disabled by default
939 and affects all BL images.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100940
Samuel Hollandf8578e62018-10-17 21:40:18 -0500941- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
942 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
943 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmann47147012021-01-21 12:29:59 +0000944 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Hollandf8578e62018-10-17 21:40:18 -0500945 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
946 sections are placed in RAM immediately following the loaded firmware image.
947
Jiafei Pan96a8ed12022-02-24 10:47:33 +0800948- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
949 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
950 discontiguous from loaded firmware images. When set, the platform need to
951 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
952 flag is disabled by default and NOLOAD sections are placed in RAM immediately
953 following the loaded firmware image.
954
Madhukar Pappireddy50fba2d2024-07-05 12:44:08 -0500955- ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context
956 data structures to be put in a dedicated memory region as decided by platform
957 integrator. Default value is ``0`` which means the SIMD context is put in BSS
958 section of EL3 firmware.
959
Jeremy Linton2d31cb02021-01-26 22:42:03 -0600960- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
961 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
962 UEFI+ACPI this can provide a certain amount of OS forward compatibility
963 with newer platforms that aren't ECAM compliant.
964
Paul Beesley43f35ef2019-05-29 13:59:40 +0100965- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
966 This build option is only valid if ``ARCH=aarch64``. The value should be
967 the path to the directory containing the SPD source, relative to
968 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100969 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
970 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
971 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100972
973- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
974 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
975 execution in BL1 just before handing over to BL31. At this point, all
976 firmware images have been loaded in memory, and the MMU and caches are
977 turned off. Refer to the "Debugging options" section for more details.
978
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000979- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
980 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
981 component runs at the EL3 exception level. The default value is ``0`` (
982 disabled). This configuration supports pre-Armv8.4 platforms (aka not
Olivier Deprez48856002023-11-03 11:49:47 +0100983 implementing the ``FEAT_SEL2`` extension).
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000984
Nishant Sharma801cd3c2023-06-27 00:36:01 +0100985- ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
986 ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
987 option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
988
Jens Wiklanderbb0e3362022-12-14 17:02:16 +0100989- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
990 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
991 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
992 mechanism should be used.
993
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000994- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100995 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000996 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100997 extension. This is the default when enabling the SPM Dispatcher. When
998 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000999 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
1000 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
1001 extension).
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001002
Paul Beesley3f3c3412019-09-16 11:29:03 +00001003- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001004 Partition Manager (SPM) implementation. The default value is ``0``
1005 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
1006 enabled (``SPD=spmd``).
Paul Beesley3f3c3412019-09-16 11:29:03 +00001007
Manish Pandeyce2b1ec2020-01-14 11:52:05 +00001008- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez4c65b4d2020-03-26 16:09:21 +01001009 description of secure partitions. The build system will parse this file and
1010 package all secure partition blobs into the FIP. This file is not
1011 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandeyce2b1ec2020-01-14 11:52:05 +00001012
Paul Beesley43f35ef2019-05-29 13:59:40 +01001013- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
1014 secure interrupts (caught through the FIQ line). Platforms can enable
1015 this directive if they need to handle such interruption. When enabled,
1016 the FIQ are handled in monitor mode and non secure world is not allowed
1017 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
1018 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
1019
Mark Brownbebcf272022-04-20 18:14:32 +01001020- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
1021 Platforms can configure this if they need to lower the hardware
1022 limit, for example due to asymmetric configuration or limitations of
1023 software run at lower ELs. The default is the architectural maximum
1024 of 2048 which should be suitable for most configurations, the
1025 hardware will limit the effective VL to the maximum physically supported
1026 VL.
1027
Jayanth Dodderi Chidanand0b22e592022-10-11 17:16:07 +01001028- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
1029 Random Number Generator Interface to BL31 image. This defaults to ``0``.
1030
Paul Beesley43f35ef2019-05-29 13:59:40 +01001031- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
1032 Boot feature. When set to '1', BL1 and BL2 images include support to load
1033 and verify the certificates and images in a FIP, and BL1 includes support
1034 for the Firmware Update. The default value is '0'. Generation and inclusion
1035 of certificates in the FIP and FWU_FIP depends upon the value of the
1036 ``GENERATE_COT`` option.
1037
1038 .. warning::
1039 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
1040 already exist in disk, they will be overwritten without further notice.
1041
1042- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht616b3ce2023-09-12 11:16:23 +02001043 specifies a file that contains the Trusted World private key in PEM
1044 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
1045 it will be used to save the key.
Paul Beesley43f35ef2019-05-29 13:59:40 +01001046
1047- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
1048 synchronous, (see "Initializing a BL32 Image" section in
1049 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
1050 synchronous method) or 1 (BL32 is initialized using asynchronous method).
1051 Default is 0.
1052
1053- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
1054 routing model which routes non-secure interrupts asynchronously from TSP
1055 to EL3 causing immediate preemption of TSP. The EL3 is responsible
1056 for saving and restoring the TSP context in this routing model. The
1057 default routing model (when the value is 0) is to route non-secure
1058 interrupts to TSP allowing it to save its context and hand over
1059 synchronously to EL3 via an SMC.
1060
1061 .. note::
1062 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
1063 must also be set to ``1``.
1064
Manish V Badarkheacd03f42023-06-27 11:40:21 +01001065- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
1066 internal-trusted-storage) as SP in tb_fw_config device tree.
1067
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +01001068- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
1069 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
1070 this delay. It can take values in the range (0-15). Default value is ``0``
1071 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1072 Platforms need to explicitly update this value based on their requirements.
1073
Paul Beesley43f35ef2019-05-29 13:59:40 +01001074- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
1075 linker. When the ``LINKER`` build variable points to the armlink linker,
1076 this flag is enabled automatically. To enable support for armlink, platforms
1077 will have to provide a scatter file for the BL image. Currently, Tegra
1078 platforms use the armlink support to compile BL3-1 images.
1079
1080- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
1081 memory region in the BL memory map or not (see "Use of Coherent memory in
1082 TF-A" section in :ref:`Firmware Design`). It can take the value 1
1083 (Coherent memory region is included) or 0 (Coherent memory region is
1084 excluded). Default is 1.
1085
Louis Mayencourta6de8242020-02-28 16:57:30 +00001086- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1087 firmware configuration framework. This will move the io_policies into a
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +01001088 configuration device tree, instead of static structure in the code base.
1089
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +01001090- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
1091 at runtime using fconf. If this flag is enabled, COT descriptors are
1092 statically captured in tb_fw_config file in the form of device tree nodes
1093 and properties. Currently, COT descriptors used by BL2 are moved to the
1094 device tree and COT descriptors used by BL1 are retained in the code
Manish Pandey700e7682021-10-21 21:53:49 +01001095 base statically.
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +01001096
Balint Dobszaycbf9e842019-12-18 15:28:00 +01001097- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1098 runtime using firmware configuration framework. The platform specific SDEI
1099 shared and private events configuration is retrieved from device tree rather
Manish Pandey700e7682021-10-21 21:53:49 +01001100 than static C structures at compile time. This is only supported if
1101 SDEI_SUPPORT build flag is enabled.
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +01001102
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -05001103- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1104 and Group1 secure interrupts using the firmware configuration framework. The
1105 platform specific secure interrupt property descriptor is retrieved from
1106 device tree in runtime rather than depending on static C structure at compile
Manish Pandey700e7682021-10-21 21:53:49 +01001107 time.
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -05001108
Paul Beesley43f35ef2019-05-29 13:59:40 +01001109- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
1110 This feature creates a library of functions to be placed in ROM and thus
1111 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
1112 is 0.
1113
1114- ``V``: Verbose build. If assigned anything other than 0, the build commands
1115 are printed. Default is 0.
1116
1117- ``VERSION_STRING``: String used in the log output for each TF-A image.
1118 Defaults to a string formed by concatenating the version number, build type
1119 and build string.
1120
1121- ``W``: Warning level. Some compiler warning options of interest have been
1122 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
1123 each level enabling more warning options. Default is 0.
1124
Boyan Karatotev291be192022-12-07 10:26:48 +00001125 This option is closely related to the ``E`` option, which enables
1126 ``-Werror``.
1127
1128 - ``W=0`` (default)
1129
1130 Enables a wide assortment of warnings, most notably ``-Wall`` and
1131 ``-Wextra``, as well as various bad practices and things that are likely to
1132 result in errors. Includes some compiler specific flags. No warnings are
1133 expected at this level for any build.
1134
1135 - ``W=1``
1136
1137 Enables warnings we want the generic build to include but are too time
1138 consuming to fix at the moment. It re-enables warnings taken out for
1139 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1140 to eventually be merged into ``W=0``. Some warnings are expected on some
1141 builds, but new contributions should not introduce new ones.
1142
1143 - ``W=2`` (recommended)
1144
1145 Enables warnings we want the generic build to include but cannot be enabled
1146 due to external libraries. This level is expected to eventually be merged
1147 into ``W=0``. Lots of warnings are expected, primarily from external
1148 libraries like zlib and compiler-rt, but new controbutions should not
1149 introduce new ones.
1150
1151 - ``W=3``
1152
1153 Enables warnings that are informative but not necessary and generally too
1154 verbose and frequently ignored. A very large number of warnings are
1155 expected.
1156
1157 The exact set of warning flags depends on the compiler and TF-A warning
1158 level, however they are all succinctly set in the top-level Makefile. Please
1159 refer to the `GCC`_ or `Clang`_ documentation for more information on the
1160 individual flags.
1161
Paul Beesley43f35ef2019-05-29 13:59:40 +01001162- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
1163 the CPU after warm boot. This is applicable for platforms which do not
1164 require interconnect programming to enable cache coherency (eg: single
1165 cluster platforms). If this option is enabled, then warm boot path
1166 enables D-caches immediately after enabling MMU. This option defaults to 0.
1167
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +00001168- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
1169 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
1170 default value of this flag is ``no``. Note this option must be enabled only
1171 for ARM architecture greater than Armv8.5-A.
1172
Manish V Badarkhee008a292020-07-31 08:38:49 +01001173- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1174 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1175 The default value of this flag is ``0``.
1176
1177 ``AT`` speculative errata workaround disables stage1 page table walk for
1178 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1179 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +01001180
1181 This boolean option enables errata for all below CPUs.
1182
Manish V Badarkhee008a292020-07-31 08:38:49 +01001183 +---------+--------------+-------------------------+
1184 | Errata | CPU | Workaround Define |
1185 +=========+==============+=========================+
1186 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
1187 +---------+--------------+-------------------------+
1188 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
1189 +---------+--------------+-------------------------+
1190 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
1191 +---------+--------------+-------------------------+
1192 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
1193 +---------+--------------+-------------------------+
1194 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
1195 +---------+--------------+-------------------------+
1196
1197 .. note::
1198 This option is enabled by build only if platform sets any of above defines
1199 mentioned in ’Workaround Define' column in the table.
1200 If this option is enabled for the EL3 software then EL2 software also must
1201 implement this workaround due to the behaviour of the errata mentioned
1202 in new SDEN document which will get published soon.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +01001203
Manish Pandey00e8f792022-09-27 14:30:34 +01001204- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
Varun Wadekarfbc44bd2020-06-12 10:11:28 -07001205 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1206 This flag is disabled by default.
1207
Juan Pablo Conde8caf10a2022-06-28 16:56:32 -04001208- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
1209 host machine where a custom installation of OpenSSL is located, which is used
1210 to build the certificate generation, firmware encryption and FIP tools. If
1211 this option is not set, the default OS installation will be used.
Manish V Badarkhe582e4e72020-07-29 10:58:44 +01001212
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -05001213- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1214 functions that wait for an arbitrary time length (udelay and mdelay). The
1215 default value is 0.
1216
Jayanth Dodderi Chidanand1298f2f2022-05-09 12:33:03 +01001217- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
1218 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
1219 optional architectural feature for AArch64. This flag can take the values
Andre Przywara641571c2023-11-23 16:40:13 +00001220 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
Jayanth Dodderi Chidanand1298f2f2022-05-09 12:33:03 +01001221 and it is automatically disabled when the target architecture is AArch32.
johpow01744ad972022-01-28 17:06:20 -06001222
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001223- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001224 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1225 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001226 feature for AArch64. This flag can take the values 0 to 2, to align with the
Andre Przywara641571c2023-11-23 16:40:13 +00001227 ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001228 disabled when the target architecture is AArch32.
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001229
Andre Przywara603a0c62022-11-17 16:42:09 +00001230- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
Manish V Badarkhed4582d32021-06-29 11:44:20 +01001231 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1232 but unused). This feature is available if trace unit such as ETMv4.x, and
Andre Przywara603a0c62022-11-17 16:42:09 +00001233 ETE(extending ETM feature) is implemented. This flag can take the values
Andre Przywara641571c2023-11-23 16:40:13 +00001234 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
Manish V Badarkhed4582d32021-06-29 11:44:20 +01001235
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001236- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001237 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001238 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
Andre Przywara641571c2023-11-23 16:40:13 +00001239 with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001240
Okash Khawaja04c73032022-11-04 12:38:01 +00001241- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
1242 ``plat_can_cmo`` which will return zero if cache management operations should
1243 be skipped and non-zero otherwise. By default, this option is disabled which
1244 means platform hook won't be checked and CMOs will always be performed when
1245 related functions are called.
1246
Sona Mathewe5d9b6f2023-03-15 09:40:36 -05001247- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1248 firmware interface for the BL31 image. By default its disabled (``0``).
1249
1250- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1251 errata mitigation for platforms with a non-arm interconnect using the errata
1252 ABI. By default its disabled (``0``).
1253
Sandrine Bailleux85bebe12023-10-11 08:38:00 +02001254- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
1255 driver(s). By default it is disabled (``0``) because it constitutes an attack
1256 vector into TF-A by potentially allowing an attacker to inject arbitrary data.
1257 This option should only be enabled on a need basis if there is a use case for
1258 reading characters from the console.
1259
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001260GICv3 driver options
1261--------------------
1262
1263GICv3 driver files are included using directive:
1264
1265``include drivers/arm/gic/v3/gicv3.mk``
1266
1267The driver can be configured with the following options set in the platform
1268makefile:
1269
Andre Przywarab4ad3652020-03-25 15:50:38 +00001270- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1271 Enabling this option will add runtime detection support for the
1272 GIC-600, so is safe to select even for a GIC500 implementation.
1273 This option defaults to 0.
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001274
Varun Wadekar2c248ad2021-05-04 16:14:09 -07001275- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
1276 for GIC-600 AE. Enabling this option will introduce support to initialize
1277 the FMU. Platforms should call the init function during boot to enable the
1278 FMU and its safety mechanisms. This option defaults to 0.
1279
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001280- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1281 functionality. This option defaults to 0
1282
1283- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1284 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1285 functions. This is required for FVP platform which need to simulate GIC save
1286 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1287
Alexei Fedorov5875f262020-04-06 19:00:35 +01001288- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
1289 This option defaults to 0.
1290
Alexei Fedorov8f3ad762020-04-06 16:27:54 +01001291- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
1292 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
1293
Paul Beesley43f35ef2019-05-29 13:59:40 +01001294Debugging options
1295-----------------
1296
1297To compile a debug version and make the build more verbose use
1298
1299.. code:: shell
1300
1301 make PLAT=<platform> DEBUG=1 V=1 all
1302
Daniel Boulby4466cf82022-05-03 16:46:16 +01001303AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
1304(for example Arm-DS) might not support this and may need an older version of
1305DWARF symbols to be emitted by GCC. This can be achieved by using the
1306``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
1307the version to 4 is recommended for Arm-DS.
Paul Beesley43f35ef2019-05-29 13:59:40 +01001308
1309When debugging logic problems it might also be useful to disable all compiler
1310optimizations by using ``-O0``.
1311
1312.. warning::
1313 Using ``-O0`` could cause output images to be larger and base addresses
1314 might need to be recalculated (see the **Memory layout on Arm development
1315 platforms** section in the :ref:`Firmware Design`).
1316
1317Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1318``LDFLAGS``:
1319
1320.. code:: shell
1321
1322 CFLAGS='-O0 -gdwarf-2' \
1323 make PLAT=<platform> DEBUG=1 V=1 all
1324
1325Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1326ignored as the linker is called directly.
1327
1328It is also possible to introduce an infinite loop to help in debugging the
1329post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1330``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
1331section. In this case, the developer may take control of the target using a
Daniel Boulby4466cf82022-05-03 16:46:16 +01001332debugger when indicated by the console output. When using Arm-DS, the following
Paul Beesley43f35ef2019-05-29 13:59:40 +01001333commands can be used:
1334
1335::
1336
1337 # Stop target execution
1338 interrupt
1339
1340 #
1341 # Prepare your debugging environment, e.g. set breakpoints
1342 #
1343
1344 # Jump over the debug loop
1345 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1346
1347 # Resume execution
1348 continue
1349
Olivier Deprez48856002023-11-03 11:49:47 +01001350.. _build_options_experimental:
1351
1352Experimental build options
1353---------------------------
1354
1355Common build options
1356~~~~~~~~~~~~~~~~~~~~
1357
Manish V Badarkheb5ead352024-05-22 14:06:00 +01001358- ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1359 backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1360 set to ``1`` then measurements and additional metadata collected during the
1361 measured boot process are sent to the DICE Protection Environment for storage
1362 and processing. A certificate chain, which represents the boot state of the
1363 device, can be queried from the DPE.
1364
Olivier Deprez48856002023-11-03 11:49:47 +01001365- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
1366 for Measurement (DRTM). This feature has trust dependency on BL31 for taking
1367 the measurements and recording them as per `PSA DRTM specification`_. For
1368 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
1369 be used and for the platforms which use ``RESET_TO_BL31`` platform owners
1370 should have mechanism to authenticate BL31. This option defaults to 0.
1371
1372- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
1373 Management Extension. This flag can take the values 0 to 2, to align with
Andre Przywara641571c2023-11-23 16:40:13 +00001374 the ``ENABLE_FEAT`` mechanism. Default value is 0.
Olivier Deprez48856002023-11-03 11:49:47 +01001375
Raghu Krishnamurthyb2263572024-10-13 17:22:43 -07001376- ``RMMD_ENABLE_EL3_TOKEN_SIGN``: Numeric value to enable support for singing
1377 realm attestation token signing requests in EL3. This flag can take the
1378 values 0 and 1. The default value is ``0``. When set to ``1``, this option
1379 enables additional RMMD SMCs to push and pop requests for signing to
1380 EL3 along with platform hooks that must be implemented to service those
1381 requests and responses.
1382
Olivier Deprez48856002023-11-03 11:49:47 +01001383- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1384 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
1385 registers so are enabled together. Using this option without
1386 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
1387 world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
1388 superset of SVE. SME is an optional architectural feature for AArch64.
1389 At this time, this build option cannot be used on systems that have
1390 SPD=spmd/SPM_MM and atempting to build with this option will fail.
Andre Przywara641571c2023-11-23 16:40:13 +00001391 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Olivier Deprez48856002023-11-03 11:49:47 +01001392 mechanism. Default is 0.
1393
1394- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1395 version 2 (SME2) for the non-secure world only. SME2 is an optional
1396 architectural feature for AArch64.
1397 This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
1398 accesses will still be trapped. This flag can take the values 0 to 2, to
Andre Przywara641571c2023-11-23 16:40:13 +00001399 align with the ``ENABLE_FEAT`` mechanism. Default is 0.
Olivier Deprez48856002023-11-03 11:49:47 +01001400
1401- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
1402 Extension for secure world. Used along with SVE and FPU/SIMD.
1403 ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
1404 Default is 0.
1405
1406- ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
1407 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
1408 for logical partitions in EL3, managed by the SPMD as defined in the
1409 FF-A v1.2 specification. This flag is disabled by default. This flag
1410 must not be used if ``SPMC_AT_EL3`` is enabled.
1411
1412- ``FEATURE_DETECTION``: Boolean option to enable the architectural features
Andre Przywara641571c2023-11-23 16:40:13 +00001413 verification mechanism. This is a debug feature that compares the
1414 architectural features enabled through the feature specific build flags
1415 (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1416 and reports any discrepancies.
1417 This flag will also enable errata ordering checking for ``DEBUG`` builds.
Olivier Deprez48856002023-11-03 11:49:47 +01001418
Andre Przywara641571c2023-11-23 16:40:13 +00001419 It is expected that this feature is only used for flexible platforms like
1420 software emulators, or for hardware platforms at bringup time, to verify
1421 that the configured feature set matches the CPU.
1422 The ``FEATURE_DETECTION`` macro is disabled by default.
Olivier Deprez48856002023-11-03 11:49:47 +01001423
1424- ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
1425 The platform will use PSA compliant Crypto APIs during authentication and
1426 image measurement process by enabling this option. It uses APIs defined as
1427 per the `PSA Crypto API specification`_. This feature is only supported if
1428 using MbedTLS 3.x version. It is disabled (``0``) by default.
1429
1430- ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
1431 Handoff using Transfer List defined in `Firmware Handoff specification`_.
1432 This defaults to ``0``. Current implementation follows the Firmware Handoff
1433 specification v0.9.
1434
1435- ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
1436 interface through BL31 as a SiP SMC function.
1437 Default is disabled (0).
1438
Levi Yun89535682024-05-13 10:24:31 +01001439- ``HOB_LIST``: Setting this to ``1`` enables support for passing boot
1440 information using HOB defined in `Platform Initialization specification`_.
1441 This defaults to ``0``.
1442
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001443Firmware update options
Olivier Deprez48856002023-11-03 11:49:47 +01001444~~~~~~~~~~~~~~~~~~~~~~~
1445
1446- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
1447 `PSA FW update specification`_. The default value is 0.
1448 PSA firmware update implementation has few limitations, such as:
1449
1450 - BL2 is not part of the protocol-updatable images. If BL2 needs to
1451 be updated, then it should be done through another platform-defined
1452 mechanism.
1453
1454 - It assumes the platform's hardware supports CRC32 instructions.
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001455
1456- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
1457 in defining the firmware update metadata structure. This flag is by default
1458 set to '2'.
1459
1460- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
1461 firmware bank. Each firmware bank must have the same number of images as per
1462 the `PSA FW update specification`_.
1463 This flag is used in defining the firmware update metadata structure. This
1464 flag is by default set to '1'.
1465
Sughosh Ganu7ae16192024-02-01 12:42:40 +05301466- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
1467 metadata contains image description. The default value is 1.
1468
1469 The version 2 of the FWU metadata allows for an opaque metadata
1470 structure where a platform can choose to not include the firmware
1471 store description in the metadata structure. This option indicates
1472 if the firmware store description, which provides information on
1473 the updatable images is part of the structure.
1474
Paul Beesley43f35ef2019-05-29 13:59:40 +01001475--------------
1476
Govindraj Raja0a33adc2023-12-21 13:57:49 -06001477*Copyright (c) 2019-2024, Arm Limited. All rights reserved.*
Jeremy Linton2d31cb02021-01-26 22:42:03 -06001478
1479.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Sughosh Ganue106a782024-02-01 12:25:09 +05301480.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
Manish V Badarkhe859eabd2022-02-14 18:31:16 +00001481.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
Boyan Karatotev291be192022-12-07 10:26:48 +00001482.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1483.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
Raymond Mao3ba2c152023-07-25 07:53:35 -07001484.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
Manish V Badarkhe5782b892023-09-06 09:08:28 +01001485.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/
Levi Yun89535682024-05-13 10:24:31 +01001486.. _Platform Initialization specification: https://uefi.org/specs/PI/1.8/index.html