blob: 3e5e3fbf3df14a90d7e02012fd89b7de166ac064 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020054#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
65/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
71/* Data Cache set/way op type defines */
72#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
75
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
79#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
81
82#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
84#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
90#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
93
94/* CSSELR definitions */
95#define LEVEL_SHIFT U(1)
96
97/* ID_PFR0 definitions */
98#define ID_PFR0_AMU_SHIFT U(20)
99#define ID_PFR0_AMU_LENGTH U(4)
100#define ID_PFR0_AMU_MASK U(0xf)
101
102/* ID_PFR1 definitions */
103#define ID_PFR1_VIRTEXT_SHIFT U(12)
104#define ID_PFR1_VIRTEXT_MASK U(0xf)
105#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
106 & ID_PFR1_VIRTEXT_MASK)
107#define ID_PFR1_GIC_SHIFT U(28)
108#define ID_PFR1_GIC_MASK U(0xf)
109
110/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000111#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
112 (U(1) << 3))
113#if ARM_ARCH_MAJOR == 7
114#define SCTLR_RES1 SCTLR_RES1_DEF
115#else
116#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
117#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200118#define SCTLR_M_BIT (U(1) << 0)
119#define SCTLR_A_BIT (U(1) << 1)
120#define SCTLR_C_BIT (U(1) << 2)
121#define SCTLR_CP15BEN_BIT (U(1) << 5)
122#define SCTLR_ITD_BIT (U(1) << 7)
123#define SCTLR_Z_BIT (U(1) << 11)
124#define SCTLR_I_BIT (U(1) << 12)
125#define SCTLR_V_BIT (U(1) << 13)
126#define SCTLR_RR_BIT (U(1) << 14)
127#define SCTLR_NTWI_BIT (U(1) << 16)
128#define SCTLR_NTWE_BIT (U(1) << 18)
129#define SCTLR_WXN_BIT (U(1) << 19)
130#define SCTLR_UWXN_BIT (U(1) << 20)
131#define SCTLR_EE_BIT (U(1) << 25)
132#define SCTLR_TRE_BIT (U(1) << 28)
133#define SCTLR_AFE_BIT (U(1) << 29)
134#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000135#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
136 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
137
138/* SDCR definitions */
139#define SDCR_SPD(x) ((x) << 14)
140#define SDCR_SPD_LEGACY U(0x0)
141#define SDCR_SPD_DISABLE U(0x2)
142#define SDCR_SPD_ENABLE U(0x3)
143#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200144
145/* HSCTLR definitions */
146#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
147 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000148 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
149
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200150#define HSCTLR_M_BIT (U(1) << 0)
151#define HSCTLR_A_BIT (U(1) << 1)
152#define HSCTLR_C_BIT (U(1) << 2)
153#define HSCTLR_CP15BEN_BIT (U(1) << 5)
154#define HSCTLR_ITD_BIT (U(1) << 7)
155#define HSCTLR_SED_BIT (U(1) << 8)
156#define HSCTLR_I_BIT (U(1) << 12)
157#define HSCTLR_WXN_BIT (U(1) << 19)
158#define HSCTLR_EE_BIT (U(1) << 25)
159#define HSCTLR_TE_BIT (U(1) << 30)
160
161/* CPACR definitions */
162#define CPACR_FPEN(x) ((x) << 20)
163#define CPACR_FP_TRAP_PL0 U(0x1)
164#define CPACR_FP_TRAP_ALL U(0x2)
165#define CPACR_FP_TRAP_NONE U(0x3)
166
167/* SCR definitions */
168#define SCR_TWE_BIT (U(1) << 13)
169#define SCR_TWI_BIT (U(1) << 12)
170#define SCR_SIF_BIT (U(1) << 9)
171#define SCR_HCE_BIT (U(1) << 8)
172#define SCR_SCD_BIT (U(1) << 7)
173#define SCR_NET_BIT (U(1) << 6)
174#define SCR_AW_BIT (U(1) << 5)
175#define SCR_FW_BIT (U(1) << 4)
176#define SCR_EA_BIT (U(1) << 3)
177#define SCR_FIQ_BIT (U(1) << 2)
178#define SCR_IRQ_BIT (U(1) << 1)
179#define SCR_NS_BIT (U(1) << 0)
180#define SCR_VALID_BIT_MASK U(0x33ff)
181#define SCR_RESET_VAL U(0x0)
182
183#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
184
185/* HCR definitions */
186#define HCR_TGE_BIT (U(1) << 27)
187#define HCR_AMO_BIT (U(1) << 5)
188#define HCR_IMO_BIT (U(1) << 4)
189#define HCR_FMO_BIT (U(1) << 3)
190#define HCR_RESET_VAL U(0x0)
191
192/* CNTHCTL definitions */
193#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200194#define PL1PCEN_BIT (U(1) << 1)
195#define PL1PCTEN_BIT (U(1) << 0)
196
197/* CNTKCTL definitions */
198#define PL0PTEN_BIT (U(1) << 9)
199#define PL0VTEN_BIT (U(1) << 8)
200#define PL0PCTEN_BIT (U(1) << 0)
201#define PL0VCTEN_BIT (U(1) << 1)
202#define EVNTEN_BIT (U(1) << 2)
203#define EVNTDIR_BIT (U(1) << 3)
204#define EVNTI_SHIFT U(4)
205#define EVNTI_MASK U(0xf)
206
207/* HCPTR definitions */
208#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
209#define TCPAC_BIT (U(1) << 31)
210#define TAM_BIT (U(1) << 30)
211#define TTA_BIT (U(1) << 20)
212#define TCP11_BIT (U(1) << 11)
213#define TCP10_BIT (U(1) << 10)
214#define HCPTR_RESET_VAL HCPTR_RES1
215
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000216/* VTTBR defintions */
217#define VTTBR_RESET_VAL ULL(0x0)
218#define VTTBR_VMID_MASK ULL(0xff)
219#define VTTBR_VMID_SHIFT U(48)
220#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
221#define VTTBR_BADDR_SHIFT U(0)
222
223/* HDCR definitions */
224#define HDCR_RESET_VAL U(0x0)
225
226/* HSTR definitions */
227#define HSTR_RESET_VAL U(0x0)
228
229/* CNTHP_CTL definitions */
230#define CNTHP_CTL_RESET_VAL U(0x0)
231
232/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200233#define NSASEDIS_BIT (U(1) << 15)
234#define NSTRCDIS_BIT (U(1) << 20)
235#define NSACR_CP11_BIT (U(1) << 11)
236#define NSACR_CP10_BIT (U(1) << 10)
237#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
238#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
239#define NSACR_RESET_VAL U(0x0)
240
241/* CPACR definitions */
242#define ASEDIS_BIT (U(1) << 31)
243#define TRCDIS_BIT (U(1) << 28)
244#define CPACR_CP11_SHIFT U(22)
245#define CPACR_CP10_SHIFT U(20)
246#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
247 (U(0x3) << CPACR_CP10_SHIFT))
248#define CPACR_RESET_VAL U(0x0)
249
250/* FPEXC definitions */
251#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
252#define FPEXC_EN_BIT (U(1) << 30)
253#define FPEXC_RESET_VAL FPEXC_RES1
254
255/* SPSR/CPSR definitions */
256#define SPSR_FIQ_BIT (U(1) << 0)
257#define SPSR_IRQ_BIT (U(1) << 1)
258#define SPSR_ABT_BIT (U(1) << 2)
259#define SPSR_AIF_SHIFT U(6)
260#define SPSR_AIF_MASK U(0x7)
261
262#define SPSR_E_SHIFT U(9)
263#define SPSR_E_MASK U(0x1)
264#define SPSR_E_LITTLE U(0)
265#define SPSR_E_BIG U(1)
266
267#define SPSR_T_SHIFT U(5)
268#define SPSR_T_MASK U(0x1)
269#define SPSR_T_ARM U(0)
270#define SPSR_T_THUMB U(1)
271
272#define SPSR_MODE_SHIFT U(0)
273#define SPSR_MODE_MASK U(0x7)
274
275#define DISABLE_ALL_EXCEPTIONS \
276 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
277
278/*
279 * TTBCR definitions
280 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200281#define TTBCR_EAE_BIT (U(1) << 31)
282
283#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
284#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
285#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
286
287#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
288#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
289#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
290#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
291
292#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
293#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
294#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
295#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
296
297#define TTBCR_EPD1_BIT (U(1) << 23)
298#define TTBCR_A1_BIT (U(1) << 22)
299
300#define TTBCR_T1SZ_SHIFT U(16)
301#define TTBCR_T1SZ_MASK U(0x7)
302#define TTBCR_TxSZ_MIN U(0)
303#define TTBCR_TxSZ_MAX U(7)
304
305#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
306#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
307#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
308
309#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
310#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
311#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
312#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
313
314#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
315#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
316#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
317#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
318
319#define TTBCR_EPD0_BIT (U(1) << 7)
320#define TTBCR_T0SZ_SHIFT U(0)
321#define TTBCR_T0SZ_MASK U(0x7)
322
323/*
324 * HTCR definitions
325 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000326#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200327
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000328#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
329#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
330#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200331
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000332#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
333#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
334#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
335#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200336
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000337#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
338#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
339#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
340#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200341
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000342#define HTCR_T0SZ_SHIFT U(0)
343#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344
345#define MODE_RW_SHIFT U(0x4)
346#define MODE_RW_MASK U(0x1)
347#define MODE_RW_32 U(0x1)
348
349#define MODE32_SHIFT U(0)
350#define MODE32_MASK U(0x1f)
351#define MODE32_usr U(0x10)
352#define MODE32_fiq U(0x11)
353#define MODE32_irq U(0x12)
354#define MODE32_svc U(0x13)
355#define MODE32_mon U(0x16)
356#define MODE32_abt U(0x17)
357#define MODE32_hyp U(0x1a)
358#define MODE32_und U(0x1b)
359#define MODE32_sys U(0x1f)
360
361#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
362
363#define SPSR_MODE32(mode, isa, endian, aif) \
364 (MODE_RW_32 << MODE_RW_SHIFT | \
365 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
366 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
367 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
368 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
369
370/*
371 * TTBR definitions
372 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000373#define TTBR_CNP_BIT ULL(0x1)
374
375/*
376 * CTR definitions
377 */
378#define CTR_CWG_SHIFT U(24)
379#define CTR_CWG_MASK U(0xf)
380#define CTR_ERG_SHIFT U(20)
381#define CTR_ERG_MASK U(0xf)
382#define CTR_DMINLINE_SHIFT U(16)
383#define CTR_DMINLINE_WIDTH U(4)
384#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
385#define CTR_L1IP_SHIFT U(14)
386#define CTR_L1IP_MASK U(0x3)
387#define CTR_IMINLINE_SHIFT U(0)
388#define CTR_IMINLINE_MASK U(0xf)
389
390#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
391
392/* PMCR definitions */
393#define PMCR_N_SHIFT U(11)
394#define PMCR_N_MASK U(0x1f)
395#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
396#define PMCR_LC_BIT (U(1) << 6)
397#define PMCR_DP_BIT (U(1) << 5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200398
399/*******************************************************************************
400 * Definitions of register offsets, fields and macros for CPU system
401 * instructions.
402 ******************************************************************************/
403
404#define TLBI_ADDR_SHIFT U(0)
405#define TLBI_ADDR_MASK U(0xFFFFF000)
406#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
407
408/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000409 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
410 * system level implementation of the Generic Timer.
411 ******************************************************************************/
412#define CNTCTLBASE_CNTFRQ U(0x0)
413#define CNTNSAR U(0x4)
414#define CNTNSAR_NS_SHIFT(x) (x)
415
416#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
417#define CNTACR_RPCT_SHIFT U(0x0)
418#define CNTACR_RVCT_SHIFT U(0x1)
419#define CNTACR_RFRQ_SHIFT U(0x2)
420#define CNTACR_RVOFF_SHIFT U(0x3)
421#define CNTACR_RWVT_SHIFT U(0x4)
422#define CNTACR_RWPT_SHIFT U(0x5)
423
424/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200425 * Definitions of register offsets and fields in the CNTBaseN Frame of the
426 * system level implementation of the Generic Timer.
427 ******************************************************************************/
428/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000429#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200430/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000431#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200432/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000433#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200434/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000435#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200436
437/* Physical timer control register bit fields shifts and masks */
438#define CNTP_CTL_ENABLE_SHIFT 0
439#define CNTP_CTL_IMASK_SHIFT 1
440#define CNTP_CTL_ISTATUS_SHIFT 2
441
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000442#define CNTP_CTL_ENABLE_MASK U(1)
443#define CNTP_CTL_IMASK_MASK U(1)
444#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200445
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446/* MAIR macros */
447#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
448#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
449
450/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
451#define SCR p15, 0, c1, c1, 0
452#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000453#define ACTLR p15, 0, c1, c0, 1
454#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200455#define MPIDR p15, 0, c0, c0, 5
456#define MIDR p15, 0, c0, c0, 0
457#define HVBAR p15, 4, c12, c0, 0
458#define VBAR p15, 0, c12, c0, 0
459#define MVBAR p15, 0, c12, c0, 1
460#define NSACR p15, 0, c1, c1, 2
461#define CPACR p15, 0, c1, c0, 2
462#define DCCIMVAC p15, 0, c7, c14, 1
463#define DCCMVAC p15, 0, c7, c10, 1
464#define DCIMVAC p15, 0, c7, c6, 1
465#define DCCISW p15, 0, c7, c14, 2
466#define DCCSW p15, 0, c7, c10, 2
467#define DCISW p15, 0, c7, c6, 2
468#define CTR p15, 0, c0, c0, 1
469#define CNTFRQ p15, 0, c14, c0, 0
470#define ID_PFR0 p15, 0, c0, c1, 0
471#define ID_PFR1 p15, 0, c0, c1, 1
472#define MAIR0 p15, 0, c10, c2, 0
473#define MAIR1 p15, 0, c10, c2, 1
474#define TTBCR p15, 0, c2, c0, 2
475#define TTBR0 p15, 0, c2, c0, 0
476#define TTBR1 p15, 0, c2, c0, 1
477#define TLBIALL p15, 0, c8, c7, 0
478#define TLBIALLH p15, 4, c8, c7, 0
479#define TLBIALLIS p15, 0, c8, c3, 0
480#define TLBIMVA p15, 0, c8, c7, 1
481#define TLBIMVAA p15, 0, c8, c7, 3
482#define TLBIMVAAIS p15, 0, c8, c3, 3
483#define TLBIMVAHIS p15, 4, c8, c3, 1
484#define BPIALLIS p15, 0, c7, c1, 6
485#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000486#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487#define HSCTLR p15, 4, c1, c0, 0
488#define HCR p15, 4, c1, c1, 0
489#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000490#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200491#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000492#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200493#define VPIDR p15, 4, c0, c0, 0
494#define VMPIDR p15, 4, c0, c0, 5
495#define ISR p15, 0, c12, c1, 0
496#define CLIDR p15, 1, c0, c0, 1
497#define CSSELR p15, 2, c0, c0, 0
498#define CCSIDR p15, 1, c0, c0, 0
499#define HTCR p15, 4, c2, c0, 2
500#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000501#define ATS1CPR p15, 0, c7, c8, 0
502#define ATS1HR p15, 4, c7, c8, 0
503#define DBGOSDLR p14, 0, c1, c3, 4
504
505/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
506#define HDCR p15, 4, c1, c1, 1
507#define PMCR p15, 0, c9, c12, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200508#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000509#define CNTHP_CTL p15, 4, c14, c2, 1
510
511/* AArch32 coproc registers for 32bit MMU descriptor support */
512#define PRRR p15, 0, c10, c2, 0
513#define NMRR p15, 0, c10, c2, 1
514#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200515
516/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
517#define ICC_IAR1 p15, 0, c12, c12, 0
518#define ICC_IAR0 p15, 0, c12, c8, 0
519#define ICC_EOIR1 p15, 0, c12, c12, 1
520#define ICC_EOIR0 p15, 0, c12, c8, 1
521#define ICC_HPPIR1 p15, 0, c12, c12, 2
522#define ICC_HPPIR0 p15, 0, c12, c8, 2
523#define ICC_BPR1 p15, 0, c12, c12, 3
524#define ICC_BPR0 p15, 0, c12, c8, 3
525#define ICC_DIR p15, 0, c12, c11, 1
526#define ICC_PMR p15, 0, c4, c6, 0
527#define ICC_RPR p15, 0, c12, c11, 3
528#define ICC_CTLR p15, 0, c12, c12, 4
529#define ICC_MCTLR p15, 6, c12, c12, 4
530#define ICC_SRE p15, 0, c12, c12, 5
531#define ICC_HSRE p15, 4, c12, c9, 5
532#define ICC_MSRE p15, 6, c12, c12, 5
533#define ICC_IGRPEN0 p15, 0, c12, c12, 6
534#define ICC_IGRPEN1 p15, 0, c12, c12, 7
535#define ICC_MGRPEN1 p15, 6, c12, c12, 7
536
537/* 64 bit system register defines The format is: coproc, opt1, CRm */
538#define TTBR0_64 p15, 0, c2
539#define TTBR1_64 p15, 1, c2
540#define CNTVOFF_64 p15, 4, c14
541#define VTTBR_64 p15, 6, c2
542#define CNTPCT_64 p15, 0, c14
543#define HTTBR_64 p15, 4, c2
544#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000545#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200546
547/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
548#define ICC_SGI1R_EL1_64 p15, 0, c12
549#define ICC_ASGI1R_EL1_64 p15, 1, c12
550#define ICC_SGI0R_EL1_64 p15, 2, c12
551
552/*******************************************************************************
553 * Definitions of MAIR encodings for device and normal memory
554 ******************************************************************************/
555/*
556 * MAIR encodings for device memory attributes.
557 */
558#define MAIR_DEV_nGnRnE U(0x0)
559#define MAIR_DEV_nGnRE U(0x4)
560#define MAIR_DEV_nGRE U(0x8)
561#define MAIR_DEV_GRE U(0xc)
562
563/*
564 * MAIR encodings for normal memory attributes.
565 *
566 * Cache Policy
567 * WT: Write Through
568 * WB: Write Back
569 * NC: Non-Cacheable
570 *
571 * Transient Hint
572 * NTR: Non-Transient
573 * TR: Transient
574 *
575 * Allocation Policy
576 * RA: Read Allocate
577 * WA: Write Allocate
578 * RWA: Read and Write Allocate
579 * NA: No Allocation
580 */
581#define MAIR_NORM_WT_TR_WA U(0x1)
582#define MAIR_NORM_WT_TR_RA U(0x2)
583#define MAIR_NORM_WT_TR_RWA U(0x3)
584#define MAIR_NORM_NC U(0x4)
585#define MAIR_NORM_WB_TR_WA U(0x5)
586#define MAIR_NORM_WB_TR_RA U(0x6)
587#define MAIR_NORM_WB_TR_RWA U(0x7)
588#define MAIR_NORM_WT_NTR_NA U(0x8)
589#define MAIR_NORM_WT_NTR_WA U(0x9)
590#define MAIR_NORM_WT_NTR_RA U(0xa)
591#define MAIR_NORM_WT_NTR_RWA U(0xb)
592#define MAIR_NORM_WB_NTR_NA U(0xc)
593#define MAIR_NORM_WB_NTR_WA U(0xd)
594#define MAIR_NORM_WB_NTR_RA U(0xe)
595#define MAIR_NORM_WB_NTR_RWA U(0xf)
596
597#define MAIR_NORM_OUTER_SHIFT U(4)
598
599#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
600 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
601
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000602/* PAR fields */
603#define PAR_F_SHIFT U(0)
604#define PAR_F_MASK ULL(0x1)
605#define PAR_ADDR_SHIFT U(12)
606#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
607
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200608/*******************************************************************************
609 * Definitions for system register interface to AMU for ARMv8.4 onwards
610 ******************************************************************************/
611#define AMCR p15, 0, c13, c2, 0
612#define AMCFGR p15, 0, c13, c2, 1
613#define AMCGCR p15, 0, c13, c2, 2
614#define AMUSERENR p15, 0, c13, c2, 3
615#define AMCNTENCLR0 p15, 0, c13, c2, 4
616#define AMCNTENSET0 p15, 0, c13, c2, 5
617#define AMCNTENCLR1 p15, 0, c13, c3, 0
618#define AMCNTENSET1 p15, 0, c13, c3, 1
619
620/* Activity Monitor Group 0 Event Counter Registers */
621#define AMEVCNTR00 p15, 0, c0
622#define AMEVCNTR01 p15, 1, c0
623#define AMEVCNTR02 p15, 2, c0
624#define AMEVCNTR03 p15, 3, c0
625
626/* Activity Monitor Group 0 Event Type Registers */
627#define AMEVTYPER00 p15, 0, c13, c6, 0
628#define AMEVTYPER01 p15, 0, c13, c6, 1
629#define AMEVTYPER02 p15, 0, c13, c6, 2
630#define AMEVTYPER03 p15, 0, c13, c6, 3
631
632/* Activity Monitor Group 1 Event Counter Registers */
633#define AMEVCNTR10 p15, 0, c4
634#define AMEVCNTR11 p15, 1, c4
635#define AMEVCNTR12 p15, 2, c4
636#define AMEVCNTR13 p15, 3, c4
637#define AMEVCNTR14 p15, 4, c4
638#define AMEVCNTR15 p15, 5, c4
639#define AMEVCNTR16 p15, 6, c4
640#define AMEVCNTR17 p15, 7, c4
641#define AMEVCNTR18 p15, 0, c5
642#define AMEVCNTR19 p15, 1, c5
643#define AMEVCNTR1A p15, 2, c5
644#define AMEVCNTR1B p15, 3, c5
645#define AMEVCNTR1C p15, 4, c5
646#define AMEVCNTR1D p15, 5, c5
647#define AMEVCNTR1E p15, 6, c5
648#define AMEVCNTR1F p15, 7, c5
649
650/* Activity Monitor Group 1 Event Type Registers */
651#define AMEVTYPER10 p15, 0, c13, c14, 0
652#define AMEVTYPER11 p15, 0, c13, c14, 1
653#define AMEVTYPER12 p15, 0, c13, c14, 2
654#define AMEVTYPER13 p15, 0, c13, c14, 3
655#define AMEVTYPER14 p15, 0, c13, c14, 4
656#define AMEVTYPER15 p15, 0, c13, c14, 5
657#define AMEVTYPER16 p15, 0, c13, c14, 6
658#define AMEVTYPER17 p15, 0, c13, c14, 7
659#define AMEVTYPER18 p15, 0, c13, c15, 0
660#define AMEVTYPER19 p15, 0, c13, c15, 1
661#define AMEVTYPER1A p15, 0, c13, c15, 2
662#define AMEVTYPER1B p15, 0, c13, c15, 3
663#define AMEVTYPER1C p15, 0, c13, c15, 4
664#define AMEVTYPER1D p15, 0, c13, c15, 5
665#define AMEVTYPER1E p15, 0, c13, c15, 6
666#define AMEVTYPER1F p15, 0, c13, c15, 7
667
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000668#endif /* ARCH_H */