blob: 15a813e86b43cb603298074d81a708a847c86f0e [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
54#define MPIDR_CLUSTER_ID(mpid) MPIDR_AFF_ID(mpid, 1)
55#define MPIDR_CPU_ID(mpid) MPIDR_AFF_ID(mpid, 0)
56
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020057#define MPID_MASK (MPIDR_MT_MASK |\
58 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
59 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
60 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
61
62/*
63 * An invalid MPID. This value can be used by functions that return an MPID to
64 * indicate an error.
65 */
66#define INVALID_MPID U(0xFFFFFFFF)
67
68/*
69 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
70 * add one while using this macro to define array sizes.
71 */
72#define MPIDR_MAX_AFFLVL U(2)
73
74/* Data Cache set/way op type defines */
75#define DC_OP_ISW U(0x0)
76#define DC_OP_CISW U(0x1)
77#define DC_OP_CSW U(0x2)
78
79/*******************************************************************************
80 * Generic timer memory mapped registers & offsets
81 ******************************************************************************/
82#define CNTCR_OFF U(0x000)
83#define CNTFID_OFF U(0x020)
84
85#define CNTCR_EN (U(1) << 0)
86#define CNTCR_HDBG (U(1) << 1)
87#define CNTCR_FCREQ(x) ((x) << 8)
88
89/*******************************************************************************
90 * System register bit definitions
91 ******************************************************************************/
92/* CLIDR definitions */
93#define LOUIS_SHIFT U(21)
94#define LOC_SHIFT U(24)
95#define CLIDR_FIELD_WIDTH U(3)
96
97/* CSSELR definitions */
98#define LEVEL_SHIFT U(1)
99
100/* ID_PFR0 definitions */
101#define ID_PFR0_AMU_SHIFT U(20)
102#define ID_PFR0_AMU_LENGTH U(4)
103#define ID_PFR0_AMU_MASK U(0xf)
104
105/* ID_PFR1 definitions */
106#define ID_PFR1_VIRTEXT_SHIFT U(12)
107#define ID_PFR1_VIRTEXT_MASK U(0xf)
108#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
109 & ID_PFR1_VIRTEXT_MASK)
110#define ID_PFR1_GIC_SHIFT U(28)
111#define ID_PFR1_GIC_MASK U(0xf)
112
113/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000114#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
115 (U(1) << 3))
116#if ARM_ARCH_MAJOR == 7
117#define SCTLR_RES1 SCTLR_RES1_DEF
118#else
119#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
120#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200121#define SCTLR_M_BIT (U(1) << 0)
122#define SCTLR_A_BIT (U(1) << 1)
123#define SCTLR_C_BIT (U(1) << 2)
124#define SCTLR_CP15BEN_BIT (U(1) << 5)
125#define SCTLR_ITD_BIT (U(1) << 7)
126#define SCTLR_Z_BIT (U(1) << 11)
127#define SCTLR_I_BIT (U(1) << 12)
128#define SCTLR_V_BIT (U(1) << 13)
129#define SCTLR_RR_BIT (U(1) << 14)
130#define SCTLR_NTWI_BIT (U(1) << 16)
131#define SCTLR_NTWE_BIT (U(1) << 18)
132#define SCTLR_WXN_BIT (U(1) << 19)
133#define SCTLR_UWXN_BIT (U(1) << 20)
134#define SCTLR_EE_BIT (U(1) << 25)
135#define SCTLR_TRE_BIT (U(1) << 28)
136#define SCTLR_AFE_BIT (U(1) << 29)
137#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
139 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
140
141/* SDCR definitions */
142#define SDCR_SPD(x) ((x) << 14)
143#define SDCR_SPD_LEGACY U(0x0)
144#define SDCR_SPD_DISABLE U(0x2)
145#define SDCR_SPD_ENABLE U(0x3)
146#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200147
148/* HSCTLR definitions */
149#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
150 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000151 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
152
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153#define HSCTLR_M_BIT (U(1) << 0)
154#define HSCTLR_A_BIT (U(1) << 1)
155#define HSCTLR_C_BIT (U(1) << 2)
156#define HSCTLR_CP15BEN_BIT (U(1) << 5)
157#define HSCTLR_ITD_BIT (U(1) << 7)
158#define HSCTLR_SED_BIT (U(1) << 8)
159#define HSCTLR_I_BIT (U(1) << 12)
160#define HSCTLR_WXN_BIT (U(1) << 19)
161#define HSCTLR_EE_BIT (U(1) << 25)
162#define HSCTLR_TE_BIT (U(1) << 30)
163
164/* CPACR definitions */
165#define CPACR_FPEN(x) ((x) << 20)
166#define CPACR_FP_TRAP_PL0 U(0x1)
167#define CPACR_FP_TRAP_ALL U(0x2)
168#define CPACR_FP_TRAP_NONE U(0x3)
169
170/* SCR definitions */
171#define SCR_TWE_BIT (U(1) << 13)
172#define SCR_TWI_BIT (U(1) << 12)
173#define SCR_SIF_BIT (U(1) << 9)
174#define SCR_HCE_BIT (U(1) << 8)
175#define SCR_SCD_BIT (U(1) << 7)
176#define SCR_NET_BIT (U(1) << 6)
177#define SCR_AW_BIT (U(1) << 5)
178#define SCR_FW_BIT (U(1) << 4)
179#define SCR_EA_BIT (U(1) << 3)
180#define SCR_FIQ_BIT (U(1) << 2)
181#define SCR_IRQ_BIT (U(1) << 1)
182#define SCR_NS_BIT (U(1) << 0)
183#define SCR_VALID_BIT_MASK U(0x33ff)
184#define SCR_RESET_VAL U(0x0)
185
186#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
187
188/* HCR definitions */
189#define HCR_TGE_BIT (U(1) << 27)
190#define HCR_AMO_BIT (U(1) << 5)
191#define HCR_IMO_BIT (U(1) << 4)
192#define HCR_FMO_BIT (U(1) << 3)
193#define HCR_RESET_VAL U(0x0)
194
195/* CNTHCTL definitions */
196#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197#define PL1PCEN_BIT (U(1) << 1)
198#define PL1PCTEN_BIT (U(1) << 0)
199
200/* CNTKCTL definitions */
201#define PL0PTEN_BIT (U(1) << 9)
202#define PL0VTEN_BIT (U(1) << 8)
203#define PL0PCTEN_BIT (U(1) << 0)
204#define PL0VCTEN_BIT (U(1) << 1)
205#define EVNTEN_BIT (U(1) << 2)
206#define EVNTDIR_BIT (U(1) << 3)
207#define EVNTI_SHIFT U(4)
208#define EVNTI_MASK U(0xf)
209
210/* HCPTR definitions */
211#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
212#define TCPAC_BIT (U(1) << 31)
213#define TAM_BIT (U(1) << 30)
214#define TTA_BIT (U(1) << 20)
215#define TCP11_BIT (U(1) << 11)
216#define TCP10_BIT (U(1) << 10)
217#define HCPTR_RESET_VAL HCPTR_RES1
218
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000219/* VTTBR defintions */
220#define VTTBR_RESET_VAL ULL(0x0)
221#define VTTBR_VMID_MASK ULL(0xff)
222#define VTTBR_VMID_SHIFT U(48)
223#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
224#define VTTBR_BADDR_SHIFT U(0)
225
226/* HDCR definitions */
227#define HDCR_RESET_VAL U(0x0)
228
229/* HSTR definitions */
230#define HSTR_RESET_VAL U(0x0)
231
232/* CNTHP_CTL definitions */
233#define CNTHP_CTL_RESET_VAL U(0x0)
234
235/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200236#define NSASEDIS_BIT (U(1) << 15)
237#define NSTRCDIS_BIT (U(1) << 20)
238#define NSACR_CP11_BIT (U(1) << 11)
239#define NSACR_CP10_BIT (U(1) << 10)
240#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
241#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
242#define NSACR_RESET_VAL U(0x0)
243
244/* CPACR definitions */
245#define ASEDIS_BIT (U(1) << 31)
246#define TRCDIS_BIT (U(1) << 28)
247#define CPACR_CP11_SHIFT U(22)
248#define CPACR_CP10_SHIFT U(20)
249#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
250 (U(0x3) << CPACR_CP10_SHIFT))
251#define CPACR_RESET_VAL U(0x0)
252
253/* FPEXC definitions */
254#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
255#define FPEXC_EN_BIT (U(1) << 30)
256#define FPEXC_RESET_VAL FPEXC_RES1
257
258/* SPSR/CPSR definitions */
259#define SPSR_FIQ_BIT (U(1) << 0)
260#define SPSR_IRQ_BIT (U(1) << 1)
261#define SPSR_ABT_BIT (U(1) << 2)
262#define SPSR_AIF_SHIFT U(6)
263#define SPSR_AIF_MASK U(0x7)
264
265#define SPSR_E_SHIFT U(9)
266#define SPSR_E_MASK U(0x1)
267#define SPSR_E_LITTLE U(0)
268#define SPSR_E_BIG U(1)
269
270#define SPSR_T_SHIFT U(5)
271#define SPSR_T_MASK U(0x1)
272#define SPSR_T_ARM U(0)
273#define SPSR_T_THUMB U(1)
274
275#define SPSR_MODE_SHIFT U(0)
276#define SPSR_MODE_MASK U(0x7)
277
278#define DISABLE_ALL_EXCEPTIONS \
279 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
280
281/*
282 * TTBCR definitions
283 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200284#define TTBCR_EAE_BIT (U(1) << 31)
285
286#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
287#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
288#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
289
290#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
291#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
292#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
293#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
294
295#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
296#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
297#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
298#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
299
300#define TTBCR_EPD1_BIT (U(1) << 23)
301#define TTBCR_A1_BIT (U(1) << 22)
302
303#define TTBCR_T1SZ_SHIFT U(16)
304#define TTBCR_T1SZ_MASK U(0x7)
305#define TTBCR_TxSZ_MIN U(0)
306#define TTBCR_TxSZ_MAX U(7)
307
308#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
309#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
310#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
311
312#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
313#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
314#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
315#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
316
317#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
318#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
319#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
320#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
321
322#define TTBCR_EPD0_BIT (U(1) << 7)
323#define TTBCR_T0SZ_SHIFT U(0)
324#define TTBCR_T0SZ_MASK U(0x7)
325
326/*
327 * HTCR definitions
328 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000329#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200330
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000331#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
332#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
333#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200334
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000335#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
336#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
337#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
338#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200339
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000340#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
341#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
342#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
343#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000345#define HTCR_T0SZ_SHIFT U(0)
346#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200347
348#define MODE_RW_SHIFT U(0x4)
349#define MODE_RW_MASK U(0x1)
350#define MODE_RW_32 U(0x1)
351
352#define MODE32_SHIFT U(0)
353#define MODE32_MASK U(0x1f)
354#define MODE32_usr U(0x10)
355#define MODE32_fiq U(0x11)
356#define MODE32_irq U(0x12)
357#define MODE32_svc U(0x13)
358#define MODE32_mon U(0x16)
359#define MODE32_abt U(0x17)
360#define MODE32_hyp U(0x1a)
361#define MODE32_und U(0x1b)
362#define MODE32_sys U(0x1f)
363
364#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
365
366#define SPSR_MODE32(mode, isa, endian, aif) \
367 (MODE_RW_32 << MODE_RW_SHIFT | \
368 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
369 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
370 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
371 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
372
373/*
374 * TTBR definitions
375 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000376#define TTBR_CNP_BIT ULL(0x1)
377
378/*
379 * CTR definitions
380 */
381#define CTR_CWG_SHIFT U(24)
382#define CTR_CWG_MASK U(0xf)
383#define CTR_ERG_SHIFT U(20)
384#define CTR_ERG_MASK U(0xf)
385#define CTR_DMINLINE_SHIFT U(16)
386#define CTR_DMINLINE_WIDTH U(4)
387#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
388#define CTR_L1IP_SHIFT U(14)
389#define CTR_L1IP_MASK U(0x3)
390#define CTR_IMINLINE_SHIFT U(0)
391#define CTR_IMINLINE_MASK U(0xf)
392
393#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
394
395/* PMCR definitions */
396#define PMCR_N_SHIFT U(11)
397#define PMCR_N_MASK U(0x1f)
398#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
399#define PMCR_LC_BIT (U(1) << 6)
400#define PMCR_DP_BIT (U(1) << 5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200401
402/*******************************************************************************
403 * Definitions of register offsets, fields and macros for CPU system
404 * instructions.
405 ******************************************************************************/
406
407#define TLBI_ADDR_SHIFT U(0)
408#define TLBI_ADDR_MASK U(0xFFFFF000)
409#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
410
411/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
413 * system level implementation of the Generic Timer.
414 ******************************************************************************/
415#define CNTCTLBASE_CNTFRQ U(0x0)
416#define CNTNSAR U(0x4)
417#define CNTNSAR_NS_SHIFT(x) (x)
418
419#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
420#define CNTACR_RPCT_SHIFT U(0x0)
421#define CNTACR_RVCT_SHIFT U(0x1)
422#define CNTACR_RFRQ_SHIFT U(0x2)
423#define CNTACR_RVOFF_SHIFT U(0x3)
424#define CNTACR_RWVT_SHIFT U(0x4)
425#define CNTACR_RWPT_SHIFT U(0x5)
426
427/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200428 * Definitions of register offsets and fields in the CNTBaseN Frame of the
429 * system level implementation of the Generic Timer.
430 ******************************************************************************/
431/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200433/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000434#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200435/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000436#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200437/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000438#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200439
440/* Physical timer control register bit fields shifts and masks */
441#define CNTP_CTL_ENABLE_SHIFT 0
442#define CNTP_CTL_IMASK_SHIFT 1
443#define CNTP_CTL_ISTATUS_SHIFT 2
444
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000445#define CNTP_CTL_ENABLE_MASK U(1)
446#define CNTP_CTL_IMASK_MASK U(1)
447#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448
449#define get_cntp_ctl_enable(x) ((x >> CNTP_CTL_ENABLE_SHIFT) & \
450 CNTP_CTL_ENABLE_MASK)
451#define get_cntp_ctl_imask(x) ((x >> CNTP_CTL_IMASK_SHIFT) & \
452 CNTP_CTL_IMASK_MASK)
453#define get_cntp_ctl_istatus(x) ((x >> CNTP_CTL_ISTATUS_SHIFT) & \
454 CNTP_CTL_ISTATUS_MASK)
455
456#define set_cntp_ctl_enable(x) (x |= 1 << CNTP_CTL_ENABLE_SHIFT)
457#define set_cntp_ctl_imask(x) (x |= 1 << CNTP_CTL_IMASK_SHIFT)
458
459#define clr_cntp_ctl_enable(x) (x &= ~(1 << CNTP_CTL_ENABLE_SHIFT))
460#define clr_cntp_ctl_imask(x) (x &= ~(1 << CNTP_CTL_IMASK_SHIFT))
461
462/* MAIR macros */
463#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
464#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
465
466/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
467#define SCR p15, 0, c1, c1, 0
468#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000469#define ACTLR p15, 0, c1, c0, 1
470#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200471#define MPIDR p15, 0, c0, c0, 5
472#define MIDR p15, 0, c0, c0, 0
473#define HVBAR p15, 4, c12, c0, 0
474#define VBAR p15, 0, c12, c0, 0
475#define MVBAR p15, 0, c12, c0, 1
476#define NSACR p15, 0, c1, c1, 2
477#define CPACR p15, 0, c1, c0, 2
478#define DCCIMVAC p15, 0, c7, c14, 1
479#define DCCMVAC p15, 0, c7, c10, 1
480#define DCIMVAC p15, 0, c7, c6, 1
481#define DCCISW p15, 0, c7, c14, 2
482#define DCCSW p15, 0, c7, c10, 2
483#define DCISW p15, 0, c7, c6, 2
484#define CTR p15, 0, c0, c0, 1
485#define CNTFRQ p15, 0, c14, c0, 0
486#define ID_PFR0 p15, 0, c0, c1, 0
487#define ID_PFR1 p15, 0, c0, c1, 1
488#define MAIR0 p15, 0, c10, c2, 0
489#define MAIR1 p15, 0, c10, c2, 1
490#define TTBCR p15, 0, c2, c0, 2
491#define TTBR0 p15, 0, c2, c0, 0
492#define TTBR1 p15, 0, c2, c0, 1
493#define TLBIALL p15, 0, c8, c7, 0
494#define TLBIALLH p15, 4, c8, c7, 0
495#define TLBIALLIS p15, 0, c8, c3, 0
496#define TLBIMVA p15, 0, c8, c7, 1
497#define TLBIMVAA p15, 0, c8, c7, 3
498#define TLBIMVAAIS p15, 0, c8, c3, 3
499#define TLBIMVAHIS p15, 4, c8, c3, 1
500#define BPIALLIS p15, 0, c7, c1, 6
501#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000502#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200503#define HSCTLR p15, 4, c1, c0, 0
504#define HCR p15, 4, c1, c1, 0
505#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000506#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200507#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000508#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200509#define VPIDR p15, 4, c0, c0, 0
510#define VMPIDR p15, 4, c0, c0, 5
511#define ISR p15, 0, c12, c1, 0
512#define CLIDR p15, 1, c0, c0, 1
513#define CSSELR p15, 2, c0, c0, 0
514#define CCSIDR p15, 1, c0, c0, 0
515#define HTCR p15, 4, c2, c0, 2
516#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000517#define ATS1CPR p15, 0, c7, c8, 0
518#define ATS1HR p15, 4, c7, c8, 0
519#define DBGOSDLR p14, 0, c1, c3, 4
520
521/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
522#define HDCR p15, 4, c1, c1, 1
523#define PMCR p15, 0, c9, c12, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200524#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000525#define CNTHP_CTL p15, 4, c14, c2, 1
526
527/* AArch32 coproc registers for 32bit MMU descriptor support */
528#define PRRR p15, 0, c10, c2, 0
529#define NMRR p15, 0, c10, c2, 1
530#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531
532/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
533#define ICC_IAR1 p15, 0, c12, c12, 0
534#define ICC_IAR0 p15, 0, c12, c8, 0
535#define ICC_EOIR1 p15, 0, c12, c12, 1
536#define ICC_EOIR0 p15, 0, c12, c8, 1
537#define ICC_HPPIR1 p15, 0, c12, c12, 2
538#define ICC_HPPIR0 p15, 0, c12, c8, 2
539#define ICC_BPR1 p15, 0, c12, c12, 3
540#define ICC_BPR0 p15, 0, c12, c8, 3
541#define ICC_DIR p15, 0, c12, c11, 1
542#define ICC_PMR p15, 0, c4, c6, 0
543#define ICC_RPR p15, 0, c12, c11, 3
544#define ICC_CTLR p15, 0, c12, c12, 4
545#define ICC_MCTLR p15, 6, c12, c12, 4
546#define ICC_SRE p15, 0, c12, c12, 5
547#define ICC_HSRE p15, 4, c12, c9, 5
548#define ICC_MSRE p15, 6, c12, c12, 5
549#define ICC_IGRPEN0 p15, 0, c12, c12, 6
550#define ICC_IGRPEN1 p15, 0, c12, c12, 7
551#define ICC_MGRPEN1 p15, 6, c12, c12, 7
552
553/* 64 bit system register defines The format is: coproc, opt1, CRm */
554#define TTBR0_64 p15, 0, c2
555#define TTBR1_64 p15, 1, c2
556#define CNTVOFF_64 p15, 4, c14
557#define VTTBR_64 p15, 6, c2
558#define CNTPCT_64 p15, 0, c14
559#define HTTBR_64 p15, 4, c2
560#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000561#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200562
563/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
564#define ICC_SGI1R_EL1_64 p15, 0, c12
565#define ICC_ASGI1R_EL1_64 p15, 1, c12
566#define ICC_SGI0R_EL1_64 p15, 2, c12
567
568/*******************************************************************************
569 * Definitions of MAIR encodings for device and normal memory
570 ******************************************************************************/
571/*
572 * MAIR encodings for device memory attributes.
573 */
574#define MAIR_DEV_nGnRnE U(0x0)
575#define MAIR_DEV_nGnRE U(0x4)
576#define MAIR_DEV_nGRE U(0x8)
577#define MAIR_DEV_GRE U(0xc)
578
579/*
580 * MAIR encodings for normal memory attributes.
581 *
582 * Cache Policy
583 * WT: Write Through
584 * WB: Write Back
585 * NC: Non-Cacheable
586 *
587 * Transient Hint
588 * NTR: Non-Transient
589 * TR: Transient
590 *
591 * Allocation Policy
592 * RA: Read Allocate
593 * WA: Write Allocate
594 * RWA: Read and Write Allocate
595 * NA: No Allocation
596 */
597#define MAIR_NORM_WT_TR_WA U(0x1)
598#define MAIR_NORM_WT_TR_RA U(0x2)
599#define MAIR_NORM_WT_TR_RWA U(0x3)
600#define MAIR_NORM_NC U(0x4)
601#define MAIR_NORM_WB_TR_WA U(0x5)
602#define MAIR_NORM_WB_TR_RA U(0x6)
603#define MAIR_NORM_WB_TR_RWA U(0x7)
604#define MAIR_NORM_WT_NTR_NA U(0x8)
605#define MAIR_NORM_WT_NTR_WA U(0x9)
606#define MAIR_NORM_WT_NTR_RA U(0xa)
607#define MAIR_NORM_WT_NTR_RWA U(0xb)
608#define MAIR_NORM_WB_NTR_NA U(0xc)
609#define MAIR_NORM_WB_NTR_WA U(0xd)
610#define MAIR_NORM_WB_NTR_RA U(0xe)
611#define MAIR_NORM_WB_NTR_RWA U(0xf)
612
613#define MAIR_NORM_OUTER_SHIFT U(4)
614
615#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
616 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
617
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000618/* PAR fields */
619#define PAR_F_SHIFT U(0)
620#define PAR_F_MASK ULL(0x1)
621#define PAR_ADDR_SHIFT U(12)
622#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
623
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200624/*******************************************************************************
625 * Definitions for system register interface to AMU for ARMv8.4 onwards
626 ******************************************************************************/
627#define AMCR p15, 0, c13, c2, 0
628#define AMCFGR p15, 0, c13, c2, 1
629#define AMCGCR p15, 0, c13, c2, 2
630#define AMUSERENR p15, 0, c13, c2, 3
631#define AMCNTENCLR0 p15, 0, c13, c2, 4
632#define AMCNTENSET0 p15, 0, c13, c2, 5
633#define AMCNTENCLR1 p15, 0, c13, c3, 0
634#define AMCNTENSET1 p15, 0, c13, c3, 1
635
636/* Activity Monitor Group 0 Event Counter Registers */
637#define AMEVCNTR00 p15, 0, c0
638#define AMEVCNTR01 p15, 1, c0
639#define AMEVCNTR02 p15, 2, c0
640#define AMEVCNTR03 p15, 3, c0
641
642/* Activity Monitor Group 0 Event Type Registers */
643#define AMEVTYPER00 p15, 0, c13, c6, 0
644#define AMEVTYPER01 p15, 0, c13, c6, 1
645#define AMEVTYPER02 p15, 0, c13, c6, 2
646#define AMEVTYPER03 p15, 0, c13, c6, 3
647
648/* Activity Monitor Group 1 Event Counter Registers */
649#define AMEVCNTR10 p15, 0, c4
650#define AMEVCNTR11 p15, 1, c4
651#define AMEVCNTR12 p15, 2, c4
652#define AMEVCNTR13 p15, 3, c4
653#define AMEVCNTR14 p15, 4, c4
654#define AMEVCNTR15 p15, 5, c4
655#define AMEVCNTR16 p15, 6, c4
656#define AMEVCNTR17 p15, 7, c4
657#define AMEVCNTR18 p15, 0, c5
658#define AMEVCNTR19 p15, 1, c5
659#define AMEVCNTR1A p15, 2, c5
660#define AMEVCNTR1B p15, 3, c5
661#define AMEVCNTR1C p15, 4, c5
662#define AMEVCNTR1D p15, 5, c5
663#define AMEVCNTR1E p15, 6, c5
664#define AMEVCNTR1F p15, 7, c5
665
666/* Activity Monitor Group 1 Event Type Registers */
667#define AMEVTYPER10 p15, 0, c13, c14, 0
668#define AMEVTYPER11 p15, 0, c13, c14, 1
669#define AMEVTYPER12 p15, 0, c13, c14, 2
670#define AMEVTYPER13 p15, 0, c13, c14, 3
671#define AMEVTYPER14 p15, 0, c13, c14, 4
672#define AMEVTYPER15 p15, 0, c13, c14, 5
673#define AMEVTYPER16 p15, 0, c13, c14, 6
674#define AMEVTYPER17 p15, 0, c13, c14, 7
675#define AMEVTYPER18 p15, 0, c13, c15, 0
676#define AMEVTYPER19 p15, 0, c13, c15, 1
677#define AMEVTYPER1A p15, 0, c13, c15, 2
678#define AMEVTYPER1B p15, 0, c13, c15, 3
679#define AMEVTYPER1C p15, 0, c13, c15, 4
680#define AMEVTYPER1D p15, 0, c13, c15, 5
681#define AMEVTYPER1E p15, 0, c13, c15, 6
682#define AMEVTYPER1F p15, 0, c13, c15, 7
683
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000684#endif /* ARCH_H */