Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 1 | /* |
Javier Almansa Sobrino | 82cd82e | 2025-01-17 17:37:42 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 7 | #ifndef ARCH_HELPERS_H |
| 8 | #define ARCH_HELPERS_H |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 9 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 10 | #include <arch.h> |
| 11 | #include <cdefs.h> |
| 12 | #include <stdbool.h> |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 13 | #include <stdint.h> |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 14 | #include <string.h> |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 15 | |
| 16 | /********************************************************************** |
| 17 | * Macros which create inline functions to read or write CPU system |
| 18 | * registers |
| 19 | *********************************************************************/ |
| 20 | |
| 21 | #define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \ |
| 22 | static inline u_register_t read_ ## _name(void) \ |
| 23 | { \ |
| 24 | u_register_t v; \ |
| 25 | __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \ |
| 26 | return v; \ |
| 27 | } |
| 28 | |
| 29 | #define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \ |
| 30 | static inline void write_ ## _name(u_register_t v) \ |
| 31 | { \ |
| 32 | __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \ |
| 33 | } |
| 34 | |
| 35 | #define SYSREG_WRITE_CONST(reg_name, v) \ |
| 36 | __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v)) |
| 37 | |
| 38 | /* Define read function for system register */ |
| 39 | #define DEFINE_SYSREG_READ_FUNC(_name) \ |
| 40 | _DEFINE_SYSREG_READ_FUNC(_name, _name) |
| 41 | |
| 42 | /* Define read & write function for system register */ |
| 43 | #define DEFINE_SYSREG_RW_FUNCS(_name) \ |
| 44 | _DEFINE_SYSREG_READ_FUNC(_name, _name) \ |
| 45 | _DEFINE_SYSREG_WRITE_FUNC(_name, _name) |
| 46 | |
| 47 | /* Define read & write function for renamed system register */ |
| 48 | #define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \ |
| 49 | _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \ |
| 50 | _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) |
| 51 | |
| 52 | /* Define read function for renamed system register */ |
| 53 | #define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \ |
| 54 | _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) |
| 55 | |
| 56 | /* Define write function for renamed system register */ |
| 57 | #define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \ |
| 58 | _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) |
| 59 | |
| 60 | /********************************************************************** |
| 61 | * Macros to create inline functions for system instructions |
| 62 | *********************************************************************/ |
| 63 | |
| 64 | /* Define function for simple system instruction */ |
| 65 | #define DEFINE_SYSOP_FUNC(_op) \ |
| 66 | static inline void _op(void) \ |
| 67 | { \ |
| 68 | __asm__ (#_op); \ |
| 69 | } |
| 70 | |
| 71 | /* Define function for system instruction with type specifier */ |
| 72 | #define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \ |
| 73 | static inline void _op ## _type(void) \ |
| 74 | { \ |
| 75 | __asm__ (#_op " " #_type); \ |
| 76 | } |
| 77 | |
Manish V Badarkhe | b31bc75 | 2021-12-24 08:52:52 +0000 | [diff] [blame] | 78 | /* Define function for system instruction with register with variable parameter */ |
| 79 | #define DEFINE_SYSOP_PARAM_FUNC(_op) \ |
| 80 | static inline void _op(uint64_t v) \ |
| 81 | { \ |
| 82 | __asm__ (#_op " " "%0" : : "r" (v)); \ |
| 83 | } |
| 84 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 85 | /* Define function for system instruction with register parameter */ |
| 86 | #define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \ |
| 87 | static inline void _op ## _type(uint64_t v) \ |
| 88 | { \ |
| 89 | __asm__ (#_op " " #_type ", %0" : : "r" (v)); \ |
| 90 | } |
| 91 | |
| 92 | /******************************************************************************* |
| 93 | * TLB maintenance accessor prototypes |
| 94 | ******************************************************************************/ |
| 95 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 96 | #if ERRATA_A57_813419 |
| 97 | /* |
| 98 | * Define function for TLBI instruction with type specifier that implements |
| 99 | * the workaround for errata 813419 of Cortex-A57. |
| 100 | */ |
| 101 | #define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\ |
| 102 | static inline void tlbi ## _type(void) \ |
| 103 | { \ |
| 104 | __asm__("tlbi " #_type "\n" \ |
| 105 | "dsb ish\n" \ |
| 106 | "tlbi " #_type); \ |
| 107 | } |
| 108 | |
| 109 | /* |
| 110 | * Define function for TLBI instruction with register parameter that implements |
| 111 | * the workaround for errata 813419 of Cortex-A57. |
| 112 | */ |
| 113 | #define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \ |
| 114 | static inline void tlbi ## _type(uint64_t v) \ |
| 115 | { \ |
| 116 | __asm__("tlbi " #_type ", %0\n" \ |
| 117 | "dsb ish\n" \ |
| 118 | "tlbi " #_type ", %0" : : "r" (v)); \ |
| 119 | } |
| 120 | #endif /* ERRATA_A57_813419 */ |
| 121 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 122 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1) |
| 123 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is) |
| 124 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2) |
| 125 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 126 | #if ERRATA_A57_813419 |
| 127 | DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3) |
| 128 | DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is) |
| 129 | #else |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 130 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3) |
| 131 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 132 | #endif |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 133 | DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1) |
| 134 | |
| 135 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is) |
| 136 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is) |
| 137 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is) |
| 138 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 139 | #if ERRATA_A57_813419 |
| 140 | DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is) |
| 141 | DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is) |
| 142 | #else |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 143 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is) |
| 144 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 145 | #endif |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 146 | |
| 147 | /******************************************************************************* |
| 148 | * Cache maintenance accessor prototypes |
| 149 | ******************************************************************************/ |
| 150 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw) |
| 151 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw) |
| 152 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw) |
| 153 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac) |
| 154 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac) |
| 155 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac) |
| 156 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau) |
| 157 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva) |
| 158 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 159 | /******************************************************************************* |
| 160 | * Address translation accessor prototypes |
| 161 | ******************************************************************************/ |
| 162 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r) |
| 163 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w) |
| 164 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r) |
| 165 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w) |
| 166 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r) |
| 167 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r) |
| 168 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r) |
| 169 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 170 | void flush_dcache_range(uintptr_t addr, size_t size); |
| 171 | void clean_dcache_range(uintptr_t addr, size_t size); |
| 172 | void inv_dcache_range(uintptr_t addr, size_t size); |
| 173 | |
| 174 | void dcsw_op_louis(u_register_t op_type); |
| 175 | void dcsw_op_all(u_register_t op_type); |
| 176 | |
| 177 | void disable_mmu(void); |
| 178 | void disable_mmu_icache(void); |
| 179 | |
| 180 | /******************************************************************************* |
| 181 | * Misc. accessor prototypes |
| 182 | ******************************************************************************/ |
| 183 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 184 | #define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val) |
| 185 | #define write_daifset(val) SYSREG_WRITE_CONST(daifset, val) |
| 186 | |
| 187 | DEFINE_SYSREG_RW_FUNCS(par_el1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 188 | DEFINE_SYSREG_READ_FUNC(id_pfr1_el1) |
Juan Pablo Conde | c94fb40 | 2023-07-21 17:19:42 -0500 | [diff] [blame] | 189 | DEFINE_SYSREG_READ_FUNC(id_aa64isar0_el1) |
Jeenu Viswambharan | a1c3cca | 2018-10-16 10:09:32 +0100 | [diff] [blame] | 190 | DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 191 | DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1) |
Antonio Nino Diaz | cc02399 | 2019-04-04 11:18:32 +0100 | [diff] [blame] | 192 | DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1) |
Arvind Ram Prakash | 1ab21e5 | 2024-11-12 10:52:08 -0600 | [diff] [blame] | 193 | DEFINE_RENAME_SYSREG_RW_FUNCS(id_aa64pfr2_el1, ID_AA64PFR2_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 194 | DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1) |
Antonio Nino Diaz | ffdfd16 | 2019-02-11 15:34:32 +0000 | [diff] [blame] | 195 | DEFINE_SYSREG_READ_FUNC(id_afr0_el1) |
Juan Pablo Conde | c94fb40 | 2023-07-21 17:19:42 -0500 | [diff] [blame] | 196 | DEFINE_SYSREG_READ_FUNC(id_pfr0_el1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 197 | DEFINE_SYSREG_READ_FUNC(CurrentEl) |
| 198 | DEFINE_SYSREG_READ_FUNC(ctr_el0) |
| 199 | DEFINE_SYSREG_RW_FUNCS(daif) |
Daniel Boulby | 39e4df2 | 2021-02-02 19:27:41 +0000 | [diff] [blame] | 200 | DEFINE_SYSREG_RW_FUNCS(nzcv) |
| 201 | DEFINE_SYSREG_READ_FUNC(spsel) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 202 | DEFINE_SYSREG_RW_FUNCS(spsr_el1) |
| 203 | DEFINE_SYSREG_RW_FUNCS(spsr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 204 | DEFINE_SYSREG_RW_FUNCS(spsr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 205 | DEFINE_SYSREG_RW_FUNCS(elr_el1) |
| 206 | DEFINE_SYSREG_RW_FUNCS(elr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 207 | DEFINE_SYSREG_RW_FUNCS(elr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 208 | |
| 209 | DEFINE_SYSOP_FUNC(wfi) |
| 210 | DEFINE_SYSOP_FUNC(wfe) |
| 211 | DEFINE_SYSOP_FUNC(sev) |
Manish V Badarkhe | b31bc75 | 2021-12-24 08:52:52 +0000 | [diff] [blame] | 212 | DEFINE_SYSOP_FUNC(sevl) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 213 | DEFINE_SYSOP_TYPE_FUNC(dsb, sy) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 214 | DEFINE_SYSOP_TYPE_FUNC(dmb, sy) |
| 215 | DEFINE_SYSOP_TYPE_FUNC(dmb, st) |
| 216 | DEFINE_SYSOP_TYPE_FUNC(dmb, ld) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 217 | DEFINE_SYSOP_TYPE_FUNC(dsb, ish) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 218 | DEFINE_SYSOP_TYPE_FUNC(dsb, nsh) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 219 | DEFINE_SYSOP_TYPE_FUNC(dsb, ishst) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 220 | DEFINE_SYSOP_TYPE_FUNC(dmb, oshld) |
| 221 | DEFINE_SYSOP_TYPE_FUNC(dmb, oshst) |
| 222 | DEFINE_SYSOP_TYPE_FUNC(dmb, osh) |
| 223 | DEFINE_SYSOP_TYPE_FUNC(dmb, nshld) |
| 224 | DEFINE_SYSOP_TYPE_FUNC(dmb, nshst) |
| 225 | DEFINE_SYSOP_TYPE_FUNC(dmb, nsh) |
| 226 | DEFINE_SYSOP_TYPE_FUNC(dmb, ishld) |
| 227 | DEFINE_SYSOP_TYPE_FUNC(dmb, ishst) |
| 228 | DEFINE_SYSOP_TYPE_FUNC(dmb, ish) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 229 | DEFINE_SYSOP_FUNC(isb) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 230 | |
Manish V Badarkhe | b31bc75 | 2021-12-24 08:52:52 +0000 | [diff] [blame] | 231 | DEFINE_SYSOP_PARAM_FUNC(wfit) |
| 232 | DEFINE_SYSOP_PARAM_FUNC(wfet) |
| 233 | |
Andre Przywara | 72b7ce1 | 2024-11-04 13:44:39 +0000 | [diff] [blame] | 234 | DEFINE_RENAME_SYSREG_RW_FUNCS(sys_accdata_el1, SYS_ACCDATA_EL1) |
| 235 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 236 | static inline void enable_irq(void) |
| 237 | { |
| 238 | /* |
| 239 | * The compiler memory barrier will prevent the compiler from |
| 240 | * scheduling non-volatile memory access after the write to the |
| 241 | * register. |
| 242 | * |
| 243 | * This could happen if some initialization code issues non-volatile |
| 244 | * accesses to an area used by an interrupt handler, in the assumption |
| 245 | * that it is safe as the interrupts are disabled at the time it does |
| 246 | * that (according to program order). However, non-volatile accesses |
| 247 | * are not necessarily in program order relatively with volatile inline |
| 248 | * assembly statements (and volatile accesses). |
| 249 | */ |
| 250 | COMPILER_BARRIER(); |
| 251 | write_daifclr(DAIF_IRQ_BIT); |
| 252 | isb(); |
| 253 | } |
| 254 | |
| 255 | static inline void enable_fiq(void) |
| 256 | { |
| 257 | COMPILER_BARRIER(); |
| 258 | write_daifclr(DAIF_FIQ_BIT); |
| 259 | isb(); |
| 260 | } |
| 261 | |
| 262 | static inline void enable_serror(void) |
| 263 | { |
| 264 | COMPILER_BARRIER(); |
| 265 | write_daifclr(DAIF_ABT_BIT); |
| 266 | isb(); |
| 267 | } |
| 268 | |
| 269 | static inline void enable_debug_exceptions(void) |
| 270 | { |
| 271 | COMPILER_BARRIER(); |
| 272 | write_daifclr(DAIF_DBG_BIT); |
| 273 | isb(); |
| 274 | } |
| 275 | |
| 276 | static inline void disable_irq(void) |
| 277 | { |
| 278 | COMPILER_BARRIER(); |
| 279 | write_daifset(DAIF_IRQ_BIT); |
| 280 | isb(); |
| 281 | } |
| 282 | |
| 283 | static inline void disable_fiq(void) |
| 284 | { |
| 285 | COMPILER_BARRIER(); |
| 286 | write_daifset(DAIF_FIQ_BIT); |
| 287 | isb(); |
| 288 | } |
| 289 | |
| 290 | static inline void disable_serror(void) |
| 291 | { |
| 292 | COMPILER_BARRIER(); |
| 293 | write_daifset(DAIF_ABT_BIT); |
| 294 | isb(); |
| 295 | } |
| 296 | |
| 297 | static inline void disable_debug_exceptions(void) |
| 298 | { |
| 299 | COMPILER_BARRIER(); |
| 300 | write_daifset(DAIF_DBG_BIT); |
| 301 | isb(); |
| 302 | } |
| 303 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 304 | void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3, |
| 305 | uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7); |
| 306 | |
| 307 | /******************************************************************************* |
| 308 | * System register accessor prototypes |
| 309 | ******************************************************************************/ |
| 310 | DEFINE_SYSREG_READ_FUNC(midr_el1) |
| 311 | DEFINE_SYSREG_READ_FUNC(mpidr_el1) |
| 312 | DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1) |
Daniel Boulby | 39e4df2 | 2021-02-02 19:27:41 +0000 | [diff] [blame] | 313 | DEFINE_SYSREG_READ_FUNC(id_aa64mmfr1_el1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 314 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 315 | DEFINE_SYSREG_RW_FUNCS(scr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 316 | DEFINE_SYSREG_RW_FUNCS(hcr_el2) |
| 317 | |
| 318 | DEFINE_SYSREG_RW_FUNCS(vbar_el1) |
| 319 | DEFINE_SYSREG_RW_FUNCS(vbar_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 320 | DEFINE_SYSREG_RW_FUNCS(vbar_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 321 | |
| 322 | DEFINE_SYSREG_RW_FUNCS(sctlr_el1) |
| 323 | DEFINE_SYSREG_RW_FUNCS(sctlr_el2) |
| 324 | DEFINE_SYSREG_RW_FUNCS(sctlr_el3) |
| 325 | |
Javier Almansa Sobrino | 7c78f7b | 2024-10-25 11:44:32 +0100 | [diff] [blame] | 326 | DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el1, SCTLR2_EL1) |
Igor Podgainõi | d1a7f4d | 2024-11-26 12:50:47 +0100 | [diff] [blame] | 327 | DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el2, SCTLR2_EL2) |
Javier Almansa Sobrino | 7c78f7b | 2024-10-25 11:44:32 +0100 | [diff] [blame] | 328 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 329 | DEFINE_SYSREG_RW_FUNCS(actlr_el1) |
| 330 | DEFINE_SYSREG_RW_FUNCS(actlr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 331 | DEFINE_SYSREG_RW_FUNCS(actlr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 332 | |
| 333 | DEFINE_SYSREG_RW_FUNCS(esr_el1) |
| 334 | DEFINE_SYSREG_RW_FUNCS(esr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 335 | DEFINE_SYSREG_RW_FUNCS(esr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 336 | |
| 337 | DEFINE_SYSREG_RW_FUNCS(afsr0_el1) |
| 338 | DEFINE_SYSREG_RW_FUNCS(afsr0_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 339 | DEFINE_SYSREG_RW_FUNCS(afsr0_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 340 | |
| 341 | DEFINE_SYSREG_RW_FUNCS(afsr1_el1) |
| 342 | DEFINE_SYSREG_RW_FUNCS(afsr1_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 343 | DEFINE_SYSREG_RW_FUNCS(afsr1_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 344 | |
| 345 | DEFINE_SYSREG_RW_FUNCS(far_el1) |
| 346 | DEFINE_SYSREG_RW_FUNCS(far_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 347 | DEFINE_SYSREG_RW_FUNCS(far_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 348 | |
| 349 | DEFINE_SYSREG_RW_FUNCS(mair_el1) |
| 350 | DEFINE_SYSREG_RW_FUNCS(mair_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 351 | DEFINE_SYSREG_RW_FUNCS(mair_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 352 | |
| 353 | DEFINE_SYSREG_RW_FUNCS(amair_el1) |
| 354 | DEFINE_SYSREG_RW_FUNCS(amair_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 355 | DEFINE_SYSREG_RW_FUNCS(amair_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 356 | |
| 357 | DEFINE_SYSREG_READ_FUNC(rvbar_el1) |
| 358 | DEFINE_SYSREG_READ_FUNC(rvbar_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 359 | DEFINE_SYSREG_READ_FUNC(rvbar_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 360 | |
| 361 | DEFINE_SYSREG_RW_FUNCS(rmr_el1) |
| 362 | DEFINE_SYSREG_RW_FUNCS(rmr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 363 | DEFINE_SYSREG_RW_FUNCS(rmr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 364 | |
| 365 | DEFINE_SYSREG_RW_FUNCS(tcr_el1) |
| 366 | DEFINE_SYSREG_RW_FUNCS(tcr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 367 | DEFINE_SYSREG_RW_FUNCS(tcr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 368 | |
| 369 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el1) |
| 370 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 371 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 372 | |
| 373 | DEFINE_SYSREG_RW_FUNCS(ttbr1_el1) |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 374 | DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 375 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 376 | DEFINE_SYSREG_RW_FUNCS(vttbr_el2) |
| 377 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 378 | DEFINE_SYSREG_RW_FUNCS(cptr_el2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 379 | DEFINE_SYSREG_RW_FUNCS(cptr_el3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 380 | |
| 381 | DEFINE_SYSREG_RW_FUNCS(cpacr_el1) |
| 382 | DEFINE_SYSREG_RW_FUNCS(cntfrq_el0) |
| 383 | DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2) |
| 384 | DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2) |
| 385 | DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2) |
| 386 | DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1) |
| 387 | DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1) |
| 388 | DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1) |
| 389 | DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0) |
| 390 | DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0) |
| 391 | DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0) |
| 392 | DEFINE_SYSREG_READ_FUNC(cntpct_el0) |
Manish Pandey | e540057 | 2021-01-12 15:15:32 +0000 | [diff] [blame] | 393 | DEFINE_SYSREG_READ_FUNC(cntvct_el0) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 394 | DEFINE_SYSREG_RW_FUNCS(cnthctl_el2) |
| 395 | |
Jayanth Dodderi Chidanand | af49307 | 2024-08-12 17:26:10 +0100 | [diff] [blame] | 396 | DEFINE_SYSREG_RW_FUNCS(csselr_el1) |
| 397 | DEFINE_SYSREG_RW_FUNCS(sp_el1) |
| 398 | DEFINE_SYSREG_RW_FUNCS(tpidr_el0) |
| 399 | DEFINE_SYSREG_RW_FUNCS(tpidr_el1) |
| 400 | DEFINE_SYSREG_RW_FUNCS(tpidrro_el0) |
| 401 | DEFINE_SYSREG_RW_FUNCS(contextidr_el1) |
| 402 | DEFINE_SYSREG_RW_FUNCS(mdccint_el1) |
| 403 | DEFINE_SYSREG_RW_FUNCS(mdscr_el1) |
| 404 | DEFINE_SYSREG_RW_FUNCS(spsr_abt) |
| 405 | DEFINE_SYSREG_RW_FUNCS(spsr_und) |
| 406 | DEFINE_SYSREG_RW_FUNCS(spsr_irq) |
| 407 | DEFINE_SYSREG_RW_FUNCS(spsr_fiq) |
| 408 | DEFINE_SYSREG_RW_FUNCS(dacr32_el2) |
| 409 | DEFINE_SYSREG_RW_FUNCS(ifsr32_el2) |
| 410 | DEFINE_SYSREG_RW_FUNCS(cntv_ctl_el0) |
| 411 | DEFINE_SYSREG_RW_FUNCS(cntv_cval_el0) |
| 412 | DEFINE_SYSREG_RW_FUNCS(cntkctl_el1) |
| 413 | |
Antonio Nino Diaz | 1454f50 | 2018-11-23 13:52:54 +0000 | [diff] [blame] | 414 | #define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \ |
| 415 | CNTP_CTL_ENABLE_MASK) |
| 416 | #define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \ |
| 417 | CNTP_CTL_IMASK_MASK) |
| 418 | #define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \ |
| 419 | CNTP_CTL_ISTATUS_MASK) |
| 420 | |
| 421 | #define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT)) |
| 422 | #define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT)) |
| 423 | |
| 424 | #define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT)) |
| 425 | #define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT)) |
| 426 | |
Sona Mathew | 0738421 | 2022-11-28 13:19:11 -0600 | [diff] [blame] | 427 | #define read_midr() read_midr_el1() |
| 428 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 429 | DEFINE_SYSREG_RW_FUNCS(tpidr_el3) |
| 430 | |
| 431 | DEFINE_SYSREG_RW_FUNCS(cntvoff_el2) |
| 432 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 433 | DEFINE_SYSREG_RW_FUNCS(vpidr_el2) |
| 434 | DEFINE_SYSREG_RW_FUNCS(vmpidr_el2) |
| 435 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 436 | DEFINE_SYSREG_READ_FUNC(isr_el1) |
| 437 | |
| 438 | DEFINE_SYSREG_RW_FUNCS(mdcr_el2) |
| 439 | DEFINE_SYSREG_RW_FUNCS(mdcr_el3) |
| 440 | DEFINE_SYSREG_RW_FUNCS(hstr_el2) |
Petre-Ionut Tudor | f68ebdb | 2019-09-18 16:13:00 +0100 | [diff] [blame] | 441 | |
AlexeiFedorov | 2f30f10 | 2023-03-13 19:37:46 +0000 | [diff] [blame] | 442 | DEFINE_SYSREG_RW_FUNCS(pmcr_el0) |
| 443 | DEFINE_SYSREG_RW_FUNCS(pmcntenclr_el0) |
| 444 | DEFINE_SYSREG_RW_FUNCS(pmcntenset_el0) |
| 445 | DEFINE_SYSREG_RW_FUNCS(pmccntr_el0) |
| 446 | DEFINE_SYSREG_RW_FUNCS(pmccfiltr_el0) |
Petre-Ionut Tudor | f68ebdb | 2019-09-18 16:13:00 +0100 | [diff] [blame] | 447 | DEFINE_SYSREG_RW_FUNCS(pmevtyper0_el0) |
AlexeiFedorov | 2f30f10 | 2023-03-13 19:37:46 +0000 | [diff] [blame] | 448 | DEFINE_SYSREG_RW_FUNCS(pmevcntr0_el0) |
| 449 | DEFINE_SYSREG_RW_FUNCS(pmovsclr_el0) |
| 450 | DEFINE_SYSREG_RW_FUNCS(pmovsset_el0) |
Boyan Karatotev | 35e3ca0 | 2022-10-10 16:39:45 +0100 | [diff] [blame] | 451 | DEFINE_SYSREG_RW_FUNCS(pmselr_el0) |
AlexeiFedorov | 2f30f10 | 2023-03-13 19:37:46 +0000 | [diff] [blame] | 452 | DEFINE_SYSREG_RW_FUNCS(pmuserenr_el0); |
Boyan Karatotev | 35e3ca0 | 2022-10-10 16:39:45 +0100 | [diff] [blame] | 453 | DEFINE_SYSREG_RW_FUNCS(pmxevtyper_el0) |
| 454 | DEFINE_SYSREG_RW_FUNCS(pmxevcntr_el0) |
AlexeiFedorov | 2f30f10 | 2023-03-13 19:37:46 +0000 | [diff] [blame] | 455 | DEFINE_SYSREG_RW_FUNCS(pmintenclr_el1) |
| 456 | DEFINE_SYSREG_RW_FUNCS(pmintenset_el1) |
Boyan Karatotev | 35e3ca0 | 2022-10-10 16:39:45 +0100 | [diff] [blame] | 457 | |
| 458 | /* parameterised event counter accessors */ |
| 459 | static inline u_register_t read_pmevcntrn_el0(int ctr_num) |
| 460 | { |
| 461 | write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK); |
| 462 | return read_pmxevcntr_el0(); |
| 463 | } |
| 464 | |
| 465 | static inline void write_pmevcntrn_el0(int ctr_num, u_register_t val) |
| 466 | { |
| 467 | write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK); |
| 468 | write_pmxevcntr_el0(val); |
| 469 | } |
| 470 | |
| 471 | static inline u_register_t read_pmevtypern_el0(int ctr_num) |
| 472 | { |
| 473 | write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK); |
| 474 | return read_pmxevtyper_el0(); |
| 475 | } |
| 476 | |
| 477 | static inline void write_pmevtypern_el0(int ctr_num, u_register_t val) |
| 478 | { |
| 479 | write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK); |
| 480 | write_pmxevtyper_el0(val); |
| 481 | } |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 482 | |
Juan Pablo Conde | 9303f4d | 2022-07-25 16:38:01 -0400 | [diff] [blame] | 483 | /* Armv8.5 FEAT_RNG Registers */ |
| 484 | DEFINE_SYSREG_READ_FUNC(rndr) |
| 485 | DEFINE_SYSREG_READ_FUNC(rndrrs) |
| 486 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 487 | /* GICv3 System Registers */ |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 488 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1) |
| 489 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 490 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 491 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 492 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1) |
| 493 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 494 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 495 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1) |
| 496 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 497 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 498 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 499 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 500 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 501 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 502 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1) |
| 503 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 504 | |
AlexeiFedorov | 2f30f10 | 2023-03-13 19:37:46 +0000 | [diff] [blame] | 505 | DEFINE_RENAME_SYSREG_RW_FUNCS(icv_ctrl_el1, ICV_CTRL_EL1) |
| 506 | DEFINE_RENAME_SYSREG_READ_FUNC(icv_iar1_el1, ICV_IAR1_EL1) |
| 507 | DEFINE_RENAME_SYSREG_RW_FUNCS(icv_igrpen1_el1, ICV_IGRPEN1_EL1) |
| 508 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icv_eoir1_el1, ICV_EOIR1_EL1) |
| 509 | DEFINE_RENAME_SYSREG_RW_FUNCS(icv_pmr_el1, ICV_PMR_EL1) |
| 510 | |
johpow01 | b7d752a | 2020-10-08 17:29:11 -0500 | [diff] [blame] | 511 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 512 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0) |
johpow01 | b7d752a | 2020-10-08 17:29:11 -0500 | [diff] [blame] | 513 | DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0) |
| 514 | DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 515 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0) |
| 516 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0) |
| 517 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0) |
| 518 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0) |
| 519 | |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 520 | /* Armv8.4 Memory Partitioning and Monitoring Extension Registers */ |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 521 | DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1) |
| 522 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3) |
| 523 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2) |
| 524 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2) |
Javier Almansa Sobrino | 82cd82e | 2025-01-17 17:37:42 +0000 | [diff] [blame] | 525 | DEFINE_RENAME_SYSREG_WRITE_FUNC(mpamidr_el1, MPAMIDR_EL1) |
| 526 | DEFINE_RENAME_SYSREG_WRITE_FUNC(mpam0_el1, MPAM0_EL1) |
| 527 | DEFINE_RENAME_SYSREG_WRITE_FUNC(mpam1_el1, MPAM1_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 528 | |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 529 | DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2) |
Jayanth Dodderi Chidanand | af49307 | 2024-08-12 17:26:10 +0100 | [diff] [blame] | 530 | DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el1, SCXTNUM_EL1) |
| 531 | DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el0, SCXTNUM_EL0) |
| 532 | |
Manish V Badarkhe | 589a112 | 2021-12-31 15:20:08 +0000 | [diff] [blame] | 533 | /* Static profiling control registers */ |
| 534 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmscr_el1, PMSCR_EL1) |
| 535 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsevfr_el1, PMSEVFR_EL1) |
| 536 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsfcr_el1, PMSFCR_EL1) |
| 537 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsicr_el1, PMSICR_EL1) |
| 538 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsidr_el1, PMSIDR_EL1) |
| 539 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsirr_el1, PMSIRR_EL1) |
| 540 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmslatfr_el1, PMSLATFR_EL1) |
| 541 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmsnevfr_el1, PMSNEVFR_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 542 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1) |
Manish V Badarkhe | 589a112 | 2021-12-31 15:20:08 +0000 | [diff] [blame] | 543 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmbptr_el1, PMBPTR_EL1) |
| 544 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmbsr_el1, PMBSR_EL1) |
| 545 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmscr_el2, PMSCR_EL2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 546 | |
Arunachalam Ganapathy | 0bbdc2d | 2023-04-05 15:30:18 +0100 | [diff] [blame] | 547 | /* Definitions for system register interface to SVE */ |
| 548 | DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64zfr0_el1, ID_AA64ZFR0_EL1) |
| 549 | DEFINE_RENAME_SYSREG_RW_FUNCS(zcr_el2, ZCR_EL2) |
| 550 | DEFINE_RENAME_SYSREG_RW_FUNCS(zcr_el1, ZCR_EL1) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 551 | |
johpow01 | 50ccb55 | 2020-11-10 19:22:13 -0600 | [diff] [blame] | 552 | DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1) |
| 553 | DEFINE_RENAME_SYSREG_RW_FUNCS(svcr, SVCR) |
| 554 | DEFINE_RENAME_SYSREG_RW_FUNCS(tpidr2_el0, TPIDR2_EL0) |
| 555 | DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el2, SMCR_EL2) |
| 556 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 557 | DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1) |
| 558 | DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1) |
| 559 | |
| 560 | DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1) |
| 561 | DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1) |
| 562 | DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1) |
| 563 | DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1) |
| 564 | DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1) |
| 565 | DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1) |
| 566 | |
Daniel Boulby | 39e4df2 | 2021-02-02 19:27:41 +0000 | [diff] [blame] | 567 | /* Armv8.1 Registers */ |
| 568 | DEFINE_RENAME_SYSREG_RW_FUNCS(pan, PAN) |
| 569 | |
Antonio Nino Diaz | 69068db | 2019-01-11 13:01:45 +0000 | [diff] [blame] | 570 | /* Armv8.2 Registers */ |
| 571 | DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1) |
Jayanth Dodderi Chidanand | af49307 | 2024-08-12 17:26:10 +0100 | [diff] [blame] | 572 | DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1) |
Antonio Nino Diaz | 69068db | 2019-01-11 13:01:45 +0000 | [diff] [blame] | 573 | |
Jeenu Viswambharan | a1c3cca | 2018-10-16 10:09:32 +0100 | [diff] [blame] | 574 | /* Armv8.3 Pointer Authentication Registers */ |
Joel Hutton | 8790f02 | 2019-03-15 14:47:02 +0000 | [diff] [blame] | 575 | /* Instruction keys A and B */ |
Antonio Nino Diaz | 9c9f92c | 2019-03-13 13:57:39 +0000 | [diff] [blame] | 576 | DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1) |
| 577 | DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1) |
Jeenu Viswambharan | a1c3cca | 2018-10-16 10:09:32 +0100 | [diff] [blame] | 578 | |
Joel Hutton | 8790f02 | 2019-03-15 14:47:02 +0000 | [diff] [blame] | 579 | DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeyhi_el1, APIBKeyHi_EL1) |
| 580 | DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeylo_el1, APIBKeyLo_EL1) |
| 581 | |
| 582 | /* Data keys A and B */ |
| 583 | DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeyhi_el1, APDAKeyHi_EL1) |
| 584 | DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeylo_el1, APDAKeyLo_EL1) |
| 585 | |
| 586 | DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeyhi_el1, APDBKeyHi_EL1) |
| 587 | DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeylo_el1, APDBKeyLo_EL1) |
| 588 | |
| 589 | /* Generic key */ |
| 590 | DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeyhi_el1, APGAKeyHi_EL1) |
| 591 | DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1) |
| 592 | |
Sandrine Bailleux | 277fb76 | 2019-10-08 12:10:45 +0200 | [diff] [blame] | 593 | /* MTE registers */ |
| 594 | DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1) |
| 595 | DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1) |
| 596 | DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1) |
| 597 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1) |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 598 | DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el2, TFSR_EL2) |
Sandrine Bailleux | 277fb76 | 2019-10-08 12:10:45 +0200 | [diff] [blame] | 599 | |
Daniel Boulby | 39e4df2 | 2021-02-02 19:27:41 +0000 | [diff] [blame] | 600 | /* Armv8.4 Data Independent Timing */ |
| 601 | DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT) |
| 602 | |
Jimmy Brisson | 90f1d5c | 2020-04-16 10:54:51 -0500 | [diff] [blame] | 603 | /* Armv8.6 Fine Grained Virtualization Traps Registers */ |
| 604 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2) |
| 605 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2) |
| 606 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2) |
| 607 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2) |
| 608 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2) |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 609 | DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2) |
Jimmy Brisson | 90f1d5c | 2020-04-16 10:54:51 -0500 | [diff] [blame] | 610 | |
Arvind Ram Prakash | 94963d4 | 2024-06-13 17:19:56 -0500 | [diff] [blame] | 611 | /* Armv8.9 Fine Grained Virtualization Traps 2 Registers */ |
| 612 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr2_el2, HFGRTR2_EL2) |
| 613 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr2_el2, HFGWTR2_EL2) |
| 614 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr2_el2, HFGITR2_EL2) |
| 615 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr2_el2, HDFGRTR2_EL2) |
| 616 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr2_el2, HDFGWTR2_EL2) |
| 617 | |
Jimmy Brisson | 945095a | 2020-04-16 10:54:59 -0500 | [diff] [blame] | 618 | /* Armv8.6 Enhanced Counter Virtualization Register */ |
| 619 | DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2) |
| 620 | |
Manish V Badarkhe | 87c03d1 | 2021-07-06 22:57:11 +0100 | [diff] [blame] | 621 | /* Armv9.0 Trace buffer extension System Registers */ |
| 622 | DEFINE_RENAME_SYSREG_RW_FUNCS(trblimitr_el1, TRBLIMITR_EL1) |
| 623 | DEFINE_RENAME_SYSREG_RW_FUNCS(trbptr_el1, TRBPTR_EL1) |
| 624 | DEFINE_RENAME_SYSREG_RW_FUNCS(trbbaser_el1, TRBBASER_EL1) |
| 625 | DEFINE_RENAME_SYSREG_RW_FUNCS(trbsr_el1, TRBSR_EL1) |
| 626 | DEFINE_RENAME_SYSREG_RW_FUNCS(trbmar_el1, TRBMAR_EL1) |
| 627 | DEFINE_RENAME_SYSREG_RW_FUNCS(trbtrg_el1, TRBTRG_EL1) |
| 628 | DEFINE_RENAME_SYSREG_READ_FUNC(trbidr_el1, TRBIDR_EL1) |
| 629 | |
johpow01 | 8c3da8b | 2022-01-31 18:14:41 -0600 | [diff] [blame] | 630 | /* FEAT_BRBE Branch record buffer extension system registers */ |
| 631 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el1, BRBCR_EL1) |
| 632 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el2, BRBCR_EL2) |
| 633 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbfcr_el1, BRBFCR_EL1) |
| 634 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbts_el1, BRBTS_EL1) |
| 635 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbinfinj_el1, BRBINFINJ_EL1) |
| 636 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbsrcinj_el1, BRBSRCINJ_EL1) |
| 637 | DEFINE_RENAME_SYSREG_RW_FUNCS(brbtgtinj_el1, BRBTGTINJ_EL1) |
| 638 | DEFINE_RENAME_SYSREG_READ_FUNC(brbidr0_el1, BRBIDR0_EL1) |
Sona Mathew | c8f5a2e | 2025-02-04 15:22:01 -0600 | [diff] [blame^] | 639 | DEFINE_RENAME_SYSREG_READ_FUNC(brbtgt0_el1, BRBTGT0_EL1) |
| 640 | DEFINE_RENAME_SYSREG_READ_FUNC(brbsrc11_el1, BRBSRC11_EL1) |
| 641 | DEFINE_RENAME_SYSREG_READ_FUNC(brbinf15_el1, BRBINF15_EL1) |
johpow01 | 8c3da8b | 2022-01-31 18:14:41 -0600 | [diff] [blame] | 642 | |
Manish V Badarkhe | 2c518e5 | 2021-07-08 16:36:57 +0100 | [diff] [blame] | 643 | /* Armv8.4 Trace filter control System Registers */ |
| 644 | DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el1, TRFCR_EL1) |
| 645 | DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2) |
| 646 | |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 647 | /* Armv8.4 Enhanced Nested Virtualization */ |
| 648 | DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2) |
| 649 | |
| 650 | /* Armv8.9 Stage 1/2 Permission Overlays */ |
| 651 | DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2) |
| 652 | |
| 653 | /* Armv8.9 Stage 1/2 Permission Indirections */ |
| 654 | DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2) |
| 655 | DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2) |
| 656 | DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2) |
| 657 | |
Igor Podgainõi | d1a7f4d | 2024-11-26 12:50:47 +0100 | [diff] [blame] | 658 | /* Armv8.9 Translation Hardening Extension */ |
| 659 | DEFINE_RENAME_SYSREG_RW_FUNCS(rcwmask_el1, RCWMASK_EL1) |
| 660 | DEFINE_RENAME_SYSREG_RW_FUNCS(rcwsmask_el1, RCWSMASK_EL1) |
| 661 | |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 662 | /* Armv9.4 Guarded Control Stack Extension */ |
| 663 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2) |
| 664 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2) |
| 665 | |
Manish V Badarkhe | 6d0e1b6 | 2021-07-09 13:58:28 +0100 | [diff] [blame] | 666 | /* Trace System Registers */ |
| 667 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcauxctlr, TRCAUXCTLR) |
| 668 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcrsr, TRCRSR) |
| 669 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcbbctlr, TRCBBCTLR) |
| 670 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcccctlr, TRCCCCTLR) |
| 671 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr0, TRCEXTINSELR0) |
| 672 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr1, TRCEXTINSELR1) |
| 673 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr2, TRCEXTINSELR2) |
| 674 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr3, TRCEXTINSELR3) |
| 675 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcclaimset, TRCCLAIMSET) |
| 676 | DEFINE_RENAME_SYSREG_RW_FUNCS(trcclaimclr, TRCCLAIMCLR) |
| 677 | DEFINE_RENAME_SYSREG_READ_FUNC(trcdevarch, TRCDEVARCH) |
| 678 | |
Arvind Ram Prakash | 2f2c959 | 2024-06-06 16:34:28 -0500 | [diff] [blame] | 679 | DEFINE_RENAME_SYSREG_READ_FUNC(mdselr_el1, MDSELR_EL1) |
| 680 | |
johpow01 | d0bbe6e | 2021-11-11 16:13:32 -0600 | [diff] [blame] | 681 | /* FEAT_HCX HCRX_EL2 */ |
| 682 | DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2) |
| 683 | |
Jayanth Dodderi Chidanand | f2f1e27 | 2024-09-03 11:49:51 +0100 | [diff] [blame] | 684 | /* FEAT_TCR2 TCR2_EL1, TCR2_EL2 */ |
| 685 | DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el1, TCR2_EL1) |
| 686 | DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2) |
| 687 | |
Arunachalam Ganapathy | 7e514f6 | 2023-08-30 13:27:36 +0100 | [diff] [blame] | 688 | /* Floating point control and status register */ |
Manish V Badarkhe | 82e1a25 | 2022-01-04 13:45:31 +0000 | [diff] [blame] | 689 | DEFINE_RENAME_SYSREG_RW_FUNCS(fpcr, FPCR) |
Arunachalam Ganapathy | 7e514f6 | 2023-08-30 13:27:36 +0100 | [diff] [blame] | 690 | DEFINE_RENAME_SYSREG_RW_FUNCS(fpsr, FPSR) |
Manish V Badarkhe | 82e1a25 | 2022-01-04 13:45:31 +0000 | [diff] [blame] | 691 | |
Arvind Ram Prakash | 1ab21e5 | 2024-11-12 10:52:08 -0600 | [diff] [blame] | 692 | /* Floating point Mode Register */ |
| 693 | DEFINE_RENAME_SYSREG_RW_FUNCS(fpmr, FPMR) |
| 694 | |
Manish V Badarkhe | b31bc75 | 2021-12-24 08:52:52 +0000 | [diff] [blame] | 695 | /* ID_AA64ISAR2_EL1 */ |
| 696 | DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1) |
| 697 | |
Juan Pablo Conde | c94fb40 | 2023-07-21 17:19:42 -0500 | [diff] [blame] | 698 | /* ID_PFR2_EL1 */ |
| 699 | DEFINE_RENAME_SYSREG_READ_FUNC(id_pfr2_el1, ID_PFR2_EL1) |
| 700 | |
Jayanth Dodderi Chidanand | af49307 | 2024-08-12 17:26:10 +0100 | [diff] [blame] | 701 | /* FEAT_SxPIE Registers */ |
| 702 | DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el1, PIRE0_EL1) |
| 703 | DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el1, PIR_EL1) |
| 704 | |
| 705 | /* Armv8.2 RAS Registers */ |
| 706 | DEFINE_RENAME_SYSREG_RW_FUNCS(disr_el1, DISR_EL1) |
| 707 | |
| 708 | /* FEAT_SxPOE Registers */ |
| 709 | DEFINE_RENAME_SYSREG_RW_FUNCS(por_el1, POR_EL1) |
| 710 | DEFINE_RENAME_SYSREG_RW_FUNCS(s2por_el1, S2POR_EL1) |
| 711 | |
| 712 | /* FEAT_GCS Registers */ |
| 713 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el1, GCSCR_EL1) |
| 714 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcscre0_el1, GCSCRE0_EL1) |
| 715 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el1, GCSPR_EL1) |
| 716 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el0, GCSPR_EL0) |
Jayanth Dodderi Chidanand | f2f1e27 | 2024-09-03 11:49:51 +0100 | [diff] [blame] | 717 | |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 718 | /* CONTEXTIDR_EL2 */ |
| 719 | DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2) |
| 720 | |
| 721 | /* Reliability, Availability, Serviceability (RAS) */ |
Igor Podgainõi | e42561d | 2024-11-11 11:22:03 +0100 | [diff] [blame] | 722 | DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2) |
| 723 | DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2) |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 724 | |
Igor Podgainõi | e42561d | 2024-11-11 11:22:03 +0100 | [diff] [blame] | 725 | DEFINE_RENAME_SYSREG_RW_FUNCS(dbgvcr32_el2, DBGVCR32_EL2) |
| 726 | DEFINE_RENAME_SYSREG_RW_FUNCS(hacr_el2, HACR_EL2) |
| 727 | DEFINE_RENAME_SYSREG_RW_FUNCS(hpfar_el2, HPFAR_EL2) |
| 728 | DEFINE_RENAME_SYSREG_RW_FUNCS(ich_hcr_el2, ICH_HCR_EL2) |
| 729 | DEFINE_RENAME_SYSREG_RW_FUNCS(ich_vmcr_el2, ICH_VMCR_EL2) |
| 730 | DEFINE_RENAME_SYSREG_RW_FUNCS(tpidr_el2, TPIDR_EL2) |
| 731 | DEFINE_RENAME_SYSREG_RW_FUNCS(vtcr_el2, VTCR_EL2) |
Igor Podgainõi | 0db4a3c | 2024-09-23 12:52:15 +0200 | [diff] [blame] | 732 | |
| 733 | static inline u_register_t read_sp(void) |
| 734 | { |
| 735 | u_register_t v; |
| 736 | __asm__ volatile ("mov %0, sp" : "=r" (v)); |
| 737 | |
| 738 | return v; |
| 739 | } |
| 740 | |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 741 | #define IS_IN_EL(x) \ |
| 742 | (GET_EL(read_CurrentEl()) == MODE_EL##x) |
| 743 | |
| 744 | #define IS_IN_EL1() IS_IN_EL(1) |
| 745 | #define IS_IN_EL2() IS_IN_EL(2) |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 746 | #define IS_IN_EL3() IS_IN_EL(3) |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 747 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 748 | static inline unsigned int get_current_el(void) |
| 749 | { |
| 750 | return GET_EL(read_CurrentEl()); |
| 751 | } |
| 752 | |
| 753 | /* |
| 754 | * Check if an EL is implemented from AA64PFR0 register fields. |
| 755 | */ |
| 756 | static inline uint64_t el_implemented(unsigned int el) |
| 757 | { |
| 758 | if (el > 3U) { |
| 759 | return EL_IMPL_NONE; |
| 760 | } else { |
| 761 | unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el; |
| 762 | |
| 763 | return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK; |
| 764 | } |
| 765 | } |
| 766 | |
Sandrine Bailleux | d01a4c6 | 2018-12-20 14:44:13 +0100 | [diff] [blame] | 767 | /* Read the count value of the system counter. */ |
| 768 | static inline uint64_t syscounter_read(void) |
| 769 | { |
| 770 | /* |
| 771 | * The instruction barrier is needed to guarantee that we read an |
| 772 | * accurate value. Otherwise, the CPU might speculatively read it and |
| 773 | * return a stale value. |
| 774 | */ |
| 775 | isb(); |
| 776 | return read_cntpct_el0(); |
| 777 | } |
| 778 | |
Madhukar Pappireddy | a09d5f7 | 2021-10-26 14:50:52 -0500 | [diff] [blame] | 779 | /* Read the value of the Counter-timer virtual count. */ |
| 780 | static inline uint64_t virtualcounter_read(void) |
| 781 | { |
| 782 | /* |
| 783 | * The instruction barrier is needed to guarantee that we read an |
| 784 | * accurate value. Otherwise, the CPU might speculatively read it and |
| 785 | * return a stale value. |
| 786 | */ |
| 787 | isb(); |
| 788 | return read_cntvct_el0(); |
| 789 | } |
| 790 | |
Antonio Nino Diaz | dcfc483 | 2018-11-22 15:53:23 +0000 | [diff] [blame] | 791 | #endif /* ARCH_HELPERS_H */ |