blob: cdb01f06631390872618cc97b1b5af5db0bf16c0 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000010#include <arch.h>
11#include <cdefs.h>
12#include <stdbool.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020013#include <stdint.h>
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000014#include <string.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020015
16/**********************************************************************
17 * Macros which create inline functions to read or write CPU system
18 * registers
19 *********************************************************************/
20
21#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
22static inline u_register_t read_ ## _name(void) \
23{ \
24 u_register_t v; \
25 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
26 return v; \
27}
28
29#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
30static inline void write_ ## _name(u_register_t v) \
31{ \
32 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
33}
34
35#define SYSREG_WRITE_CONST(reg_name, v) \
36 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
37
38/* Define read function for system register */
39#define DEFINE_SYSREG_READ_FUNC(_name) \
40 _DEFINE_SYSREG_READ_FUNC(_name, _name)
41
42/* Define read & write function for system register */
43#define DEFINE_SYSREG_RW_FUNCS(_name) \
44 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
45 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
46
47/* Define read & write function for renamed system register */
48#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
49 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
50 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
51
52/* Define read function for renamed system register */
53#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
55
56/* Define write function for renamed system register */
57#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
58 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
59
60/**********************************************************************
61 * Macros to create inline functions for system instructions
62 *********************************************************************/
63
64/* Define function for simple system instruction */
65#define DEFINE_SYSOP_FUNC(_op) \
66static inline void _op(void) \
67{ \
68 __asm__ (#_op); \
69}
70
71/* Define function for system instruction with type specifier */
72#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
73static inline void _op ## _type(void) \
74{ \
75 __asm__ (#_op " " #_type); \
76}
77
78/* Define function for system instruction with register parameter */
79#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
80static inline void _op ## _type(uint64_t v) \
81{ \
82 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
83}
84
85/*******************************************************************************
86 * TLB maintenance accessor prototypes
87 ******************************************************************************/
88
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000089#if ERRATA_A57_813419
90/*
91 * Define function for TLBI instruction with type specifier that implements
92 * the workaround for errata 813419 of Cortex-A57.
93 */
94#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
95static inline void tlbi ## _type(void) \
96{ \
97 __asm__("tlbi " #_type "\n" \
98 "dsb ish\n" \
99 "tlbi " #_type); \
100}
101
102/*
103 * Define function for TLBI instruction with register parameter that implements
104 * the workaround for errata 813419 of Cortex-A57.
105 */
106#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
107static inline void tlbi ## _type(uint64_t v) \
108{ \
109 __asm__("tlbi " #_type ", %0\n" \
110 "dsb ish\n" \
111 "tlbi " #_type ", %0" : : "r" (v)); \
112}
113#endif /* ERRATA_A57_813419 */
114
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200115DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
116DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
117DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000119#if ERRATA_A57_813419
120DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
121DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
122#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000125#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200126DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
127
128DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
129DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000132#if ERRATA_A57_813419
133DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
135#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200136DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200139
140/*******************************************************************************
141 * Cache maintenance accessor prototypes
142 ******************************************************************************/
143DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
146DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
147DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
148DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
149DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
151
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000152/*******************************************************************************
153 * Address translation accessor prototypes
154 ******************************************************************************/
155DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
156DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
159DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
160DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
161DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
162
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200163void flush_dcache_range(uintptr_t addr, size_t size);
164void clean_dcache_range(uintptr_t addr, size_t size);
165void inv_dcache_range(uintptr_t addr, size_t size);
166
167void dcsw_op_louis(u_register_t op_type);
168void dcsw_op_all(u_register_t op_type);
169
170void disable_mmu(void);
171void disable_mmu_icache(void);
172
173/*******************************************************************************
174 * Misc. accessor prototypes
175 ******************************************************************************/
176
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000177#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
178#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
179
180DEFINE_SYSREG_RW_FUNCS(par_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200181DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100182DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200183DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000184DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000185DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200186DEFINE_SYSREG_READ_FUNC(CurrentEl)
187DEFINE_SYSREG_READ_FUNC(ctr_el0)
188DEFINE_SYSREG_RW_FUNCS(daif)
189DEFINE_SYSREG_RW_FUNCS(spsr_el1)
190DEFINE_SYSREG_RW_FUNCS(spsr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000191DEFINE_SYSREG_RW_FUNCS(spsr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192DEFINE_SYSREG_RW_FUNCS(elr_el1)
193DEFINE_SYSREG_RW_FUNCS(elr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000194DEFINE_SYSREG_RW_FUNCS(elr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200195
196DEFINE_SYSOP_FUNC(wfi)
197DEFINE_SYSOP_FUNC(wfe)
198DEFINE_SYSOP_FUNC(sev)
199DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000200DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
201DEFINE_SYSOP_TYPE_FUNC(dmb, st)
202DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200203DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000204DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200205DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200206DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
207DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
208DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
209DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
210DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
211DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
212DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
213DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
214DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000215DEFINE_SYSOP_FUNC(isb)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200216
217static inline void enable_irq(void)
218{
219 /*
220 * The compiler memory barrier will prevent the compiler from
221 * scheduling non-volatile memory access after the write to the
222 * register.
223 *
224 * This could happen if some initialization code issues non-volatile
225 * accesses to an area used by an interrupt handler, in the assumption
226 * that it is safe as the interrupts are disabled at the time it does
227 * that (according to program order). However, non-volatile accesses
228 * are not necessarily in program order relatively with volatile inline
229 * assembly statements (and volatile accesses).
230 */
231 COMPILER_BARRIER();
232 write_daifclr(DAIF_IRQ_BIT);
233 isb();
234}
235
236static inline void enable_fiq(void)
237{
238 COMPILER_BARRIER();
239 write_daifclr(DAIF_FIQ_BIT);
240 isb();
241}
242
243static inline void enable_serror(void)
244{
245 COMPILER_BARRIER();
246 write_daifclr(DAIF_ABT_BIT);
247 isb();
248}
249
250static inline void enable_debug_exceptions(void)
251{
252 COMPILER_BARRIER();
253 write_daifclr(DAIF_DBG_BIT);
254 isb();
255}
256
257static inline void disable_irq(void)
258{
259 COMPILER_BARRIER();
260 write_daifset(DAIF_IRQ_BIT);
261 isb();
262}
263
264static inline void disable_fiq(void)
265{
266 COMPILER_BARRIER();
267 write_daifset(DAIF_FIQ_BIT);
268 isb();
269}
270
271static inline void disable_serror(void)
272{
273 COMPILER_BARRIER();
274 write_daifset(DAIF_ABT_BIT);
275 isb();
276}
277
278static inline void disable_debug_exceptions(void)
279{
280 COMPILER_BARRIER();
281 write_daifset(DAIF_DBG_BIT);
282 isb();
283}
284
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200285void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
286 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
287
288/*******************************************************************************
289 * System register accessor prototypes
290 ******************************************************************************/
291DEFINE_SYSREG_READ_FUNC(midr_el1)
292DEFINE_SYSREG_READ_FUNC(mpidr_el1)
293DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
294
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000295DEFINE_SYSREG_RW_FUNCS(scr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200296DEFINE_SYSREG_RW_FUNCS(hcr_el2)
297
298DEFINE_SYSREG_RW_FUNCS(vbar_el1)
299DEFINE_SYSREG_RW_FUNCS(vbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000300DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200301
302DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
303DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
304DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
305
306DEFINE_SYSREG_RW_FUNCS(actlr_el1)
307DEFINE_SYSREG_RW_FUNCS(actlr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000308DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200309
310DEFINE_SYSREG_RW_FUNCS(esr_el1)
311DEFINE_SYSREG_RW_FUNCS(esr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000312DEFINE_SYSREG_RW_FUNCS(esr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200313
314DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
315DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000316DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200317
318DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
319DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000320DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200321
322DEFINE_SYSREG_RW_FUNCS(far_el1)
323DEFINE_SYSREG_RW_FUNCS(far_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000324DEFINE_SYSREG_RW_FUNCS(far_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200325
326DEFINE_SYSREG_RW_FUNCS(mair_el1)
327DEFINE_SYSREG_RW_FUNCS(mair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000328DEFINE_SYSREG_RW_FUNCS(mair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200329
330DEFINE_SYSREG_RW_FUNCS(amair_el1)
331DEFINE_SYSREG_RW_FUNCS(amair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000332DEFINE_SYSREG_RW_FUNCS(amair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200333
334DEFINE_SYSREG_READ_FUNC(rvbar_el1)
335DEFINE_SYSREG_READ_FUNC(rvbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000336DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200337
338DEFINE_SYSREG_RW_FUNCS(rmr_el1)
339DEFINE_SYSREG_RW_FUNCS(rmr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000340DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200341
342DEFINE_SYSREG_RW_FUNCS(tcr_el1)
343DEFINE_SYSREG_RW_FUNCS(tcr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000344DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200345
346DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
347DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000348DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200349
350DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
351
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000352DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
353
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200354DEFINE_SYSREG_RW_FUNCS(cptr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000355DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200356
357DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
358DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
359DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
360DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
361DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
362DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
363DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
364DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
365DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
366DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
367DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
368DEFINE_SYSREG_READ_FUNC(cntpct_el0)
369DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
370
Antonio Nino Diaz1454f502018-11-23 13:52:54 +0000371#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
372 CNTP_CTL_ENABLE_MASK)
373#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
374 CNTP_CTL_IMASK_MASK)
375#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
376 CNTP_CTL_ISTATUS_MASK)
377
378#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
379#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
380
381#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
382#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
383
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000384DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
385
386DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
387
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200388DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
389DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
390
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000391DEFINE_SYSREG_READ_FUNC(isr_el1)
392
393DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
394DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
395DEFINE_SYSREG_RW_FUNCS(hstr_el2)
396DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
397
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200398/* GICv3 System Registers */
399
400DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
401DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000402DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200403DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000404DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
405DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200406DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000407DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
408DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200409DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000410DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200411DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200413DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000414DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
415DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200416
417DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
418DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
419DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
420DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
421DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
422
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000423DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
424DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
425DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
426DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
427
428DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
429
430DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
431DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
432
433DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
434DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
435
436DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
437DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
438DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
439DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
440DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
441DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
442
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000443/* Armv8.2 Registers */
444DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
445
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100446/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000447DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
448DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100449
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200450#define IS_IN_EL(x) \
451 (GET_EL(read_CurrentEl()) == MODE_EL##x)
452
453#define IS_IN_EL1() IS_IN_EL(1)
454#define IS_IN_EL2() IS_IN_EL(2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000455#define IS_IN_EL3() IS_IN_EL(3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200456
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000457static inline unsigned int get_current_el(void)
458{
459 return GET_EL(read_CurrentEl());
460}
461
462/*
463 * Check if an EL is implemented from AA64PFR0 register fields.
464 */
465static inline uint64_t el_implemented(unsigned int el)
466{
467 if (el > 3U) {
468 return EL_IMPL_NONE;
469 } else {
470 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
471
472 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
473 }
474}
475
Sandrine Bailleuxd01a4c62018-12-20 14:44:13 +0100476/* Read the count value of the system counter. */
477static inline uint64_t syscounter_read(void)
478{
479 /*
480 * The instruction barrier is needed to guarantee that we read an
481 * accurate value. Otherwise, the CPU might speculatively read it and
482 * return a stale value.
483 */
484 isb();
485 return read_cntpct_el0();
486}
487
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000488#endif /* ARCH_HELPERS_H */