blob: dd7a44b5354fad8cd9bd6a8d18a0ee64ab0b3ae5 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow0131127692020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow0131127692020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
148
149/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
150#define ID_AA64DFR0_PMS_SHIFT U(32)
151#define ID_AA64DFR0_PMS_LENGTH U(4)
152#define ID_AA64DFR0_PMS_MASK ULL(0xf)
153
Petre-Ionut Tudorca44e262019-09-18 16:13:00 +0100154/* ID_AA64DFR0_EL1.DEBUG definitions */
155#define ID_AA64DFR0_DEBUG_SHIFT U(0)
156#define ID_AA64DFR0_DEBUG_LENGTH U(4)
157#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudor27994bb2019-10-08 16:51:45 +0100158#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
159 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorca44e262019-09-18 16:13:00 +0100160#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
161#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
162#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
163#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
164
Manish V Badarkhe4b1c4cb2021-07-06 22:57:11 +0100165/* ID_AA64DFR0_EL1.TraceBuffer definitions */
166#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
167#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
168#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
169
Manish V Badarkhe6f630fe2021-07-08 16:36:57 +0100170/* ID_DFR0_EL1.Tracefilt definitions */
171#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
172#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
173#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
174
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200175#define EL_IMPL_NONE ULL(0)
176#define EL_IMPL_A64ONLY ULL(1)
177#define EL_IMPL_A64_A32 ULL(2)
178
179#define ID_AA64PFR0_GIC_SHIFT U(24)
180#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000181#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200182
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100183/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000184#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100185#define ID_AA64ISAR1_GPI_SHIFT U(28)
186#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000187#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100188#define ID_AA64ISAR1_GPA_SHIFT U(24)
189#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000190#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100191#define ID_AA64ISAR1_API_SHIFT U(8)
192#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000193#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100194#define ID_AA64ISAR1_APA_SHIFT U(4)
195#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000196#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100197
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000198/* ID_AA64MMFR0_EL1 definitions */
199#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
200#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
201
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200202#define PARANGE_0000 U(32)
203#define PARANGE_0001 U(36)
204#define PARANGE_0010 U(40)
205#define PARANGE_0011 U(42)
206#define PARANGE_0100 U(44)
207#define PARANGE_0101 U(48)
208#define PARANGE_0110 U(52)
209
Jimmy Brisson78b8cf02020-04-16 10:54:59 -0500210#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
211#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
212#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
213#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
214#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
215
Jimmy Brisson34ccd422020-04-16 10:54:51 -0500216#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
217#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
218#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
219#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
220
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200221#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
222#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
223#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
224#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
225
226#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
227#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
230
231#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
232#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
234#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
235
Daniel Boulbyc95ba7a2021-02-02 19:27:41 +0000236/* ID_AA64MMFR1_EL1 definitions */
237#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
238#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
239#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
240#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
241#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
242#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
243
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000244/* ID_AA64MMFR2_EL1 definitions */
245#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazfe361022019-02-11 15:34:32 +0000246
247#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
248#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
249
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000250#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
251#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
252
253/* ID_AA64PFR1_EL1 definitions */
254#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
255#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
256
257#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
258
Alexei Fedorov71f77d22020-06-17 18:54:20 +0100259#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
260#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
261
262#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
263
Sandrine Bailleuxfac5d3e2019-10-08 12:10:45 +0200264#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
265#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
266
267#define MTE_UNIMPLEMENTED ULL(0)
268#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
269#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
270
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000271/* ID_PFR1_EL1 definitions */
272#define ID_PFR1_VIRTEXT_SHIFT U(12)
273#define ID_PFR1_VIRTEXT_MASK U(0xf)
274#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
275 & ID_PFR1_VIRTEXT_MASK)
276
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200277/* SCTLR definitions */
278#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
279 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
280 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
281
282#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
283 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000284#define SCTLR_AARCH32_EL1_RES1 \
285 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
286 (U(1) << 4) | (U(1) << 3))
287
288#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
289 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
290 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200291
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000292#define SCTLR_M_BIT (ULL(1) << 0)
293#define SCTLR_A_BIT (ULL(1) << 1)
294#define SCTLR_C_BIT (ULL(1) << 2)
295#define SCTLR_SA_BIT (ULL(1) << 3)
296#define SCTLR_SA0_BIT (ULL(1) << 4)
297#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
298#define SCTLR_ITD_BIT (ULL(1) << 7)
299#define SCTLR_SED_BIT (ULL(1) << 8)
300#define SCTLR_UMA_BIT (ULL(1) << 9)
301#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov0d382c72019-08-01 11:27:20 +0100302#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000303#define SCTLR_DZE_BIT (ULL(1) << 14)
304#define SCTLR_UCT_BIT (ULL(1) << 15)
305#define SCTLR_NTWI_BIT (ULL(1) << 16)
306#define SCTLR_NTWE_BIT (ULL(1) << 18)
307#define SCTLR_WXN_BIT (ULL(1) << 19)
308#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100309#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulbyc95ba7a2021-02-02 19:27:41 +0000310#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000311#define SCTLR_E0E_BIT (ULL(1) << 24)
312#define SCTLR_EE_BIT (ULL(1) << 25)
313#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov0d382c72019-08-01 11:27:20 +0100314#define SCTLR_EnDA_BIT (ULL(1) << 27)
315#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000316#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000317#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200318#define SCTLR_RESET_VAL SCTLR_EL3_RES1
319
320/* CPACR_El1 definitions */
321#define CPACR_EL1_FPEN(x) ((x) << 20)
322#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
323#define CPACR_EL1_FP_TRAP_ALL U(0x2)
324#define CPACR_EL1_FP_TRAP_NONE U(0x3)
325
326/* SCR definitions */
327#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow0131127692020-10-08 17:29:11 -0500328#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleuxfac5d3e2019-10-08 12:10:45 +0200329#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200330#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000331#define SCR_API_BIT (U(1) << 17)
332#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200333#define SCR_TWE_BIT (U(1) << 13)
334#define SCR_TWI_BIT (U(1) << 12)
335#define SCR_ST_BIT (U(1) << 11)
336#define SCR_RW_BIT (U(1) << 10)
337#define SCR_SIF_BIT (U(1) << 9)
338#define SCR_HCE_BIT (U(1) << 8)
339#define SCR_SMD_BIT (U(1) << 7)
340#define SCR_EA_BIT (U(1) << 3)
341#define SCR_FIQ_BIT (U(1) << 2)
342#define SCR_IRQ_BIT (U(1) << 1)
343#define SCR_NS_BIT (U(1) << 0)
344#define SCR_VALID_BIT_MASK U(0x2f8f)
345#define SCR_RESET_VAL SCR_RES1_BITS
346
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000347/* MDCR_EL3 definitions */
348#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100349#define MDCR_SPD32_LEGACY ULL(0x0)
350#define MDCR_SPD32_DISABLE ULL(0x2)
351#define MDCR_SPD32_ENABLE ULL(0x3)
352#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000353#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100354#define MDCR_NSPB_EL1 ULL(0x3)
355#define MDCR_TDOSA_BIT (ULL(1) << 10)
356#define MDCR_TDA_BIT (ULL(1) << 9)
357#define MDCR_TPM_BIT (ULL(1) << 6)
358#define MDCR_SCCD_BIT (ULL(1) << 23)
359#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000360
361/* MDCR_EL2 definitions */
362#define MDCR_EL2_TPMS (U(1) << 14)
363#define MDCR_EL2_E2PB(x) ((x) << 12)
364#define MDCR_EL2_E2PB_EL1 U(0x3)
365#define MDCR_EL2_TDRA_BIT (U(1) << 11)
366#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
367#define MDCR_EL2_TDA_BIT (U(1) << 9)
368#define MDCR_EL2_TDE_BIT (U(1) << 8)
369#define MDCR_EL2_HPME_BIT (U(1) << 7)
370#define MDCR_EL2_TPM_BIT (U(1) << 6)
371#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
372#define MDCR_EL2_RESET_VAL U(0x0)
373
374/* HSTR_EL2 definitions */
375#define HSTR_EL2_RESET_VAL U(0x0)
376#define HSTR_EL2_T_MASK U(0xff)
377
378/* CNTHP_CTL_EL2 definitions */
379#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
380#define CNTHP_CTL_RESET_VAL U(0x0)
381
382/* VTTBR_EL2 definitions */
383#define VTTBR_RESET_VAL ULL(0x0)
384#define VTTBR_VMID_MASK ULL(0xff)
385#define VTTBR_VMID_SHIFT U(48)
386#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
387#define VTTBR_BADDR_SHIFT U(0)
388
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200389/* HCR definitions */
johpow0131127692020-10-08 17:29:11 -0500390#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000391#define HCR_API_BIT (ULL(1) << 41)
392#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulbyc95ba7a2021-02-02 19:27:41 +0000393#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000394#define HCR_TGE_BIT (ULL(1) << 27)
395#define HCR_RW_SHIFT U(31)
396#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
397#define HCR_AMO_BIT (ULL(1) << 5)
398#define HCR_IMO_BIT (ULL(1) << 4)
399#define HCR_FMO_BIT (ULL(1) << 3)
400
401/* ISR definitions */
402#define ISR_A_SHIFT U(8)
403#define ISR_I_SHIFT U(7)
404#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200405
406/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000407#define CNTHCTL_RESET_VAL U(0x0)
408#define EVNTEN_BIT (U(1) << 2)
409#define EL1PCEN_BIT (U(1) << 1)
410#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200411
412/* CNTKCTL_EL1 definitions */
413#define EL0PTEN_BIT (U(1) << 9)
414#define EL0VTEN_BIT (U(1) << 8)
415#define EL0PCTEN_BIT (U(1) << 0)
416#define EL0VCTEN_BIT (U(1) << 1)
417#define EVNTEN_BIT (U(1) << 2)
418#define EVNTDIR_BIT (U(1) << 3)
419#define EVNTI_SHIFT U(4)
420#define EVNTI_MASK U(0xf)
421
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000422/* CPTR_EL3 definitions */
423#define TCPAC_BIT (U(1) << 31)
424#define TAM_BIT (U(1) << 30)
425#define TTA_BIT (U(1) << 20)
426#define TFP_BIT (U(1) << 10)
427#define CPTR_EZ_BIT (U(1) << 8)
428#define CPTR_EL3_RESET_VAL U(0x0)
429
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200430/* CPTR_EL2 definitions */
Ambroise Vincent93491362019-03-07 10:17:15 +0000431#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
432#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
433#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
434#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
435#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
436#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000437#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200438
439/* CPSR/SPSR definitions */
440#define DAIF_FIQ_BIT (U(1) << 0)
441#define DAIF_IRQ_BIT (U(1) << 1)
442#define DAIF_ABT_BIT (U(1) << 2)
443#define DAIF_DBG_BIT (U(1) << 3)
444#define SPSR_DAIF_SHIFT U(6)
445#define SPSR_DAIF_MASK U(0xf)
446
447#define SPSR_AIF_SHIFT U(6)
448#define SPSR_AIF_MASK U(0x7)
449
450#define SPSR_E_SHIFT U(9)
451#define SPSR_E_MASK U(0x1)
452#define SPSR_E_LITTLE U(0x0)
453#define SPSR_E_BIG U(0x1)
454
455#define SPSR_T_SHIFT U(5)
456#define SPSR_T_MASK U(0x1)
457#define SPSR_T_ARM U(0x0)
458#define SPSR_T_THUMB U(0x1)
459
460#define SPSR_M_SHIFT U(4)
461#define SPSR_M_MASK U(0x1)
462#define SPSR_M_AARCH64 U(0x0)
463#define SPSR_M_AARCH32 U(0x1)
464
465#define DISABLE_ALL_EXCEPTIONS \
466 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
467
468#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
469
470/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000471 * RMR_EL3 definitions
472 */
473#define RMR_EL3_RR_BIT (U(1) << 1)
474#define RMR_EL3_AA64_BIT (U(1) << 0)
475
476/*
477 * HI-VECTOR address for AArch32 state
478 */
479#define HI_VECTOR_BASE U(0xFFFF0000)
480
481/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200482 * TCR defintions
483 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000484#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200485#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200486#define TCR_EL1_IPS_SHIFT U(32)
487#define TCR_EL2_PS_SHIFT U(16)
488#define TCR_EL3_PS_SHIFT U(16)
489
490#define TCR_TxSZ_MIN ULL(16)
491#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazfe361022019-02-11 15:34:32 +0000492#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200493
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100494#define TCR_T0SZ_SHIFT U(0)
495#define TCR_T1SZ_SHIFT U(16)
496
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200497/* (internal) physical address size bits in EL3/EL1 */
498#define TCR_PS_BITS_4GB ULL(0x0)
499#define TCR_PS_BITS_64GB ULL(0x1)
500#define TCR_PS_BITS_1TB ULL(0x2)
501#define TCR_PS_BITS_4TB ULL(0x3)
502#define TCR_PS_BITS_16TB ULL(0x4)
503#define TCR_PS_BITS_256TB ULL(0x5)
504
505#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
506#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
507#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
508#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
509#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
510#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
511
512#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
513#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
514#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
515#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
516
517#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
518#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
519#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
520#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
521
522#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
523#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
524#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
525
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100526#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
527#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
528#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
529#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
530
531#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
532#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
533#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
534#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
535
536#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
537#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
538#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
539
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200540#define TCR_TG0_SHIFT U(14)
541#define TCR_TG0_MASK ULL(3)
542#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
543#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
544#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
545
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100546#define TCR_TG1_SHIFT U(30)
547#define TCR_TG1_MASK ULL(3)
548#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
549#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
550#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
551
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200552#define TCR_EPD0_BIT (ULL(1) << 7)
553#define TCR_EPD1_BIT (ULL(1) << 23)
554
555#define MODE_SP_SHIFT U(0x0)
556#define MODE_SP_MASK U(0x1)
557#define MODE_SP_EL0 U(0x0)
558#define MODE_SP_ELX U(0x1)
559
560#define MODE_RW_SHIFT U(0x4)
561#define MODE_RW_MASK U(0x1)
562#define MODE_RW_64 U(0x0)
563#define MODE_RW_32 U(0x1)
564
565#define MODE_EL_SHIFT U(0x2)
566#define MODE_EL_MASK U(0x3)
567#define MODE_EL3 U(0x3)
568#define MODE_EL2 U(0x2)
569#define MODE_EL1 U(0x1)
570#define MODE_EL0 U(0x0)
571
572#define MODE32_SHIFT U(0)
573#define MODE32_MASK U(0xf)
574#define MODE32_usr U(0x0)
575#define MODE32_fiq U(0x1)
576#define MODE32_irq U(0x2)
577#define MODE32_svc U(0x3)
578#define MODE32_mon U(0x6)
579#define MODE32_abt U(0x7)
580#define MODE32_hyp U(0xa)
581#define MODE32_und U(0xb)
582#define MODE32_sys U(0xf)
583
584#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
585#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
586#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
587#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
588
589#define SPSR_64(el, sp, daif) \
590 ((MODE_RW_64 << MODE_RW_SHIFT) | \
591 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
592 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
593 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
594
595#define SPSR_MODE32(mode, isa, endian, aif) \
596 ((MODE_RW_32 << MODE_RW_SHIFT) | \
597 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
598 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
599 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
600 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
601
602/*
603 * TTBR Definitions
604 */
605#define TTBR_CNP_BIT ULL(0x1)
606
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000607/*
608 * CTR_EL0 definitions
609 */
610#define CTR_CWG_SHIFT U(24)
611#define CTR_CWG_MASK U(0xf)
612#define CTR_ERG_SHIFT U(20)
613#define CTR_ERG_MASK U(0xf)
614#define CTR_DMINLINE_SHIFT U(16)
615#define CTR_DMINLINE_MASK U(0xf)
616#define CTR_L1IP_SHIFT U(14)
617#define CTR_L1IP_MASK U(0x3)
618#define CTR_IMINLINE_SHIFT U(0)
619#define CTR_IMINLINE_MASK U(0xf)
620
621#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
622
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200623/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000624#define CNTP_CTL_ENABLE_SHIFT U(0)
625#define CNTP_CTL_IMASK_SHIFT U(1)
626#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200627
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000628#define CNTP_CTL_ENABLE_MASK U(1)
629#define CNTP_CTL_IMASK_MASK U(1)
630#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200631
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200632/* Exception Syndrome register bits and bobs */
633#define ESR_EC_SHIFT U(26)
634#define ESR_EC_MASK U(0x3f)
635#define ESR_EC_LENGTH U(6)
636#define EC_UNKNOWN U(0x0)
637#define EC_WFE_WFI U(0x1)
638#define EC_AARCH32_CP15_MRC_MCR U(0x3)
639#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
640#define EC_AARCH32_CP14_MRC_MCR U(0x5)
641#define EC_AARCH32_CP14_LDC_STC U(0x6)
642#define EC_FP_SIMD U(0x7)
643#define EC_AARCH32_CP10_MRC U(0x8)
644#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
645#define EC_ILLEGAL U(0xe)
646#define EC_AARCH32_SVC U(0x11)
647#define EC_AARCH32_HVC U(0x12)
648#define EC_AARCH32_SMC U(0x13)
649#define EC_AARCH64_SVC U(0x15)
650#define EC_AARCH64_HVC U(0x16)
651#define EC_AARCH64_SMC U(0x17)
652#define EC_AARCH64_SYS U(0x18)
653#define EC_IABORT_LOWER_EL U(0x20)
654#define EC_IABORT_CUR_EL U(0x21)
655#define EC_PC_ALIGN U(0x22)
656#define EC_DABORT_LOWER_EL U(0x24)
657#define EC_DABORT_CUR_EL U(0x25)
658#define EC_SP_ALIGN U(0x26)
659#define EC_AARCH32_FP U(0x28)
660#define EC_AARCH64_FP U(0x2c)
661#define EC_SERROR U(0x2f)
662
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000663/*
664 * External Abort bit in Instruction and Data Aborts synchronous exception
665 * syndromes.
666 */
667#define ESR_ISS_EABORT_EA_BIT U(9)
668
669#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
670
671/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
672#define RMR_RESET_REQUEST_SHIFT U(0x1)
673#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200674
675/*******************************************************************************
676 * Definitions of register offsets, fields and macros for CPU system
677 * instructions.
678 ******************************************************************************/
679
680#define TLBI_ADDR_SHIFT U(12)
681#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
682#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
683
684/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000685 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
686 * system level implementation of the Generic Timer.
687 ******************************************************************************/
688#define CNTCTLBASE_CNTFRQ U(0x0)
689#define CNTNSAR U(0x4)
690#define CNTNSAR_NS_SHIFT(x) (x)
691
692#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
693#define CNTACR_RPCT_SHIFT U(0x0)
694#define CNTACR_RVCT_SHIFT U(0x1)
695#define CNTACR_RFRQ_SHIFT U(0x2)
696#define CNTACR_RVOFF_SHIFT U(0x3)
697#define CNTACR_RWVT_SHIFT U(0x4)
698#define CNTACR_RWPT_SHIFT U(0x5)
699
700/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200701 * Definitions of register offsets and fields in the CNTBaseN Frame of the
702 * system level implementation of the Generic Timer.
703 ******************************************************************************/
704/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000705#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000707#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200708/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000709#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200710/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000711#define CNTP_CTL U(0x2c)
712
713/* PMCR_EL0 definitions */
714#define PMCR_EL0_RESET_VAL U(0x0)
715#define PMCR_EL0_N_SHIFT U(11)
716#define PMCR_EL0_N_MASK U(0x1f)
717#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
718#define PMCR_EL0_LC_BIT (U(1) << 6)
719#define PMCR_EL0_DP_BIT (U(1) << 5)
720#define PMCR_EL0_X_BIT (U(1) << 4)
721#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorca44e262019-09-18 16:13:00 +0100722#define PMCR_EL0_E_BIT (U(1) << 0)
723
724/* PMCNTENSET_EL0 definitions */
725#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
726#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
727
728/* PMEVTYPER<n>_EL0 definitions */
729#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
730#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
731#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
732#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
733#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
734#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
735#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
736
737/* PMCCFILTR_EL0 definitions */
738#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
739#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
740#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
741#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
742#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
743#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
744
745/* PMU event counter ID definitions */
746#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000747
748/*******************************************************************************
749 * Definitions for system register interface to SVE
750 ******************************************************************************/
751#define ZCR_EL3 S3_6_C1_C2_0
752#define ZCR_EL2 S3_4_C1_C2_0
753
754/* ZCR_EL3 definitions */
755#define ZCR_EL3_LEN_MASK U(0xf)
756
757/* ZCR_EL2 definitions */
758#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200759
760/*******************************************************************************
761 * Definitions of MAIR encodings for device and normal memory
762 ******************************************************************************/
763/*
764 * MAIR encodings for device memory attributes.
765 */
766#define MAIR_DEV_nGnRnE ULL(0x0)
767#define MAIR_DEV_nGnRE ULL(0x4)
768#define MAIR_DEV_nGRE ULL(0x8)
769#define MAIR_DEV_GRE ULL(0xc)
770
771/*
772 * MAIR encodings for normal memory attributes.
773 *
774 * Cache Policy
775 * WT: Write Through
776 * WB: Write Back
777 * NC: Non-Cacheable
778 *
779 * Transient Hint
780 * NTR: Non-Transient
781 * TR: Transient
782 *
783 * Allocation Policy
784 * RA: Read Allocate
785 * WA: Write Allocate
786 * RWA: Read and Write Allocate
787 * NA: No Allocation
788 */
789#define MAIR_NORM_WT_TR_WA ULL(0x1)
790#define MAIR_NORM_WT_TR_RA ULL(0x2)
791#define MAIR_NORM_WT_TR_RWA ULL(0x3)
792#define MAIR_NORM_NC ULL(0x4)
793#define MAIR_NORM_WB_TR_WA ULL(0x5)
794#define MAIR_NORM_WB_TR_RA ULL(0x6)
795#define MAIR_NORM_WB_TR_RWA ULL(0x7)
796#define MAIR_NORM_WT_NTR_NA ULL(0x8)
797#define MAIR_NORM_WT_NTR_WA ULL(0x9)
798#define MAIR_NORM_WT_NTR_RA ULL(0xa)
799#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
800#define MAIR_NORM_WB_NTR_NA ULL(0xc)
801#define MAIR_NORM_WB_NTR_WA ULL(0xd)
802#define MAIR_NORM_WB_NTR_RA ULL(0xe)
803#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
804
805#define MAIR_NORM_OUTER_SHIFT U(4)
806
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000807#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
808 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200809
810/* PAR_EL1 fields */
811#define PAR_F_SHIFT U(0)
812#define PAR_F_MASK ULL(0x1)
813#define PAR_ADDR_SHIFT U(12)
814#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
815
816/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000817 * Definitions for system register interface to SPE
818 ******************************************************************************/
819#define PMBLIMITR_EL1 S3_0_C9_C10_0
820
821/*******************************************************************************
822 * Definitions for system register interface to MPAM
823 ******************************************************************************/
824#define MPAMIDR_EL1 S3_0_C10_C4_4
825#define MPAM2_EL2 S3_4_C10_C5_0
826#define MPAMHCR_EL2 S3_4_C10_C4_0
827#define MPAM3_EL3 S3_6_C10_C5_0
828
829/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200830 * Definitions for system register interface to AMU for ARMv8.4 onwards
831 ******************************************************************************/
832#define AMCR_EL0 S3_3_C13_C2_0
833#define AMCFGR_EL0 S3_3_C13_C2_1
834#define AMCGCR_EL0 S3_3_C13_C2_2
835#define AMUSERENR_EL0 S3_3_C13_C2_3
836#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
837#define AMCNTENSET0_EL0 S3_3_C13_C2_5
838#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
839#define AMCNTENSET1_EL0 S3_3_C13_C3_1
840
841/* Activity Monitor Group 0 Event Counter Registers */
842#define AMEVCNTR00_EL0 S3_3_C13_C4_0
843#define AMEVCNTR01_EL0 S3_3_C13_C4_1
844#define AMEVCNTR02_EL0 S3_3_C13_C4_2
845#define AMEVCNTR03_EL0 S3_3_C13_C4_3
846
847/* Activity Monitor Group 0 Event Type Registers */
848#define AMEVTYPER00_EL0 S3_3_C13_C6_0
849#define AMEVTYPER01_EL0 S3_3_C13_C6_1
850#define AMEVTYPER02_EL0 S3_3_C13_C6_2
851#define AMEVTYPER03_EL0 S3_3_C13_C6_3
852
853/* Activity Monitor Group 1 Event Counter Registers */
854#define AMEVCNTR10_EL0 S3_3_C13_C12_0
855#define AMEVCNTR11_EL0 S3_3_C13_C12_1
856#define AMEVCNTR12_EL0 S3_3_C13_C12_2
857#define AMEVCNTR13_EL0 S3_3_C13_C12_3
858#define AMEVCNTR14_EL0 S3_3_C13_C12_4
859#define AMEVCNTR15_EL0 S3_3_C13_C12_5
860#define AMEVCNTR16_EL0 S3_3_C13_C12_6
861#define AMEVCNTR17_EL0 S3_3_C13_C12_7
862#define AMEVCNTR18_EL0 S3_3_C13_C13_0
863#define AMEVCNTR19_EL0 S3_3_C13_C13_1
864#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
865#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
866#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
867#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
868#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
869#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
870
871/* Activity Monitor Group 1 Event Type Registers */
872#define AMEVTYPER10_EL0 S3_3_C13_C14_0
873#define AMEVTYPER11_EL0 S3_3_C13_C14_1
874#define AMEVTYPER12_EL0 S3_3_C13_C14_2
875#define AMEVTYPER13_EL0 S3_3_C13_C14_3
876#define AMEVTYPER14_EL0 S3_3_C13_C14_4
877#define AMEVTYPER15_EL0 S3_3_C13_C14_5
878#define AMEVTYPER16_EL0 S3_3_C13_C14_6
879#define AMEVTYPER17_EL0 S3_3_C13_C14_7
880#define AMEVTYPER18_EL0 S3_3_C13_C15_0
881#define AMEVTYPER19_EL0 S3_3_C13_C15_1
882#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
883#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
884#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
885#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
886#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
887#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
888
johpow0131127692020-10-08 17:29:11 -0500889/* AMCFGR_EL0 definitions */
890#define AMCFGR_EL0_NCG_SHIFT U(28)
891#define AMCFGR_EL0_NCG_MASK U(0xf)
892
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200893/* AMCGCR_EL0 definitions */
johpow0131127692020-10-08 17:29:11 -0500894#define AMCGCR_EL0_CG1NC_SHIFT U(8)
895#define AMCGCR_EL0_CG1NC_LENGTH U(8)
896#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200897
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000898/* MPAM register definitions */
899#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diaz71c63642019-04-04 11:18:32 +0100900#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
901
902#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
903#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000904
905#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
906
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200907/*******************************************************************************
johpow0131127692020-10-08 17:29:11 -0500908 * Definitions for system register interface to AMU for ARMv8.6 enhancements
909 ******************************************************************************/
910
911/* Definition for register defining which virtual offsets are implemented. */
912#define AMCG1IDR_EL0 S3_3_C13_C2_6
913#define AMCG1IDR_CTR_MASK ULL(0xffff)
914#define AMCG1IDR_CTR_SHIFT U(0)
915#define AMCG1IDR_VOFF_MASK ULL(0xffff)
916#define AMCG1IDR_VOFF_SHIFT U(16)
917
918/* New bit added to AMCR_EL0 */
919#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
920
921/* Definitions for virtual offset registers for architected event counters. */
922/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
923#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
924#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
925#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
926
927/* Definitions for virtual offset registers for auxiliary event counters. */
928#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
929#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
930#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
931#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
932#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
933#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
934#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
935#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
936#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
937#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
938#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
939#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
940#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
941#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
942#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
943#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
944
945/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200946 * RAS system registers
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000947 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200948#define DISR_EL1 S3_0_C12_C1_1
949#define DISR_A_BIT U(31)
950
951#define ERRIDR_EL1 S3_0_C5_C3_0
952#define ERRIDR_MASK U(0xffff)
953
954#define ERRSELR_EL1 S3_0_C5_C3_1
955
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000956/* System register access to Standard Error Record registers */
957#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200958#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000959#define ERXSTATUS_EL1 S3_0_C5_C4_2
960#define ERXADDR_EL1 S3_0_C5_C4_3
961#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200962#define ERXPFGCTL_EL1 S3_0_C5_C4_5
963#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000964#define ERXMISC0_EL1 S3_0_C5_C5_0
965#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200966
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000967#define ERXCTLR_ED_BIT (U(1) << 0)
968#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200969
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000970#define ERXPFGCTL_UC_BIT (U(1) << 1)
971#define ERXPFGCTL_UEU_BIT (U(1) << 2)
972#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200973
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100974/*******************************************************************************
Daniel Boulbyc95ba7a2021-02-02 19:27:41 +0000975 * Armv8.1 Registers - Privileged Access Never Registers
976 ******************************************************************************/
977#define PAN S3_0_C4_C2_3
978#define PAN_BIT BIT(22)
979
980/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100981 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000982 ******************************************************************************/
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000983#define APIAKeyLo_EL1 S3_0_C2_C1_0
984#define APIAKeyHi_EL1 S3_0_C2_C1_1
985#define APIBKeyLo_EL1 S3_0_C2_C1_2
986#define APIBKeyHi_EL1 S3_0_C2_C1_3
987#define APDAKeyLo_EL1 S3_0_C2_C2_0
988#define APDAKeyHi_EL1 S3_0_C2_C2_1
989#define APDBKeyLo_EL1 S3_0_C2_C2_2
990#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100991#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz2f13f422019-03-13 13:57:39 +0000992#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100993
Antonio Nino Diaz81b391a2019-01-11 13:01:45 +0000994/*******************************************************************************
995 * Armv8.4 Data Independent Timing Registers
996 ******************************************************************************/
997#define DIT S3_3_C4_C2_5
998#define DIT_BIT BIT(24)
999
Antonio Nino Diaz71c63642019-04-04 11:18:32 +01001000/*******************************************************************************
1001 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1002 ******************************************************************************/
1003#define SSBS S3_3_C4_C2_6
1004
Sandrine Bailleuxfac5d3e2019-10-08 12:10:45 +02001005/*******************************************************************************
1006 * Armv8.5 - Memory Tagging Extension Registers
1007 ******************************************************************************/
1008#define TFSRE0_EL1 S3_0_C5_C6_1
1009#define TFSR_EL1 S3_0_C5_C6_0
1010#define RGSR_EL1 S3_0_C1_C0_5
1011#define GCR_EL1 S3_0_C1_C0_6
1012
Jimmy Brisson34ccd422020-04-16 10:54:51 -05001013/*******************************************************************************
1014 * Armv8.6 - Fine Grained Virtualization Traps Registers
1015 ******************************************************************************/
1016#define HFGRTR_EL2 S3_4_C1_C1_4
1017#define HFGWTR_EL2 S3_4_C1_C1_5
1018#define HFGITR_EL2 S3_4_C1_C1_6
1019#define HDFGRTR_EL2 S3_4_C3_C1_4
1020#define HDFGWTR_EL2 S3_4_C3_C1_5
1021
Jimmy Brisson78b8cf02020-04-16 10:54:59 -05001022/*******************************************************************************
1023 * Armv8.6 - Enhanced Counter Virtualization Registers
1024 ******************************************************************************/
1025#define CNTPOFF_EL2 S3_4_C14_C0_6
1026
Manish V Badarkhe4b1c4cb2021-07-06 22:57:11 +01001027/*******************************************************************************
1028 * Armv9.0 - Trace Buffer Extension System Registers
1029 ******************************************************************************/
1030#define TRBLIMITR_EL1 S3_0_C9_C11_0
1031#define TRBPTR_EL1 S3_0_C9_C11_1
1032#define TRBBASER_EL1 S3_0_C9_C11_2
1033#define TRBSR_EL1 S3_0_C9_C11_3
1034#define TRBMAR_EL1 S3_0_C9_C11_4
1035#define TRBTRG_EL1 S3_0_C9_C11_6
1036#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson34ccd422020-04-16 10:54:51 -05001037
Manish V Badarkhe6f630fe2021-07-08 16:36:57 +01001038/*******************************************************************************
1039 * Armv8.4 - Trace Filter System Registers
1040 ******************************************************************************/
1041#define TRFCR_EL1 S3_0_C1_C2_1
1042#define TRFCR_EL2 S3_4_C1_C2_1
1043
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001044#endif /* ARCH_H */