blob: e85d22deb934533a1636ec27b4ef1e520ea35a1d [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
70#define MPIDR_CLUSTER_ID(mpid) MPIDR_AFF_ID(mpid, 1)
71#define MPIDR_CPU_ID(mpid) MPIDR_AFF_ID(mpid, 0)
72
73/*
74 * An invalid MPID. This value can be used by functions that return an MPID to
75 * indicate an error.
76 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000077#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020078
79/*******************************************************************************
80 * Definitions for CPU system register interface to GICv3
81 ******************************************************************************/
82#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
83#define ICC_SGI1R S3_0_C12_C11_5
84#define ICC_SRE_EL1 S3_0_C12_C12_5
85#define ICC_SRE_EL2 S3_4_C12_C9_5
86#define ICC_SRE_EL3 S3_6_C12_C12_5
87#define ICC_CTLR_EL1 S3_0_C12_C12_4
88#define ICC_CTLR_EL3 S3_6_C12_C12_4
89#define ICC_PMR_EL1 S3_0_C4_C6_0
90#define ICC_RPR_EL1 S3_0_C12_C11_3
91#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
92#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
93#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
94#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
95#define ICC_IAR0_EL1 S3_0_c12_c8_0
96#define ICC_IAR1_EL1 S3_0_c12_c12_0
97#define ICC_EOIR0_EL1 S3_0_c12_c8_1
98#define ICC_EOIR1_EL1 S3_0_c12_c12_1
99#define ICC_SGI0R_EL1 S3_0_c12_c11_7
100
101/*******************************************************************************
102 * Generic timer memory mapped registers & offsets
103 ******************************************************************************/
104#define CNTCR_OFF U(0x000)
105#define CNTFID_OFF U(0x020)
106
107#define CNTCR_EN (U(1) << 0)
108#define CNTCR_HDBG (U(1) << 1)
109#define CNTCR_FCREQ(x) ((x) << 8)
110
111/*******************************************************************************
112 * System register bit definitions
113 ******************************************************************************/
114/* CLIDR definitions */
115#define LOUIS_SHIFT U(21)
116#define LOC_SHIFT U(24)
117#define CLIDR_FIELD_WIDTH U(3)
118
119/* CSSELR definitions */
120#define LEVEL_SHIFT U(1)
121
122/* Data cache set/way op type defines */
123#define DCISW U(0x0)
124#define DCCISW U(0x1)
125#define DCCSW U(0x2)
126
127/* ID_AA64PFR0_EL1 definitions */
128#define ID_AA64PFR0_EL0_SHIFT U(0)
129#define ID_AA64PFR0_EL1_SHIFT U(4)
130#define ID_AA64PFR0_EL2_SHIFT U(8)
131#define ID_AA64PFR0_EL3_SHIFT U(12)
132#define ID_AA64PFR0_AMU_SHIFT U(44)
133#define ID_AA64PFR0_AMU_LENGTH U(4)
134#define ID_AA64PFR0_AMU_MASK ULL(0xf)
135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200141#define ID_AA64PFR0_CSV2_SHIFT U(56)
142#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
143#define ID_AA64PFR0_CSV2_LENGTH U(4)
144
145/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
146#define ID_AA64DFR0_PMS_SHIFT U(32)
147#define ID_AA64DFR0_PMS_LENGTH U(4)
148#define ID_AA64DFR0_PMS_MASK ULL(0xf)
149
150#define EL_IMPL_NONE ULL(0)
151#define EL_IMPL_A64ONLY ULL(1)
152#define EL_IMPL_A64_A32 ULL(2)
153
154#define ID_AA64PFR0_GIC_SHIFT U(24)
155#define ID_AA64PFR0_GIC_WIDTH U(4)
156#define ID_AA64PFR0_GIC_MASK ((ULL(1) << ID_AA64PFR0_GIC_WIDTH) - ULL(1))
157
158/* ID_AA64MMFR0_EL1 definitions */
159#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
160#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
161
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100162/* ID_AA64ISAR1_EL1 definitions */
163#define ID_AA64ISAR1_GPI_SHIFT U(28)
164#define ID_AA64ISAR1_GPI_WIDTH U(4)
165#define ID_AA64ISAR1_GPA_SHIFT U(24)
166#define ID_AA64ISAR1_GPA_WIDTH U(4)
167#define ID_AA64ISAR1_API_SHIFT U(8)
168#define ID_AA64ISAR1_API_WIDTH U(4)
169#define ID_AA64ISAR1_APA_SHIFT U(4)
170#define ID_AA64ISAR1_APA_WIDTH U(4)
171
172#define ID_AA64ISAR1_GPI_MASK \
173 (((ULL(1) << ID_AA64ISAR1_GPI_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPI_SHIFT)
174#define ID_AA64ISAR1_GPA_MASK \
175 (((ULL(1) << ID_AA64ISAR1_GPA_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPA_SHIFT)
176#define ID_AA64ISAR1_API_MASK \
177 (((ULL(1) << ID_AA64ISAR1_API_WIDTH) - ULL(1)) << ID_AA64ISAR1_API_SHIFT)
178#define ID_AA64ISAR1_APA_MASK \
179 (((ULL(1) << ID_AA64ISAR1_APA_WIDTH) - ULL(1)) << ID_AA64ISAR1_APA_SHIFT)
180
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200181#define PARANGE_0000 U(32)
182#define PARANGE_0001 U(36)
183#define PARANGE_0010 U(40)
184#define PARANGE_0011 U(42)
185#define PARANGE_0100 U(44)
186#define PARANGE_0101 U(48)
187#define PARANGE_0110 U(52)
188
189#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
190#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
191#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
192#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
193
194#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
195#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
196#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
197#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
198
199#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
200#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
201#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
202#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
203
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000204/* ID_PFR1_EL1 definitions */
205#define ID_PFR1_VIRTEXT_SHIFT U(12)
206#define ID_PFR1_VIRTEXT_MASK U(0xf)
207#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
208 & ID_PFR1_VIRTEXT_MASK)
209
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200210/* SCTLR definitions */
211#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
212 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
213 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
214
215#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
216 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000217#define SCTLR_AARCH32_EL1_RES1 \
218 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
219 (U(1) << 4) | (U(1) << 3))
220
221#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
222 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
223 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200224
225#define SCTLR_M_BIT (U(1) << 0)
226#define SCTLR_A_BIT (U(1) << 1)
227#define SCTLR_C_BIT (U(1) << 2)
228#define SCTLR_SA_BIT (U(1) << 3)
229#define SCTLR_SA0_BIT (U(1) << 4)
230#define SCTLR_CP15BEN_BIT (U(1) << 5)
231#define SCTLR_ITD_BIT (U(1) << 7)
232#define SCTLR_SED_BIT (U(1) << 8)
233#define SCTLR_UMA_BIT (U(1) << 9)
234#define SCTLR_I_BIT (U(1) << 12)
235#define SCTLR_V_BIT (U(1) << 13)
236#define SCTLR_DZE_BIT (U(1) << 14)
237#define SCTLR_UCT_BIT (U(1) << 15)
238#define SCTLR_NTWI_BIT (U(1) << 16)
239#define SCTLR_NTWE_BIT (U(1) << 18)
240#define SCTLR_WXN_BIT (U(1) << 19)
241#define SCTLR_UWXN_BIT (U(1) << 20)
242#define SCTLR_E0E_BIT (U(1) << 24)
243#define SCTLR_EE_BIT (U(1) << 25)
244#define SCTLR_UCI_BIT (U(1) << 26)
245#define SCTLR_TRE_BIT (U(1) << 28)
246#define SCTLR_AFE_BIT (U(1) << 29)
247#define SCTLR_TE_BIT (U(1) << 30)
248#define SCTLR_RESET_VAL SCTLR_EL3_RES1
249
250/* CPACR_El1 definitions */
251#define CPACR_EL1_FPEN(x) ((x) << 20)
252#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
253#define CPACR_EL1_FP_TRAP_ALL U(0x2)
254#define CPACR_EL1_FP_TRAP_NONE U(0x3)
255
256/* SCR definitions */
257#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
258#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000259#define SCR_API_BIT (U(1) << 17)
260#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200261#define SCR_TWE_BIT (U(1) << 13)
262#define SCR_TWI_BIT (U(1) << 12)
263#define SCR_ST_BIT (U(1) << 11)
264#define SCR_RW_BIT (U(1) << 10)
265#define SCR_SIF_BIT (U(1) << 9)
266#define SCR_HCE_BIT (U(1) << 8)
267#define SCR_SMD_BIT (U(1) << 7)
268#define SCR_EA_BIT (U(1) << 3)
269#define SCR_FIQ_BIT (U(1) << 2)
270#define SCR_IRQ_BIT (U(1) << 1)
271#define SCR_NS_BIT (U(1) << 0)
272#define SCR_VALID_BIT_MASK U(0x2f8f)
273#define SCR_RESET_VAL SCR_RES1_BITS
274
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000275/* MDCR_EL3 definitions */
276#define MDCR_SPD32(x) ((x) << 14)
277#define MDCR_SPD32_LEGACY U(0x0)
278#define MDCR_SPD32_DISABLE U(0x2)
279#define MDCR_SPD32_ENABLE U(0x3)
280#define MDCR_SDD_BIT (U(1) << 16)
281#define MDCR_NSPB(x) ((x) << 12)
282#define MDCR_NSPB_EL1 U(0x3)
283#define MDCR_TDOSA_BIT (U(1) << 10)
284#define MDCR_TDA_BIT (U(1) << 9)
285#define MDCR_TPM_BIT (U(1) << 6)
286#define MDCR_EL3_RESET_VAL U(0x0)
287
288/* MDCR_EL2 definitions */
289#define MDCR_EL2_TPMS (U(1) << 14)
290#define MDCR_EL2_E2PB(x) ((x) << 12)
291#define MDCR_EL2_E2PB_EL1 U(0x3)
292#define MDCR_EL2_TDRA_BIT (U(1) << 11)
293#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
294#define MDCR_EL2_TDA_BIT (U(1) << 9)
295#define MDCR_EL2_TDE_BIT (U(1) << 8)
296#define MDCR_EL2_HPME_BIT (U(1) << 7)
297#define MDCR_EL2_TPM_BIT (U(1) << 6)
298#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
299#define MDCR_EL2_RESET_VAL U(0x0)
300
301/* HSTR_EL2 definitions */
302#define HSTR_EL2_RESET_VAL U(0x0)
303#define HSTR_EL2_T_MASK U(0xff)
304
305/* CNTHP_CTL_EL2 definitions */
306#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
307#define CNTHP_CTL_RESET_VAL U(0x0)
308
309/* VTTBR_EL2 definitions */
310#define VTTBR_RESET_VAL ULL(0x0)
311#define VTTBR_VMID_MASK ULL(0xff)
312#define VTTBR_VMID_SHIFT U(48)
313#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
314#define VTTBR_BADDR_SHIFT U(0)
315
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000317#define HCR_API_BIT (ULL(1) << 41)
318#define HCR_APK_BIT (ULL(1) << 40)
319#define HCR_TGE_BIT (ULL(1) << 27)
320#define HCR_RW_SHIFT U(31)
321#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
322#define HCR_AMO_BIT (ULL(1) << 5)
323#define HCR_IMO_BIT (ULL(1) << 4)
324#define HCR_FMO_BIT (ULL(1) << 3)
325
326/* ISR definitions */
327#define ISR_A_SHIFT U(8)
328#define ISR_I_SHIFT U(7)
329#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200330
331/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000332#define CNTHCTL_RESET_VAL U(0x0)
333#define EVNTEN_BIT (U(1) << 2)
334#define EL1PCEN_BIT (U(1) << 1)
335#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200336
337/* CNTKCTL_EL1 definitions */
338#define EL0PTEN_BIT (U(1) << 9)
339#define EL0VTEN_BIT (U(1) << 8)
340#define EL0PCTEN_BIT (U(1) << 0)
341#define EL0VCTEN_BIT (U(1) << 1)
342#define EVNTEN_BIT (U(1) << 2)
343#define EVNTDIR_BIT (U(1) << 3)
344#define EVNTI_SHIFT U(4)
345#define EVNTI_MASK U(0xf)
346
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000347/* CPTR_EL3 definitions */
348#define TCPAC_BIT (U(1) << 31)
349#define TAM_BIT (U(1) << 30)
350#define TTA_BIT (U(1) << 20)
351#define TFP_BIT (U(1) << 10)
352#define CPTR_EZ_BIT (U(1) << 8)
353#define CPTR_EL3_RESET_VAL U(0x0)
354
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355/* CPTR_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
357#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
358#define CPTR_EL2_TAM_BIT (U(1) << 30)
359#define CPTR_EL2_TTA_BIT (U(1) << 20)
360#define CPTR_EL2_TFP_BIT (U(1) << 10)
361#define CPTR_EL2_TZ_BIT (U(1) << 8)
362#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200363
364/* CPSR/SPSR definitions */
365#define DAIF_FIQ_BIT (U(1) << 0)
366#define DAIF_IRQ_BIT (U(1) << 1)
367#define DAIF_ABT_BIT (U(1) << 2)
368#define DAIF_DBG_BIT (U(1) << 3)
369#define SPSR_DAIF_SHIFT U(6)
370#define SPSR_DAIF_MASK U(0xf)
371
372#define SPSR_AIF_SHIFT U(6)
373#define SPSR_AIF_MASK U(0x7)
374
375#define SPSR_E_SHIFT U(9)
376#define SPSR_E_MASK U(0x1)
377#define SPSR_E_LITTLE U(0x0)
378#define SPSR_E_BIG U(0x1)
379
380#define SPSR_T_SHIFT U(5)
381#define SPSR_T_MASK U(0x1)
382#define SPSR_T_ARM U(0x0)
383#define SPSR_T_THUMB U(0x1)
384
385#define SPSR_M_SHIFT U(4)
386#define SPSR_M_MASK U(0x1)
387#define SPSR_M_AARCH64 U(0x0)
388#define SPSR_M_AARCH32 U(0x1)
389
390#define DISABLE_ALL_EXCEPTIONS \
391 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
392
393#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
394
395/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000396 * RMR_EL3 definitions
397 */
398#define RMR_EL3_RR_BIT (U(1) << 1)
399#define RMR_EL3_AA64_BIT (U(1) << 0)
400
401/*
402 * HI-VECTOR address for AArch32 state
403 */
404#define HI_VECTOR_BASE U(0xFFFF0000)
405
406/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200407 * TCR defintions
408 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000409#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200410#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200411#define TCR_EL1_IPS_SHIFT U(32)
412#define TCR_EL2_PS_SHIFT U(16)
413#define TCR_EL3_PS_SHIFT U(16)
414
415#define TCR_TxSZ_MIN ULL(16)
416#define TCR_TxSZ_MAX ULL(39)
417
418/* (internal) physical address size bits in EL3/EL1 */
419#define TCR_PS_BITS_4GB ULL(0x0)
420#define TCR_PS_BITS_64GB ULL(0x1)
421#define TCR_PS_BITS_1TB ULL(0x2)
422#define TCR_PS_BITS_4TB ULL(0x3)
423#define TCR_PS_BITS_16TB ULL(0x4)
424#define TCR_PS_BITS_256TB ULL(0x5)
425
426#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
427#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
428#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
429#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
430#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
431#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
432
433#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
434#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
435#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
436#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
437
438#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
439#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
440#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
441#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
442
443#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
444#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
445#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
446
447#define TCR_TG0_SHIFT U(14)
448#define TCR_TG0_MASK ULL(3)
449#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
450#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
451#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
452
453#define TCR_EPD0_BIT (ULL(1) << 7)
454#define TCR_EPD1_BIT (ULL(1) << 23)
455
456#define MODE_SP_SHIFT U(0x0)
457#define MODE_SP_MASK U(0x1)
458#define MODE_SP_EL0 U(0x0)
459#define MODE_SP_ELX U(0x1)
460
461#define MODE_RW_SHIFT U(0x4)
462#define MODE_RW_MASK U(0x1)
463#define MODE_RW_64 U(0x0)
464#define MODE_RW_32 U(0x1)
465
466#define MODE_EL_SHIFT U(0x2)
467#define MODE_EL_MASK U(0x3)
468#define MODE_EL3 U(0x3)
469#define MODE_EL2 U(0x2)
470#define MODE_EL1 U(0x1)
471#define MODE_EL0 U(0x0)
472
473#define MODE32_SHIFT U(0)
474#define MODE32_MASK U(0xf)
475#define MODE32_usr U(0x0)
476#define MODE32_fiq U(0x1)
477#define MODE32_irq U(0x2)
478#define MODE32_svc U(0x3)
479#define MODE32_mon U(0x6)
480#define MODE32_abt U(0x7)
481#define MODE32_hyp U(0xa)
482#define MODE32_und U(0xb)
483#define MODE32_sys U(0xf)
484
485#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
486#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
487#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
488#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
489
490#define SPSR_64(el, sp, daif) \
491 ((MODE_RW_64 << MODE_RW_SHIFT) | \
492 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
493 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
494 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
495
496#define SPSR_MODE32(mode, isa, endian, aif) \
497 ((MODE_RW_32 << MODE_RW_SHIFT) | \
498 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
499 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
500 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
501 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
502
503/*
504 * TTBR Definitions
505 */
506#define TTBR_CNP_BIT ULL(0x1)
507
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000508/*
509 * CTR_EL0 definitions
510 */
511#define CTR_CWG_SHIFT U(24)
512#define CTR_CWG_MASK U(0xf)
513#define CTR_ERG_SHIFT U(20)
514#define CTR_ERG_MASK U(0xf)
515#define CTR_DMINLINE_SHIFT U(16)
516#define CTR_DMINLINE_MASK U(0xf)
517#define CTR_L1IP_SHIFT U(14)
518#define CTR_L1IP_MASK U(0x3)
519#define CTR_IMINLINE_SHIFT U(0)
520#define CTR_IMINLINE_MASK U(0xf)
521
522#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
523
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200524/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000525#define CNTP_CTL_ENABLE_SHIFT U(0)
526#define CNTP_CTL_IMASK_SHIFT U(1)
527#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200528
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000529#define CNTP_CTL_ENABLE_MASK U(1)
530#define CNTP_CTL_IMASK_MASK U(1)
531#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200532
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200533/* Exception Syndrome register bits and bobs */
534#define ESR_EC_SHIFT U(26)
535#define ESR_EC_MASK U(0x3f)
536#define ESR_EC_LENGTH U(6)
537#define EC_UNKNOWN U(0x0)
538#define EC_WFE_WFI U(0x1)
539#define EC_AARCH32_CP15_MRC_MCR U(0x3)
540#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
541#define EC_AARCH32_CP14_MRC_MCR U(0x5)
542#define EC_AARCH32_CP14_LDC_STC U(0x6)
543#define EC_FP_SIMD U(0x7)
544#define EC_AARCH32_CP10_MRC U(0x8)
545#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
546#define EC_ILLEGAL U(0xe)
547#define EC_AARCH32_SVC U(0x11)
548#define EC_AARCH32_HVC U(0x12)
549#define EC_AARCH32_SMC U(0x13)
550#define EC_AARCH64_SVC U(0x15)
551#define EC_AARCH64_HVC U(0x16)
552#define EC_AARCH64_SMC U(0x17)
553#define EC_AARCH64_SYS U(0x18)
554#define EC_IABORT_LOWER_EL U(0x20)
555#define EC_IABORT_CUR_EL U(0x21)
556#define EC_PC_ALIGN U(0x22)
557#define EC_DABORT_LOWER_EL U(0x24)
558#define EC_DABORT_CUR_EL U(0x25)
559#define EC_SP_ALIGN U(0x26)
560#define EC_AARCH32_FP U(0x28)
561#define EC_AARCH64_FP U(0x2c)
562#define EC_SERROR U(0x2f)
563
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000564/*
565 * External Abort bit in Instruction and Data Aborts synchronous exception
566 * syndromes.
567 */
568#define ESR_ISS_EABORT_EA_BIT U(9)
569
570#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
571
572/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
573#define RMR_RESET_REQUEST_SHIFT U(0x1)
574#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200575
576/*******************************************************************************
577 * Definitions of register offsets, fields and macros for CPU system
578 * instructions.
579 ******************************************************************************/
580
581#define TLBI_ADDR_SHIFT U(12)
582#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
583#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
584
585/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000586 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
587 * system level implementation of the Generic Timer.
588 ******************************************************************************/
589#define CNTCTLBASE_CNTFRQ U(0x0)
590#define CNTNSAR U(0x4)
591#define CNTNSAR_NS_SHIFT(x) (x)
592
593#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
594#define CNTACR_RPCT_SHIFT U(0x0)
595#define CNTACR_RVCT_SHIFT U(0x1)
596#define CNTACR_RFRQ_SHIFT U(0x2)
597#define CNTACR_RVOFF_SHIFT U(0x3)
598#define CNTACR_RWVT_SHIFT U(0x4)
599#define CNTACR_RWPT_SHIFT U(0x5)
600
601/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200602 * Definitions of register offsets and fields in the CNTBaseN Frame of the
603 * system level implementation of the Generic Timer.
604 ******************************************************************************/
605/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000606#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200607/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000608#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200609/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000610#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200611/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000612#define CNTP_CTL U(0x2c)
613
614/* PMCR_EL0 definitions */
615#define PMCR_EL0_RESET_VAL U(0x0)
616#define PMCR_EL0_N_SHIFT U(11)
617#define PMCR_EL0_N_MASK U(0x1f)
618#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
619#define PMCR_EL0_LC_BIT (U(1) << 6)
620#define PMCR_EL0_DP_BIT (U(1) << 5)
621#define PMCR_EL0_X_BIT (U(1) << 4)
622#define PMCR_EL0_D_BIT (U(1) << 3)
623
624/*******************************************************************************
625 * Definitions for system register interface to SVE
626 ******************************************************************************/
627#define ZCR_EL3 S3_6_C1_C2_0
628#define ZCR_EL2 S3_4_C1_C2_0
629
630/* ZCR_EL3 definitions */
631#define ZCR_EL3_LEN_MASK U(0xf)
632
633/* ZCR_EL2 definitions */
634#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200635
636/*******************************************************************************
637 * Definitions of MAIR encodings for device and normal memory
638 ******************************************************************************/
639/*
640 * MAIR encodings for device memory attributes.
641 */
642#define MAIR_DEV_nGnRnE ULL(0x0)
643#define MAIR_DEV_nGnRE ULL(0x4)
644#define MAIR_DEV_nGRE ULL(0x8)
645#define MAIR_DEV_GRE ULL(0xc)
646
647/*
648 * MAIR encodings for normal memory attributes.
649 *
650 * Cache Policy
651 * WT: Write Through
652 * WB: Write Back
653 * NC: Non-Cacheable
654 *
655 * Transient Hint
656 * NTR: Non-Transient
657 * TR: Transient
658 *
659 * Allocation Policy
660 * RA: Read Allocate
661 * WA: Write Allocate
662 * RWA: Read and Write Allocate
663 * NA: No Allocation
664 */
665#define MAIR_NORM_WT_TR_WA ULL(0x1)
666#define MAIR_NORM_WT_TR_RA ULL(0x2)
667#define MAIR_NORM_WT_TR_RWA ULL(0x3)
668#define MAIR_NORM_NC ULL(0x4)
669#define MAIR_NORM_WB_TR_WA ULL(0x5)
670#define MAIR_NORM_WB_TR_RA ULL(0x6)
671#define MAIR_NORM_WB_TR_RWA ULL(0x7)
672#define MAIR_NORM_WT_NTR_NA ULL(0x8)
673#define MAIR_NORM_WT_NTR_WA ULL(0x9)
674#define MAIR_NORM_WT_NTR_RA ULL(0xa)
675#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
676#define MAIR_NORM_WB_NTR_NA ULL(0xc)
677#define MAIR_NORM_WB_NTR_WA ULL(0xd)
678#define MAIR_NORM_WB_NTR_RA ULL(0xe)
679#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
680
681#define MAIR_NORM_OUTER_SHIFT U(4)
682
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000683#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
684 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200685
686/* PAR_EL1 fields */
687#define PAR_F_SHIFT U(0)
688#define PAR_F_MASK ULL(0x1)
689#define PAR_ADDR_SHIFT U(12)
690#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
691
692/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000693 * Definitions for system register interface to SPE
694 ******************************************************************************/
695#define PMBLIMITR_EL1 S3_0_C9_C10_0
696
697/*******************************************************************************
698 * Definitions for system register interface to MPAM
699 ******************************************************************************/
700#define MPAMIDR_EL1 S3_0_C10_C4_4
701#define MPAM2_EL2 S3_4_C10_C5_0
702#define MPAMHCR_EL2 S3_4_C10_C4_0
703#define MPAM3_EL3 S3_6_C10_C5_0
704
705/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706 * Definitions for system register interface to AMU for ARMv8.4 onwards
707 ******************************************************************************/
708#define AMCR_EL0 S3_3_C13_C2_0
709#define AMCFGR_EL0 S3_3_C13_C2_1
710#define AMCGCR_EL0 S3_3_C13_C2_2
711#define AMUSERENR_EL0 S3_3_C13_C2_3
712#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
713#define AMCNTENSET0_EL0 S3_3_C13_C2_5
714#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
715#define AMCNTENSET1_EL0 S3_3_C13_C3_1
716
717/* Activity Monitor Group 0 Event Counter Registers */
718#define AMEVCNTR00_EL0 S3_3_C13_C4_0
719#define AMEVCNTR01_EL0 S3_3_C13_C4_1
720#define AMEVCNTR02_EL0 S3_3_C13_C4_2
721#define AMEVCNTR03_EL0 S3_3_C13_C4_3
722
723/* Activity Monitor Group 0 Event Type Registers */
724#define AMEVTYPER00_EL0 S3_3_C13_C6_0
725#define AMEVTYPER01_EL0 S3_3_C13_C6_1
726#define AMEVTYPER02_EL0 S3_3_C13_C6_2
727#define AMEVTYPER03_EL0 S3_3_C13_C6_3
728
729/* Activity Monitor Group 1 Event Counter Registers */
730#define AMEVCNTR10_EL0 S3_3_C13_C12_0
731#define AMEVCNTR11_EL0 S3_3_C13_C12_1
732#define AMEVCNTR12_EL0 S3_3_C13_C12_2
733#define AMEVCNTR13_EL0 S3_3_C13_C12_3
734#define AMEVCNTR14_EL0 S3_3_C13_C12_4
735#define AMEVCNTR15_EL0 S3_3_C13_C12_5
736#define AMEVCNTR16_EL0 S3_3_C13_C12_6
737#define AMEVCNTR17_EL0 S3_3_C13_C12_7
738#define AMEVCNTR18_EL0 S3_3_C13_C13_0
739#define AMEVCNTR19_EL0 S3_3_C13_C13_1
740#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
741#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
742#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
743#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
744#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
745#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
746
747/* Activity Monitor Group 1 Event Type Registers */
748#define AMEVTYPER10_EL0 S3_3_C13_C14_0
749#define AMEVTYPER11_EL0 S3_3_C13_C14_1
750#define AMEVTYPER12_EL0 S3_3_C13_C14_2
751#define AMEVTYPER13_EL0 S3_3_C13_C14_3
752#define AMEVTYPER14_EL0 S3_3_C13_C14_4
753#define AMEVTYPER15_EL0 S3_3_C13_C14_5
754#define AMEVTYPER16_EL0 S3_3_C13_C14_6
755#define AMEVTYPER17_EL0 S3_3_C13_C14_7
756#define AMEVTYPER18_EL0 S3_3_C13_C15_0
757#define AMEVTYPER19_EL0 S3_3_C13_C15_1
758#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
759#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
760#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
761#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
762#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
763#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
764
765/* AMCGCR_EL0 definitions */
766#define AMCGCR_EL0_CG1NC_SHIFT U(8)
767#define AMCGCR_EL0_CG1NC_LENGTH U(8)
768#define AMCGCR_EL0_CG1NC_MASK U(0xff)
769
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000770/* MPAM register definitions */
771#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
772
773#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
774
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200775/*******************************************************************************
776 * RAS system registers
777 *******************************************************************************/
778#define DISR_EL1 S3_0_C12_C1_1
779#define DISR_A_BIT U(31)
780
781#define ERRIDR_EL1 S3_0_C5_C3_0
782#define ERRIDR_MASK U(0xffff)
783
784#define ERRSELR_EL1 S3_0_C5_C3_1
785
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000786/* System register access to Standard Error Record registers */
787#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200788#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000789#define ERXSTATUS_EL1 S3_0_C5_C4_2
790#define ERXADDR_EL1 S3_0_C5_C4_3
791#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200792#define ERXPFGCTL_EL1 S3_0_C5_C4_5
793#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000794#define ERXMISC0_EL1 S3_0_C5_C5_0
795#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200796
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000797#define ERXCTLR_ED_BIT (U(1) << 0)
798#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200799
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000800#define ERXPFGCTL_UC_BIT (U(1) << 1)
801#define ERXPFGCTL_UEU_BIT (U(1) << 2)
802#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200803
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100804/*******************************************************************************
805 * Armv8.3 Pointer Authentication Registers
806 *******************************************************************************/
807#define APGAKeyLo_EL1 S3_0_C2_C3_0
808
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000809#endif /* ARCH_H */