blob: 8b1650f37fbba858f6b97038392284814b1ad392 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
4 *
5 * Header file for Host Controller registers and I/O accessors.
6 *
7 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00008 */
9#ifndef __SDHCI_HW_H
10#define __SDHCI_HW_H
11
Olivier Deprez157378f2022-04-04 15:47:50 +020012#include <linux/bits.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000013#include <linux/scatterlist.h>
14#include <linux/compiler.h>
15#include <linux/types.h>
16#include <linux/io.h>
17#include <linux/leds.h>
18#include <linux/interrupt.h>
19
20#include <linux/mmc/host.h>
21
22/*
23 * Controller registers
24 */
25
26#define SDHCI_DMA_ADDRESS 0x00
27#define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
David Brazdil0f672f62019-12-10 10:32:29 +000028#define SDHCI_32BIT_BLK_CNT SDHCI_DMA_ADDRESS
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000029
30#define SDHCI_BLOCK_SIZE 0x04
31#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
32
33#define SDHCI_BLOCK_COUNT 0x06
34
35#define SDHCI_ARGUMENT 0x08
36
37#define SDHCI_TRANSFER_MODE 0x0C
38#define SDHCI_TRNS_DMA 0x01
39#define SDHCI_TRNS_BLK_CNT_EN 0x02
40#define SDHCI_TRNS_AUTO_CMD12 0x04
41#define SDHCI_TRNS_AUTO_CMD23 0x08
David Brazdil0f672f62019-12-10 10:32:29 +000042#define SDHCI_TRNS_AUTO_SEL 0x0C
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000043#define SDHCI_TRNS_READ 0x10
44#define SDHCI_TRNS_MULTI 0x20
45
46#define SDHCI_COMMAND 0x0E
47#define SDHCI_CMD_RESP_MASK 0x03
48#define SDHCI_CMD_CRC 0x08
49#define SDHCI_CMD_INDEX 0x10
50#define SDHCI_CMD_DATA 0x20
51#define SDHCI_CMD_ABORTCMD 0xC0
52
53#define SDHCI_CMD_RESP_NONE 0x00
54#define SDHCI_CMD_RESP_LONG 0x01
55#define SDHCI_CMD_RESP_SHORT 0x02
56#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
57
58#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
59#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
60
61#define SDHCI_RESPONSE 0x10
62
63#define SDHCI_BUFFER 0x20
64
65#define SDHCI_PRESENT_STATE 0x24
66#define SDHCI_CMD_INHIBIT 0x00000001
67#define SDHCI_DATA_INHIBIT 0x00000002
68#define SDHCI_DOING_WRITE 0x00000100
69#define SDHCI_DOING_READ 0x00000200
70#define SDHCI_SPACE_AVAILABLE 0x00000400
71#define SDHCI_DATA_AVAILABLE 0x00000800
72#define SDHCI_CARD_PRESENT 0x00010000
David Brazdil0f672f62019-12-10 10:32:29 +000073#define SDHCI_CARD_PRES_SHIFT 16
74#define SDHCI_CD_STABLE 0x00020000
75#define SDHCI_CD_LVL 0x00040000
76#define SDHCI_CD_LVL_SHIFT 18
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000077#define SDHCI_WRITE_PROTECT 0x00080000
78#define SDHCI_DATA_LVL_MASK 0x00F00000
79#define SDHCI_DATA_LVL_SHIFT 20
80#define SDHCI_DATA_0_LVL_MASK 0x00100000
81#define SDHCI_CMD_LVL 0x01000000
82
83#define SDHCI_HOST_CONTROL 0x28
84#define SDHCI_CTRL_LED 0x01
85#define SDHCI_CTRL_4BITBUS 0x02
86#define SDHCI_CTRL_HISPD 0x04
87#define SDHCI_CTRL_DMA_MASK 0x18
88#define SDHCI_CTRL_SDMA 0x00
89#define SDHCI_CTRL_ADMA1 0x08
90#define SDHCI_CTRL_ADMA32 0x10
91#define SDHCI_CTRL_ADMA64 0x18
David Brazdil0f672f62019-12-10 10:32:29 +000092#define SDHCI_CTRL_ADMA3 0x18
93#define SDHCI_CTRL_8BITBUS 0x20
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000094#define SDHCI_CTRL_CDTEST_INS 0x40
95#define SDHCI_CTRL_CDTEST_EN 0x80
96
97#define SDHCI_POWER_CONTROL 0x29
98#define SDHCI_POWER_ON 0x01
99#define SDHCI_POWER_180 0x0A
100#define SDHCI_POWER_300 0x0C
101#define SDHCI_POWER_330 0x0E
102
103#define SDHCI_BLOCK_GAP_CONTROL 0x2A
104
105#define SDHCI_WAKE_UP_CONTROL 0x2B
106#define SDHCI_WAKE_ON_INT 0x01
107#define SDHCI_WAKE_ON_INSERT 0x02
108#define SDHCI_WAKE_ON_REMOVE 0x04
109
110#define SDHCI_CLOCK_CONTROL 0x2C
111#define SDHCI_DIVIDER_SHIFT 8
112#define SDHCI_DIVIDER_HI_SHIFT 6
113#define SDHCI_DIV_MASK 0xFF
114#define SDHCI_DIV_MASK_LEN 8
115#define SDHCI_DIV_HI_MASK 0x300
116#define SDHCI_PROG_CLOCK_MODE 0x0020
117#define SDHCI_CLOCK_CARD_EN 0x0004
David Brazdil0f672f62019-12-10 10:32:29 +0000118#define SDHCI_CLOCK_PLL_EN 0x0008
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000119#define SDHCI_CLOCK_INT_STABLE 0x0002
120#define SDHCI_CLOCK_INT_EN 0x0001
121
122#define SDHCI_TIMEOUT_CONTROL 0x2E
123
124#define SDHCI_SOFTWARE_RESET 0x2F
125#define SDHCI_RESET_ALL 0x01
126#define SDHCI_RESET_CMD 0x02
127#define SDHCI_RESET_DATA 0x04
128
129#define SDHCI_INT_STATUS 0x30
130#define SDHCI_INT_ENABLE 0x34
131#define SDHCI_SIGNAL_ENABLE 0x38
132#define SDHCI_INT_RESPONSE 0x00000001
133#define SDHCI_INT_DATA_END 0x00000002
134#define SDHCI_INT_BLK_GAP 0x00000004
135#define SDHCI_INT_DMA_END 0x00000008
136#define SDHCI_INT_SPACE_AVAIL 0x00000010
137#define SDHCI_INT_DATA_AVAIL 0x00000020
138#define SDHCI_INT_CARD_INSERT 0x00000040
139#define SDHCI_INT_CARD_REMOVE 0x00000080
140#define SDHCI_INT_CARD_INT 0x00000100
141#define SDHCI_INT_RETUNE 0x00001000
142#define SDHCI_INT_CQE 0x00004000
143#define SDHCI_INT_ERROR 0x00008000
144#define SDHCI_INT_TIMEOUT 0x00010000
145#define SDHCI_INT_CRC 0x00020000
146#define SDHCI_INT_END_BIT 0x00040000
147#define SDHCI_INT_INDEX 0x00080000
148#define SDHCI_INT_DATA_TIMEOUT 0x00100000
149#define SDHCI_INT_DATA_CRC 0x00200000
150#define SDHCI_INT_DATA_END_BIT 0x00400000
151#define SDHCI_INT_BUS_POWER 0x00800000
David Brazdil0f672f62019-12-10 10:32:29 +0000152#define SDHCI_INT_AUTO_CMD_ERR 0x01000000
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000153#define SDHCI_INT_ADMA_ERROR 0x02000000
154
155#define SDHCI_INT_NORMAL_MASK 0x00007FFF
156#define SDHCI_INT_ERROR_MASK 0xFFFF8000
157
158#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
David Brazdil0f672f62019-12-10 10:32:29 +0000159 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX | \
160 SDHCI_INT_AUTO_CMD_ERR)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000161#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
162 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
163 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
164 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
165 SDHCI_INT_BLK_GAP)
166#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
167
168#define SDHCI_CQE_INT_ERR_MASK ( \
169 SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \
170 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \
171 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)
172
173#define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE)
174
David Brazdil0f672f62019-12-10 10:32:29 +0000175#define SDHCI_AUTO_CMD_STATUS 0x3C
176#define SDHCI_AUTO_CMD_TIMEOUT 0x00000002
177#define SDHCI_AUTO_CMD_CRC 0x00000004
178#define SDHCI_AUTO_CMD_END_BIT 0x00000008
179#define SDHCI_AUTO_CMD_INDEX 0x00000010
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000180
181#define SDHCI_HOST_CONTROL2 0x3E
182#define SDHCI_CTRL_UHS_MASK 0x0007
183#define SDHCI_CTRL_UHS_SDR12 0x0000
184#define SDHCI_CTRL_UHS_SDR25 0x0001
185#define SDHCI_CTRL_UHS_SDR50 0x0002
186#define SDHCI_CTRL_UHS_SDR104 0x0003
187#define SDHCI_CTRL_UHS_DDR50 0x0004
188#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
189#define SDHCI_CTRL_VDD_180 0x0008
190#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
191#define SDHCI_CTRL_DRV_TYPE_B 0x0000
192#define SDHCI_CTRL_DRV_TYPE_A 0x0010
193#define SDHCI_CTRL_DRV_TYPE_C 0x0020
194#define SDHCI_CTRL_DRV_TYPE_D 0x0030
195#define SDHCI_CTRL_EXEC_TUNING 0x0040
196#define SDHCI_CTRL_TUNED_CLK 0x0080
David Brazdil0f672f62019-12-10 10:32:29 +0000197#define SDHCI_CMD23_ENABLE 0x0800
198#define SDHCI_CTRL_V4_MODE 0x1000
199#define SDHCI_CTRL_64BIT_ADDR 0x2000
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000200#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
201
202#define SDHCI_CAPABILITIES 0x40
Olivier Deprez157378f2022-04-04 15:47:50 +0200203#define SDHCI_TIMEOUT_CLK_MASK GENMASK(5, 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000204#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Olivier Deprez157378f2022-04-04 15:47:50 +0200205#define SDHCI_CLOCK_BASE_MASK GENMASK(13, 8)
206#define SDHCI_CLOCK_V3_BASE_MASK GENMASK(15, 8)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000207#define SDHCI_MAX_BLOCK_MASK 0x00030000
208#define SDHCI_MAX_BLOCK_SHIFT 16
209#define SDHCI_CAN_DO_8BIT 0x00040000
210#define SDHCI_CAN_DO_ADMA2 0x00080000
211#define SDHCI_CAN_DO_ADMA1 0x00100000
212#define SDHCI_CAN_DO_HISPD 0x00200000
213#define SDHCI_CAN_DO_SDMA 0x00400000
214#define SDHCI_CAN_DO_SUSPEND 0x00800000
215#define SDHCI_CAN_VDD_330 0x01000000
216#define SDHCI_CAN_VDD_300 0x02000000
217#define SDHCI_CAN_VDD_180 0x04000000
David Brazdil0f672f62019-12-10 10:32:29 +0000218#define SDHCI_CAN_64BIT_V4 0x08000000
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000219#define SDHCI_CAN_64BIT 0x10000000
220
Olivier Deprez157378f2022-04-04 15:47:50 +0200221#define SDHCI_CAPABILITIES_1 0x44
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000222#define SDHCI_SUPPORT_SDR50 0x00000001
223#define SDHCI_SUPPORT_SDR104 0x00000002
224#define SDHCI_SUPPORT_DDR50 0x00000004
225#define SDHCI_DRIVER_TYPE_A 0x00000010
226#define SDHCI_DRIVER_TYPE_C 0x00000020
227#define SDHCI_DRIVER_TYPE_D 0x00000040
Olivier Deprez157378f2022-04-04 15:47:50 +0200228#define SDHCI_RETUNING_TIMER_COUNT_MASK GENMASK(11, 8)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000229#define SDHCI_USE_SDR50_TUNING 0x00002000
Olivier Deprez157378f2022-04-04 15:47:50 +0200230#define SDHCI_RETUNING_MODE_MASK GENMASK(15, 14)
231#define SDHCI_CLOCK_MUL_MASK GENMASK(23, 16)
David Brazdil0f672f62019-12-10 10:32:29 +0000232#define SDHCI_CAN_DO_ADMA3 0x08000000
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000233#define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
234
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000235#define SDHCI_MAX_CURRENT 0x48
Olivier Deprez157378f2022-04-04 15:47:50 +0200236#define SDHCI_MAX_CURRENT_LIMIT GENMASK(7, 0)
237#define SDHCI_MAX_CURRENT_330_MASK GENMASK(7, 0)
238#define SDHCI_MAX_CURRENT_300_MASK GENMASK(15, 8)
239#define SDHCI_MAX_CURRENT_180_MASK GENMASK(23, 16)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000240#define SDHCI_MAX_CURRENT_MULTIPLIER 4
241
242/* 4C-4F reserved for more max current */
243
244#define SDHCI_SET_ACMD12_ERROR 0x50
245#define SDHCI_SET_INT_ERROR 0x52
246
247#define SDHCI_ADMA_ERROR 0x54
248
249/* 55-57 reserved */
250
251#define SDHCI_ADMA_ADDRESS 0x58
252#define SDHCI_ADMA_ADDRESS_HI 0x5C
253
254/* 60-FB reserved */
255
Olivier Deprez0e641232021-09-23 10:07:05 +0200256#define SDHCI_PRESET_FOR_HIGH_SPEED 0x64
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000257#define SDHCI_PRESET_FOR_SDR12 0x66
258#define SDHCI_PRESET_FOR_SDR25 0x68
259#define SDHCI_PRESET_FOR_SDR50 0x6A
260#define SDHCI_PRESET_FOR_SDR104 0x6C
261#define SDHCI_PRESET_FOR_DDR50 0x6E
262#define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
Olivier Deprez157378f2022-04-04 15:47:50 +0200263#define SDHCI_PRESET_DRV_MASK GENMASK(15, 14)
264#define SDHCI_PRESET_CLKGEN_SEL BIT(10)
265#define SDHCI_PRESET_SDCLK_FREQ_MASK GENMASK(9, 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000266
267#define SDHCI_SLOT_INT_STATUS 0xFC
268
269#define SDHCI_HOST_VERSION 0xFE
270#define SDHCI_VENDOR_VER_MASK 0xFF00
271#define SDHCI_VENDOR_VER_SHIFT 8
272#define SDHCI_SPEC_VER_MASK 0x00FF
273#define SDHCI_SPEC_VER_SHIFT 0
274#define SDHCI_SPEC_100 0
275#define SDHCI_SPEC_200 1
276#define SDHCI_SPEC_300 2
David Brazdil0f672f62019-12-10 10:32:29 +0000277#define SDHCI_SPEC_400 3
278#define SDHCI_SPEC_410 4
279#define SDHCI_SPEC_420 5
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000280
281/*
282 * End of controller registers.
283 */
284
285#define SDHCI_MAX_DIV_SPEC_200 256
286#define SDHCI_MAX_DIV_SPEC_300 2046
287
288/*
289 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
290 */
291#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
292#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
293
294/* ADMA2 32-bit DMA descriptor size */
295#define SDHCI_ADMA2_32_DESC_SZ 8
296
297/* ADMA2 32-bit descriptor */
298struct sdhci_adma2_32_desc {
299 __le16 cmd;
300 __le16 len;
301 __le32 addr;
302} __packed __aligned(4);
303
304/* ADMA2 data alignment */
305#define SDHCI_ADMA2_ALIGN 4
306#define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1)
307
308/*
309 * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte
310 * alignment for the descriptor table even in 32-bit DMA mode. Memory
311 * allocation is at least 8 byte aligned anyway, so just stipulate 8 always.
312 */
313#define SDHCI_ADMA2_DESC_ALIGN 8
314
David Brazdil0f672f62019-12-10 10:32:29 +0000315/*
316 * ADMA2 64-bit DMA descriptor size
317 * According to SD Host Controller spec v4.10, there are two kinds of
318 * descriptors for 64-bit addressing mode: 96-bit Descriptor and 128-bit
319 * Descriptor, if Host Version 4 Enable is set in the Host Control 2
320 * register, 128-bit Descriptor will be selected.
321 */
322#define SDHCI_ADMA2_64_DESC_SZ(host) ((host)->v4_mode ? 16 : 12)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000323
324/*
325 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
326 * aligned.
327 */
328struct sdhci_adma2_64_desc {
329 __le16 cmd;
330 __le16 len;
331 __le32 addr_lo;
332 __le32 addr_hi;
333} __packed __aligned(4);
334
335#define ADMA2_TRAN_VALID 0x21
336#define ADMA2_NOP_END_VALID 0x3
337#define ADMA2_END 0x2
338
339/*
340 * Maximum segments assuming a 512KiB maximum requisition size and a minimum
Olivier Deprez157378f2022-04-04 15:47:50 +0200341 * 4KiB page size. Note this also allows enough for multiple descriptors in
342 * case of PAGE_SIZE >= 64KiB.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000343 */
344#define SDHCI_MAX_SEGS 128
345
346/* Allow for a a command request and a data request at the same time */
347#define SDHCI_MAX_MRQS 2
348
349/*
350 * 48bit command and 136 bit response in 100KHz clock could take upto 2.48ms.
351 * However since the start time of the command, the time between
352 * command and response, and the time between response and start of data is
353 * not known, set the command transfer time to 10ms.
354 */
355#define MMC_CMD_TRANSFER_TIME (10 * NSEC_PER_MSEC) /* max 10 ms */
356
357enum sdhci_cookie {
358 COOKIE_UNMAPPED,
359 COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */
360 COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */
361};
362
363struct sdhci_host {
364 /* Data set by hardware interface driver */
365 const char *hw_name; /* Hardware bus name */
366
367 unsigned int quirks; /* Deviations from spec. */
368
369/* Controller doesn't honor resets unless we touch the clock register */
370#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
371/* Controller has bad caps bits, but really supports DMA */
372#define SDHCI_QUIRK_FORCE_DMA (1<<1)
373/* Controller doesn't like to be reset when there is no card inserted. */
374#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
375/* Controller doesn't like clearing the power reg before a change */
376#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
377/* Controller has flaky internal state so reset it on each ios change */
378#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
379/* Controller has an unusable DMA engine */
380#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
381/* Controller has an unusable ADMA engine */
382#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
383/* Controller can only DMA from 32-bit aligned addresses */
384#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
385/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
386#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
387/* Controller can only ADMA chunks that are a multiple of 32 bits */
388#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
389/* Controller needs to be reset after each request to stay stable */
390#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
391/* Controller needs voltage and power writes to happen separately */
392#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
393/* Controller provides an incorrect timeout value for transfers */
394#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
395/* Controller has an issue with buffer bits for small transfers */
396#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
397/* Controller does not provide transfer-complete interrupt when not busy */
398#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
399/* Controller has unreliable card detection */
400#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
401/* Controller reports inverted write-protect state */
402#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
Olivier Deprez0e641232021-09-23 10:07:05 +0200403/* Controller has unusable command queue engine */
404#define SDHCI_QUIRK_BROKEN_CQE (1<<17)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000405/* Controller does not like fast PIO transfers */
406#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
David Brazdil0f672f62019-12-10 10:32:29 +0000407/* Controller does not have a LED */
408#define SDHCI_QUIRK_NO_LED (1<<19)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000409/* Controller has to be forced to use block size of 2048 bytes */
410#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
411/* Controller cannot do multi-block transfers */
412#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
413/* Controller can only handle 1-bit data transfers */
414#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
415/* Controller needs 10ms delay between applying power and clock */
416#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
417/* Controller uses SDCLK instead of TMCLK for data timeouts */
418#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
419/* Controller reports wrong base clock capability */
420#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
421/* Controller cannot support End Attribute in NOP ADMA descriptor */
422#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
423/* Controller is missing device caps. Use caps provided by host */
424#define SDHCI_QUIRK_MISSING_CAPS (1<<27)
425/* Controller uses Auto CMD12 command to stop the transfer */
426#define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
427/* Controller doesn't have HISPD bit field in HI-SPEED SD card */
428#define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
429/* Controller treats ADMA descriptors with length 0000h incorrectly */
430#define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
431/* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
432#define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
433
434 unsigned int quirks2; /* More deviations from spec. */
435
436#define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
437#define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1)
438/* The system physically doesn't support 1.8v, even if the host does */
439#define SDHCI_QUIRK2_NO_1_8_V (1<<2)
440#define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3)
441#define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4)
442/* Controller has a non-standard host control register */
443#define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5)
444/* Controller does not support HS200 */
445#define SDHCI_QUIRK2_BROKEN_HS200 (1<<6)
446/* Controller does not support DDR50 */
447#define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7)
448/* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
449#define SDHCI_QUIRK2_STOP_WITH_TC (1<<8)
450/* Controller does not support 64-bit DMA */
451#define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9)
452/* need clear transfer mode register before send cmd */
453#define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10)
454/* Capability register bit-63 indicates HS400 support */
455#define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11)
456/* forced tuned clock */
457#define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12)
458/* disable the block count for single block transactions */
459#define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13)
460/* Controller broken with using ACMD23 */
461#define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14)
462/* Broken Clock divider zero in controller */
463#define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15)
464/* Controller has CRC in 136 bit Command Response */
465#define SDHCI_QUIRK2_RSP_136_HAS_CRC (1<<16)
466/*
467 * Disable HW timeout if the requested timeout is more than the maximum
468 * obtainable timeout.
469 */
470#define SDHCI_QUIRK2_DISABLE_HW_TIMEOUT (1<<17)
David Brazdil0f672f62019-12-10 10:32:29 +0000471/*
472 * 32-bit block count may not support eMMC where upper bits of CMD23 are used
473 * for other purposes. Consequently we support 16-bit block count by default.
474 * Otherwise, SDHCI_QUIRK2_USE_32BIT_BLK_CNT can be selected to use 32-bit
475 * block count.
476 */
477#define SDHCI_QUIRK2_USE_32BIT_BLK_CNT (1<<18)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000478
479 int irq; /* Device IRQ */
480 void __iomem *ioaddr; /* Mapped address */
Olivier Deprez157378f2022-04-04 15:47:50 +0200481 phys_addr_t mapbase; /* physical address base */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000482 char *bounce_buffer; /* For packing SDMA reads/writes */
483 dma_addr_t bounce_addr;
484 unsigned int bounce_buffer_size;
485
486 const struct sdhci_ops *ops; /* Low level hw interface */
487
488 /* Internal data */
489 struct mmc_host *mmc; /* MMC structure */
490 struct mmc_host_ops mmc_host_ops; /* MMC host ops */
491 u64 dma_mask; /* custom DMA mask */
492
493#if IS_ENABLED(CONFIG_LEDS_CLASS)
494 struct led_classdev led; /* LED control */
495 char led_name[32];
496#endif
497
498 spinlock_t lock; /* Mutex */
499
500 int flags; /* Host attributes */
501#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
502#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
503#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
504#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
505#define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
506#define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
507#define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
508#define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000509#define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
510#define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */
511#define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */
512#define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */
513#define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */
514
515 unsigned int version; /* SDHCI spec. version */
516
517 unsigned int max_clk; /* Max possible freq (MHz) */
518 unsigned int timeout_clk; /* Timeout freq (KHz) */
519 unsigned int clk_mul; /* Clock Muliplier value */
520
521 unsigned int clock; /* Current clock (MHz) */
522 u8 pwr; /* Current voltage */
523
524 bool runtime_suspended; /* Host is runtime suspended */
525 bool bus_on; /* Bus power prevents runtime suspend */
526 bool preset_enabled; /* Preset is enabled */
527 bool pending_reset; /* Cmd/data reset is pending */
528 bool irq_wake_enabled; /* IRQ wakeup is enabled */
David Brazdil0f672f62019-12-10 10:32:29 +0000529 bool v4_mode; /* Host Version 4 Enable */
Olivier Deprez157378f2022-04-04 15:47:50 +0200530 bool use_external_dma; /* Host selects to use external DMA */
531 bool always_defer_done; /* Always defer to complete requests */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000532
533 struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */
534 struct mmc_command *cmd; /* Current command */
535 struct mmc_command *data_cmd; /* Current data command */
Olivier Deprez157378f2022-04-04 15:47:50 +0200536 struct mmc_command *deferred_cmd; /* Deferred command */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000537 struct mmc_data *data; /* Current data request */
538 unsigned int data_early:1; /* Data finished before cmd */
539
540 struct sg_mapping_iter sg_miter; /* SG state for PIO */
541 unsigned int blocks; /* remaining PIO blocks */
542
543 int sg_count; /* Mapped sg entries */
Olivier Deprez157378f2022-04-04 15:47:50 +0200544 int max_adma; /* Max. length in ADMA descriptor */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000545
546 void *adma_table; /* ADMA descriptor table */
547 void *align_buffer; /* Bounce buffer */
548
549 size_t adma_table_sz; /* ADMA descriptor table size */
550 size_t align_buffer_sz; /* Bounce buffer size */
551
552 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
553 dma_addr_t align_addr; /* Mapped bounce buffer */
554
Olivier Deprez157378f2022-04-04 15:47:50 +0200555 unsigned int desc_sz; /* ADMA current descriptor size */
556 unsigned int alloc_desc_sz; /* ADMA descr. max size host supports */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000557
David Brazdil0f672f62019-12-10 10:32:29 +0000558 struct workqueue_struct *complete_wq; /* Request completion wq */
559 struct work_struct complete_work; /* Request completion work */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000560
561 struct timer_list timer; /* Timer for timeouts */
562 struct timer_list data_timer; /* Timer for data timeouts */
563
Olivier Deprez157378f2022-04-04 15:47:50 +0200564#if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
565 struct dma_chan *rx_chan;
566 struct dma_chan *tx_chan;
567#endif
568
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000569 u32 caps; /* CAPABILITY_0 */
570 u32 caps1; /* CAPABILITY_1 */
571 bool read_caps; /* Capability flags have been read */
572
Olivier Deprez157378f2022-04-04 15:47:50 +0200573 bool sdhci_core_to_disable_vqmmc; /* sdhci core can disable vqmmc */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000574 unsigned int ocr_avail_sdio; /* OCR bit masks */
575 unsigned int ocr_avail_sd;
576 unsigned int ocr_avail_mmc;
577 u32 ocr_mask; /* available voltages */
578
579 unsigned timing; /* Current timing */
580
581 u32 thread_isr;
582
583 /* cached registers */
584 u32 ier;
585
586 bool cqe_on; /* CQE is operating */
587 u32 cqe_ier; /* CQE interrupt mask */
588 u32 cqe_err_ier; /* CQE error interrupt mask */
589
590 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
591 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
592
593 unsigned int tuning_count; /* Timer count for re-tuning */
594 unsigned int tuning_mode; /* Re-tuning mode supported by host */
David Brazdil0f672f62019-12-10 10:32:29 +0000595 unsigned int tuning_err; /* Error code for re-tuning */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000596#define SDHCI_TUNING_MODE_1 0
597#define SDHCI_TUNING_MODE_2 1
598#define SDHCI_TUNING_MODE_3 2
599 /* Delay (ms) between tuning commands */
600 int tuning_delay;
David Brazdil0f672f62019-12-10 10:32:29 +0000601 int tuning_loop_count;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000602
603 /* Host SDMA buffer boundary. */
604 u32 sdma_boundary;
605
David Brazdil0f672f62019-12-10 10:32:29 +0000606 /* Host ADMA table count */
607 u32 adma_table_cnt;
608
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000609 u64 data_timeout;
610
Olivier Deprez157378f2022-04-04 15:47:50 +0200611 unsigned long private[] ____cacheline_aligned;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000612};
613
614struct sdhci_ops {
615#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
616 u32 (*read_l)(struct sdhci_host *host, int reg);
617 u16 (*read_w)(struct sdhci_host *host, int reg);
618 u8 (*read_b)(struct sdhci_host *host, int reg);
619 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
620 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
621 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
622#endif
623
624 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
625 void (*set_power)(struct sdhci_host *host, unsigned char mode,
626 unsigned short vdd);
627
628 u32 (*irq)(struct sdhci_host *host, u32 intmask);
629
David Brazdil0f672f62019-12-10 10:32:29 +0000630 int (*set_dma_mask)(struct sdhci_host *host);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000631 int (*enable_dma)(struct sdhci_host *host);
632 unsigned int (*get_max_clock)(struct sdhci_host *host);
633 unsigned int (*get_min_clock)(struct sdhci_host *host);
634 /* get_timeout_clock should return clk rate in unit of Hz */
635 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
636 unsigned int (*get_max_timeout_count)(struct sdhci_host *host);
637 void (*set_timeout)(struct sdhci_host *host,
638 struct mmc_command *cmd);
639 void (*set_bus_width)(struct sdhci_host *host, int width);
640 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
641 u8 power_mode);
642 unsigned int (*get_ro)(struct sdhci_host *host);
643 void (*reset)(struct sdhci_host *host, u8 mask);
644 int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
645 void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
646 void (*hw_reset)(struct sdhci_host *host);
647 void (*adma_workaround)(struct sdhci_host *host, u32 intmask);
648 void (*card_event)(struct sdhci_host *host);
649 void (*voltage_switch)(struct sdhci_host *host);
David Brazdil0f672f62019-12-10 10:32:29 +0000650 void (*adma_write_desc)(struct sdhci_host *host, void **desc,
651 dma_addr_t addr, int len, unsigned int cmd);
Olivier Deprez157378f2022-04-04 15:47:50 +0200652 void (*copy_to_bounce_buffer)(struct sdhci_host *host,
653 struct mmc_data *data,
654 unsigned int length);
655 void (*request_done)(struct sdhci_host *host,
656 struct mmc_request *mrq);
657 void (*dump_vendor_regs)(struct sdhci_host *host);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000658};
659
660#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
661
662static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
663{
664 if (unlikely(host->ops->write_l))
665 host->ops->write_l(host, val, reg);
666 else
667 writel(val, host->ioaddr + reg);
668}
669
670static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
671{
672 if (unlikely(host->ops->write_w))
673 host->ops->write_w(host, val, reg);
674 else
675 writew(val, host->ioaddr + reg);
676}
677
678static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
679{
680 if (unlikely(host->ops->write_b))
681 host->ops->write_b(host, val, reg);
682 else
683 writeb(val, host->ioaddr + reg);
684}
685
686static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
687{
688 if (unlikely(host->ops->read_l))
689 return host->ops->read_l(host, reg);
690 else
691 return readl(host->ioaddr + reg);
692}
693
694static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
695{
696 if (unlikely(host->ops->read_w))
697 return host->ops->read_w(host, reg);
698 else
699 return readw(host->ioaddr + reg);
700}
701
702static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
703{
704 if (unlikely(host->ops->read_b))
705 return host->ops->read_b(host, reg);
706 else
707 return readb(host->ioaddr + reg);
708}
709
710#else
711
712static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
713{
714 writel(val, host->ioaddr + reg);
715}
716
717static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
718{
719 writew(val, host->ioaddr + reg);
720}
721
722static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
723{
724 writeb(val, host->ioaddr + reg);
725}
726
727static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
728{
729 return readl(host->ioaddr + reg);
730}
731
732static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
733{
734 return readw(host->ioaddr + reg);
735}
736
737static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
738{
739 return readb(host->ioaddr + reg);
740}
741
742#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
743
744struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size);
745void sdhci_free_host(struct sdhci_host *host);
746
747static inline void *sdhci_priv(struct sdhci_host *host)
748{
749 return host->private;
750}
751
752void sdhci_card_detect(struct sdhci_host *host);
David Brazdil0f672f62019-12-10 10:32:29 +0000753void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
754 const u32 *caps, const u32 *caps1);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000755int sdhci_setup_host(struct sdhci_host *host);
756void sdhci_cleanup_host(struct sdhci_host *host);
757int __sdhci_add_host(struct sdhci_host *host);
758int sdhci_add_host(struct sdhci_host *host);
759void sdhci_remove_host(struct sdhci_host *host, int dead);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000760
761static inline void sdhci_read_caps(struct sdhci_host *host)
762{
763 __sdhci_read_caps(host, NULL, NULL, NULL);
764}
765
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000766u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
767 unsigned int *actual_clock);
768void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
769void sdhci_enable_clk(struct sdhci_host *host, u16 clk);
770void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
771 unsigned short vdd);
Olivier Deprez157378f2022-04-04 15:47:50 +0200772void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
773 unsigned char mode,
774 unsigned short vdd);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000775void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
776 unsigned short vdd);
David Brazdil0f672f62019-12-10 10:32:29 +0000777void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq);
Olivier Deprez157378f2022-04-04 15:47:50 +0200778int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000779void sdhci_set_bus_width(struct sdhci_host *host, int width);
780void sdhci_reset(struct sdhci_host *host, u8 mask);
781void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
782int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
783void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
784int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
785 struct mmc_ios *ios);
786void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable);
David Brazdil0f672f62019-12-10 10:32:29 +0000787void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
788 dma_addr_t addr, int len, unsigned int cmd);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000789
790#ifdef CONFIG_PM
791int sdhci_suspend_host(struct sdhci_host *host);
792int sdhci_resume_host(struct sdhci_host *host);
793int sdhci_runtime_suspend_host(struct sdhci_host *host);
David Brazdil0f672f62019-12-10 10:32:29 +0000794int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000795#endif
796
797void sdhci_cqe_enable(struct mmc_host *mmc);
798void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery);
799bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
800 int *data_error);
801
802void sdhci_dumpregs(struct sdhci_host *host);
David Brazdil0f672f62019-12-10 10:32:29 +0000803void sdhci_enable_v4_mode(struct sdhci_host *host);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000804
805void sdhci_start_tuning(struct sdhci_host *host);
806void sdhci_end_tuning(struct sdhci_host *host);
807void sdhci_reset_tuning(struct sdhci_host *host);
808void sdhci_send_tuning(struct sdhci_host *host, u32 opcode);
David Brazdil0f672f62019-12-10 10:32:29 +0000809void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode);
Olivier Deprez157378f2022-04-04 15:47:50 +0200810void sdhci_switch_external_dma(struct sdhci_host *host, bool en);
Olivier Deprez0e641232021-09-23 10:07:05 +0200811void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable);
812void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000813
814#endif /* __SDHCI_HW_H */