David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver |
| 4 | * |
| 5 | * Header file for Host Controller registers and I/O accessors. |
| 6 | * |
| 7 | * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved. |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 8 | */ |
| 9 | #ifndef __SDHCI_HW_H |
| 10 | #define __SDHCI_HW_H |
| 11 | |
| 12 | #include <linux/scatterlist.h> |
| 13 | #include <linux/compiler.h> |
| 14 | #include <linux/types.h> |
| 15 | #include <linux/io.h> |
| 16 | #include <linux/leds.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | |
| 19 | #include <linux/mmc/host.h> |
| 20 | |
| 21 | /* |
| 22 | * Controller registers |
| 23 | */ |
| 24 | |
| 25 | #define SDHCI_DMA_ADDRESS 0x00 |
| 26 | #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 27 | #define SDHCI_32BIT_BLK_CNT SDHCI_DMA_ADDRESS |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 28 | |
| 29 | #define SDHCI_BLOCK_SIZE 0x04 |
| 30 | #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) |
| 31 | |
| 32 | #define SDHCI_BLOCK_COUNT 0x06 |
| 33 | |
| 34 | #define SDHCI_ARGUMENT 0x08 |
| 35 | |
| 36 | #define SDHCI_TRANSFER_MODE 0x0C |
| 37 | #define SDHCI_TRNS_DMA 0x01 |
| 38 | #define SDHCI_TRNS_BLK_CNT_EN 0x02 |
| 39 | #define SDHCI_TRNS_AUTO_CMD12 0x04 |
| 40 | #define SDHCI_TRNS_AUTO_CMD23 0x08 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 41 | #define SDHCI_TRNS_AUTO_SEL 0x0C |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 42 | #define SDHCI_TRNS_READ 0x10 |
| 43 | #define SDHCI_TRNS_MULTI 0x20 |
| 44 | |
| 45 | #define SDHCI_COMMAND 0x0E |
| 46 | #define SDHCI_CMD_RESP_MASK 0x03 |
| 47 | #define SDHCI_CMD_CRC 0x08 |
| 48 | #define SDHCI_CMD_INDEX 0x10 |
| 49 | #define SDHCI_CMD_DATA 0x20 |
| 50 | #define SDHCI_CMD_ABORTCMD 0xC0 |
| 51 | |
| 52 | #define SDHCI_CMD_RESP_NONE 0x00 |
| 53 | #define SDHCI_CMD_RESP_LONG 0x01 |
| 54 | #define SDHCI_CMD_RESP_SHORT 0x02 |
| 55 | #define SDHCI_CMD_RESP_SHORT_BUSY 0x03 |
| 56 | |
| 57 | #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff)) |
| 58 | #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f) |
| 59 | |
| 60 | #define SDHCI_RESPONSE 0x10 |
| 61 | |
| 62 | #define SDHCI_BUFFER 0x20 |
| 63 | |
| 64 | #define SDHCI_PRESENT_STATE 0x24 |
| 65 | #define SDHCI_CMD_INHIBIT 0x00000001 |
| 66 | #define SDHCI_DATA_INHIBIT 0x00000002 |
| 67 | #define SDHCI_DOING_WRITE 0x00000100 |
| 68 | #define SDHCI_DOING_READ 0x00000200 |
| 69 | #define SDHCI_SPACE_AVAILABLE 0x00000400 |
| 70 | #define SDHCI_DATA_AVAILABLE 0x00000800 |
| 71 | #define SDHCI_CARD_PRESENT 0x00010000 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 72 | #define SDHCI_CARD_PRES_SHIFT 16 |
| 73 | #define SDHCI_CD_STABLE 0x00020000 |
| 74 | #define SDHCI_CD_LVL 0x00040000 |
| 75 | #define SDHCI_CD_LVL_SHIFT 18 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 76 | #define SDHCI_WRITE_PROTECT 0x00080000 |
| 77 | #define SDHCI_DATA_LVL_MASK 0x00F00000 |
| 78 | #define SDHCI_DATA_LVL_SHIFT 20 |
| 79 | #define SDHCI_DATA_0_LVL_MASK 0x00100000 |
| 80 | #define SDHCI_CMD_LVL 0x01000000 |
| 81 | |
| 82 | #define SDHCI_HOST_CONTROL 0x28 |
| 83 | #define SDHCI_CTRL_LED 0x01 |
| 84 | #define SDHCI_CTRL_4BITBUS 0x02 |
| 85 | #define SDHCI_CTRL_HISPD 0x04 |
| 86 | #define SDHCI_CTRL_DMA_MASK 0x18 |
| 87 | #define SDHCI_CTRL_SDMA 0x00 |
| 88 | #define SDHCI_CTRL_ADMA1 0x08 |
| 89 | #define SDHCI_CTRL_ADMA32 0x10 |
| 90 | #define SDHCI_CTRL_ADMA64 0x18 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 91 | #define SDHCI_CTRL_ADMA3 0x18 |
| 92 | #define SDHCI_CTRL_8BITBUS 0x20 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 93 | #define SDHCI_CTRL_CDTEST_INS 0x40 |
| 94 | #define SDHCI_CTRL_CDTEST_EN 0x80 |
| 95 | |
| 96 | #define SDHCI_POWER_CONTROL 0x29 |
| 97 | #define SDHCI_POWER_ON 0x01 |
| 98 | #define SDHCI_POWER_180 0x0A |
| 99 | #define SDHCI_POWER_300 0x0C |
| 100 | #define SDHCI_POWER_330 0x0E |
| 101 | |
| 102 | #define SDHCI_BLOCK_GAP_CONTROL 0x2A |
| 103 | |
| 104 | #define SDHCI_WAKE_UP_CONTROL 0x2B |
| 105 | #define SDHCI_WAKE_ON_INT 0x01 |
| 106 | #define SDHCI_WAKE_ON_INSERT 0x02 |
| 107 | #define SDHCI_WAKE_ON_REMOVE 0x04 |
| 108 | |
| 109 | #define SDHCI_CLOCK_CONTROL 0x2C |
| 110 | #define SDHCI_DIVIDER_SHIFT 8 |
| 111 | #define SDHCI_DIVIDER_HI_SHIFT 6 |
| 112 | #define SDHCI_DIV_MASK 0xFF |
| 113 | #define SDHCI_DIV_MASK_LEN 8 |
| 114 | #define SDHCI_DIV_HI_MASK 0x300 |
| 115 | #define SDHCI_PROG_CLOCK_MODE 0x0020 |
| 116 | #define SDHCI_CLOCK_CARD_EN 0x0004 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 117 | #define SDHCI_CLOCK_PLL_EN 0x0008 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 118 | #define SDHCI_CLOCK_INT_STABLE 0x0002 |
| 119 | #define SDHCI_CLOCK_INT_EN 0x0001 |
| 120 | |
| 121 | #define SDHCI_TIMEOUT_CONTROL 0x2E |
| 122 | |
| 123 | #define SDHCI_SOFTWARE_RESET 0x2F |
| 124 | #define SDHCI_RESET_ALL 0x01 |
| 125 | #define SDHCI_RESET_CMD 0x02 |
| 126 | #define SDHCI_RESET_DATA 0x04 |
| 127 | |
| 128 | #define SDHCI_INT_STATUS 0x30 |
| 129 | #define SDHCI_INT_ENABLE 0x34 |
| 130 | #define SDHCI_SIGNAL_ENABLE 0x38 |
| 131 | #define SDHCI_INT_RESPONSE 0x00000001 |
| 132 | #define SDHCI_INT_DATA_END 0x00000002 |
| 133 | #define SDHCI_INT_BLK_GAP 0x00000004 |
| 134 | #define SDHCI_INT_DMA_END 0x00000008 |
| 135 | #define SDHCI_INT_SPACE_AVAIL 0x00000010 |
| 136 | #define SDHCI_INT_DATA_AVAIL 0x00000020 |
| 137 | #define SDHCI_INT_CARD_INSERT 0x00000040 |
| 138 | #define SDHCI_INT_CARD_REMOVE 0x00000080 |
| 139 | #define SDHCI_INT_CARD_INT 0x00000100 |
| 140 | #define SDHCI_INT_RETUNE 0x00001000 |
| 141 | #define SDHCI_INT_CQE 0x00004000 |
| 142 | #define SDHCI_INT_ERROR 0x00008000 |
| 143 | #define SDHCI_INT_TIMEOUT 0x00010000 |
| 144 | #define SDHCI_INT_CRC 0x00020000 |
| 145 | #define SDHCI_INT_END_BIT 0x00040000 |
| 146 | #define SDHCI_INT_INDEX 0x00080000 |
| 147 | #define SDHCI_INT_DATA_TIMEOUT 0x00100000 |
| 148 | #define SDHCI_INT_DATA_CRC 0x00200000 |
| 149 | #define SDHCI_INT_DATA_END_BIT 0x00400000 |
| 150 | #define SDHCI_INT_BUS_POWER 0x00800000 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 151 | #define SDHCI_INT_AUTO_CMD_ERR 0x01000000 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 152 | #define SDHCI_INT_ADMA_ERROR 0x02000000 |
| 153 | |
| 154 | #define SDHCI_INT_NORMAL_MASK 0x00007FFF |
| 155 | #define SDHCI_INT_ERROR_MASK 0xFFFF8000 |
| 156 | |
| 157 | #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 158 | SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX | \ |
| 159 | SDHCI_INT_AUTO_CMD_ERR) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 160 | #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \ |
| 161 | SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \ |
| 162 | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \ |
| 163 | SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \ |
| 164 | SDHCI_INT_BLK_GAP) |
| 165 | #define SDHCI_INT_ALL_MASK ((unsigned int)-1) |
| 166 | |
| 167 | #define SDHCI_CQE_INT_ERR_MASK ( \ |
| 168 | SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \ |
| 169 | SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \ |
| 170 | SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT) |
| 171 | |
| 172 | #define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE) |
| 173 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 174 | #define SDHCI_AUTO_CMD_STATUS 0x3C |
| 175 | #define SDHCI_AUTO_CMD_TIMEOUT 0x00000002 |
| 176 | #define SDHCI_AUTO_CMD_CRC 0x00000004 |
| 177 | #define SDHCI_AUTO_CMD_END_BIT 0x00000008 |
| 178 | #define SDHCI_AUTO_CMD_INDEX 0x00000010 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 179 | |
| 180 | #define SDHCI_HOST_CONTROL2 0x3E |
| 181 | #define SDHCI_CTRL_UHS_MASK 0x0007 |
| 182 | #define SDHCI_CTRL_UHS_SDR12 0x0000 |
| 183 | #define SDHCI_CTRL_UHS_SDR25 0x0001 |
| 184 | #define SDHCI_CTRL_UHS_SDR50 0x0002 |
| 185 | #define SDHCI_CTRL_UHS_SDR104 0x0003 |
| 186 | #define SDHCI_CTRL_UHS_DDR50 0x0004 |
| 187 | #define SDHCI_CTRL_HS400 0x0005 /* Non-standard */ |
| 188 | #define SDHCI_CTRL_VDD_180 0x0008 |
| 189 | #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030 |
| 190 | #define SDHCI_CTRL_DRV_TYPE_B 0x0000 |
| 191 | #define SDHCI_CTRL_DRV_TYPE_A 0x0010 |
| 192 | #define SDHCI_CTRL_DRV_TYPE_C 0x0020 |
| 193 | #define SDHCI_CTRL_DRV_TYPE_D 0x0030 |
| 194 | #define SDHCI_CTRL_EXEC_TUNING 0x0040 |
| 195 | #define SDHCI_CTRL_TUNED_CLK 0x0080 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 196 | #define SDHCI_CMD23_ENABLE 0x0800 |
| 197 | #define SDHCI_CTRL_V4_MODE 0x1000 |
| 198 | #define SDHCI_CTRL_64BIT_ADDR 0x2000 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 199 | #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000 |
| 200 | |
| 201 | #define SDHCI_CAPABILITIES 0x40 |
| 202 | #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F |
| 203 | #define SDHCI_TIMEOUT_CLK_SHIFT 0 |
| 204 | #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080 |
| 205 | #define SDHCI_CLOCK_BASE_MASK 0x00003F00 |
| 206 | #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00 |
| 207 | #define SDHCI_CLOCK_BASE_SHIFT 8 |
| 208 | #define SDHCI_MAX_BLOCK_MASK 0x00030000 |
| 209 | #define SDHCI_MAX_BLOCK_SHIFT 16 |
| 210 | #define SDHCI_CAN_DO_8BIT 0x00040000 |
| 211 | #define SDHCI_CAN_DO_ADMA2 0x00080000 |
| 212 | #define SDHCI_CAN_DO_ADMA1 0x00100000 |
| 213 | #define SDHCI_CAN_DO_HISPD 0x00200000 |
| 214 | #define SDHCI_CAN_DO_SDMA 0x00400000 |
| 215 | #define SDHCI_CAN_DO_SUSPEND 0x00800000 |
| 216 | #define SDHCI_CAN_VDD_330 0x01000000 |
| 217 | #define SDHCI_CAN_VDD_300 0x02000000 |
| 218 | #define SDHCI_CAN_VDD_180 0x04000000 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 219 | #define SDHCI_CAN_64BIT_V4 0x08000000 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 220 | #define SDHCI_CAN_64BIT 0x10000000 |
| 221 | |
| 222 | #define SDHCI_SUPPORT_SDR50 0x00000001 |
| 223 | #define SDHCI_SUPPORT_SDR104 0x00000002 |
| 224 | #define SDHCI_SUPPORT_DDR50 0x00000004 |
| 225 | #define SDHCI_DRIVER_TYPE_A 0x00000010 |
| 226 | #define SDHCI_DRIVER_TYPE_C 0x00000020 |
| 227 | #define SDHCI_DRIVER_TYPE_D 0x00000040 |
| 228 | #define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00 |
| 229 | #define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8 |
| 230 | #define SDHCI_USE_SDR50_TUNING 0x00002000 |
| 231 | #define SDHCI_RETUNING_MODE_MASK 0x0000C000 |
| 232 | #define SDHCI_RETUNING_MODE_SHIFT 14 |
| 233 | #define SDHCI_CLOCK_MUL_MASK 0x00FF0000 |
| 234 | #define SDHCI_CLOCK_MUL_SHIFT 16 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 235 | #define SDHCI_CAN_DO_ADMA3 0x08000000 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 236 | #define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */ |
| 237 | |
| 238 | #define SDHCI_CAPABILITIES_1 0x44 |
| 239 | |
| 240 | #define SDHCI_MAX_CURRENT 0x48 |
| 241 | #define SDHCI_MAX_CURRENT_LIMIT 0xFF |
| 242 | #define SDHCI_MAX_CURRENT_330_MASK 0x0000FF |
| 243 | #define SDHCI_MAX_CURRENT_330_SHIFT 0 |
| 244 | #define SDHCI_MAX_CURRENT_300_MASK 0x00FF00 |
| 245 | #define SDHCI_MAX_CURRENT_300_SHIFT 8 |
| 246 | #define SDHCI_MAX_CURRENT_180_MASK 0xFF0000 |
| 247 | #define SDHCI_MAX_CURRENT_180_SHIFT 16 |
| 248 | #define SDHCI_MAX_CURRENT_MULTIPLIER 4 |
| 249 | |
| 250 | /* 4C-4F reserved for more max current */ |
| 251 | |
| 252 | #define SDHCI_SET_ACMD12_ERROR 0x50 |
| 253 | #define SDHCI_SET_INT_ERROR 0x52 |
| 254 | |
| 255 | #define SDHCI_ADMA_ERROR 0x54 |
| 256 | |
| 257 | /* 55-57 reserved */ |
| 258 | |
| 259 | #define SDHCI_ADMA_ADDRESS 0x58 |
| 260 | #define SDHCI_ADMA_ADDRESS_HI 0x5C |
| 261 | |
| 262 | /* 60-FB reserved */ |
| 263 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 264 | #define SDHCI_PRESET_FOR_HIGH_SPEED 0x64 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 265 | #define SDHCI_PRESET_FOR_SDR12 0x66 |
| 266 | #define SDHCI_PRESET_FOR_SDR25 0x68 |
| 267 | #define SDHCI_PRESET_FOR_SDR50 0x6A |
| 268 | #define SDHCI_PRESET_FOR_SDR104 0x6C |
| 269 | #define SDHCI_PRESET_FOR_DDR50 0x6E |
| 270 | #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */ |
| 271 | #define SDHCI_PRESET_DRV_MASK 0xC000 |
| 272 | #define SDHCI_PRESET_DRV_SHIFT 14 |
| 273 | #define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400 |
| 274 | #define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10 |
| 275 | #define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF |
| 276 | #define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0 |
| 277 | |
| 278 | #define SDHCI_SLOT_INT_STATUS 0xFC |
| 279 | |
| 280 | #define SDHCI_HOST_VERSION 0xFE |
| 281 | #define SDHCI_VENDOR_VER_MASK 0xFF00 |
| 282 | #define SDHCI_VENDOR_VER_SHIFT 8 |
| 283 | #define SDHCI_SPEC_VER_MASK 0x00FF |
| 284 | #define SDHCI_SPEC_VER_SHIFT 0 |
| 285 | #define SDHCI_SPEC_100 0 |
| 286 | #define SDHCI_SPEC_200 1 |
| 287 | #define SDHCI_SPEC_300 2 |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 288 | #define SDHCI_SPEC_400 3 |
| 289 | #define SDHCI_SPEC_410 4 |
| 290 | #define SDHCI_SPEC_420 5 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 291 | |
| 292 | /* |
| 293 | * End of controller registers. |
| 294 | */ |
| 295 | |
| 296 | #define SDHCI_MAX_DIV_SPEC_200 256 |
| 297 | #define SDHCI_MAX_DIV_SPEC_300 2046 |
| 298 | |
| 299 | /* |
| 300 | * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2. |
| 301 | */ |
| 302 | #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024) |
| 303 | #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12) |
| 304 | |
| 305 | /* ADMA2 32-bit DMA descriptor size */ |
| 306 | #define SDHCI_ADMA2_32_DESC_SZ 8 |
| 307 | |
| 308 | /* ADMA2 32-bit descriptor */ |
| 309 | struct sdhci_adma2_32_desc { |
| 310 | __le16 cmd; |
| 311 | __le16 len; |
| 312 | __le32 addr; |
| 313 | } __packed __aligned(4); |
| 314 | |
| 315 | /* ADMA2 data alignment */ |
| 316 | #define SDHCI_ADMA2_ALIGN 4 |
| 317 | #define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1) |
| 318 | |
| 319 | /* |
| 320 | * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte |
| 321 | * alignment for the descriptor table even in 32-bit DMA mode. Memory |
| 322 | * allocation is at least 8 byte aligned anyway, so just stipulate 8 always. |
| 323 | */ |
| 324 | #define SDHCI_ADMA2_DESC_ALIGN 8 |
| 325 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 326 | /* |
| 327 | * ADMA2 64-bit DMA descriptor size |
| 328 | * According to SD Host Controller spec v4.10, there are two kinds of |
| 329 | * descriptors for 64-bit addressing mode: 96-bit Descriptor and 128-bit |
| 330 | * Descriptor, if Host Version 4 Enable is set in the Host Control 2 |
| 331 | * register, 128-bit Descriptor will be selected. |
| 332 | */ |
| 333 | #define SDHCI_ADMA2_64_DESC_SZ(host) ((host)->v4_mode ? 16 : 12) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 334 | |
| 335 | /* |
| 336 | * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte |
| 337 | * aligned. |
| 338 | */ |
| 339 | struct sdhci_adma2_64_desc { |
| 340 | __le16 cmd; |
| 341 | __le16 len; |
| 342 | __le32 addr_lo; |
| 343 | __le32 addr_hi; |
| 344 | } __packed __aligned(4); |
| 345 | |
| 346 | #define ADMA2_TRAN_VALID 0x21 |
| 347 | #define ADMA2_NOP_END_VALID 0x3 |
| 348 | #define ADMA2_END 0x2 |
| 349 | |
| 350 | /* |
| 351 | * Maximum segments assuming a 512KiB maximum requisition size and a minimum |
| 352 | * 4KiB page size. |
| 353 | */ |
| 354 | #define SDHCI_MAX_SEGS 128 |
| 355 | |
| 356 | /* Allow for a a command request and a data request at the same time */ |
| 357 | #define SDHCI_MAX_MRQS 2 |
| 358 | |
| 359 | /* |
| 360 | * 48bit command and 136 bit response in 100KHz clock could take upto 2.48ms. |
| 361 | * However since the start time of the command, the time between |
| 362 | * command and response, and the time between response and start of data is |
| 363 | * not known, set the command transfer time to 10ms. |
| 364 | */ |
| 365 | #define MMC_CMD_TRANSFER_TIME (10 * NSEC_PER_MSEC) /* max 10 ms */ |
| 366 | |
| 367 | enum sdhci_cookie { |
| 368 | COOKIE_UNMAPPED, |
| 369 | COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */ |
| 370 | COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */ |
| 371 | }; |
| 372 | |
| 373 | struct sdhci_host { |
| 374 | /* Data set by hardware interface driver */ |
| 375 | const char *hw_name; /* Hardware bus name */ |
| 376 | |
| 377 | unsigned int quirks; /* Deviations from spec. */ |
| 378 | |
| 379 | /* Controller doesn't honor resets unless we touch the clock register */ |
| 380 | #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0) |
| 381 | /* Controller has bad caps bits, but really supports DMA */ |
| 382 | #define SDHCI_QUIRK_FORCE_DMA (1<<1) |
| 383 | /* Controller doesn't like to be reset when there is no card inserted. */ |
| 384 | #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2) |
| 385 | /* Controller doesn't like clearing the power reg before a change */ |
| 386 | #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3) |
| 387 | /* Controller has flaky internal state so reset it on each ios change */ |
| 388 | #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4) |
| 389 | /* Controller has an unusable DMA engine */ |
| 390 | #define SDHCI_QUIRK_BROKEN_DMA (1<<5) |
| 391 | /* Controller has an unusable ADMA engine */ |
| 392 | #define SDHCI_QUIRK_BROKEN_ADMA (1<<6) |
| 393 | /* Controller can only DMA from 32-bit aligned addresses */ |
| 394 | #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7) |
| 395 | /* Controller can only DMA chunk sizes that are a multiple of 32 bits */ |
| 396 | #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8) |
| 397 | /* Controller can only ADMA chunks that are a multiple of 32 bits */ |
| 398 | #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9) |
| 399 | /* Controller needs to be reset after each request to stay stable */ |
| 400 | #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10) |
| 401 | /* Controller needs voltage and power writes to happen separately */ |
| 402 | #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11) |
| 403 | /* Controller provides an incorrect timeout value for transfers */ |
| 404 | #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12) |
| 405 | /* Controller has an issue with buffer bits for small transfers */ |
| 406 | #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13) |
| 407 | /* Controller does not provide transfer-complete interrupt when not busy */ |
| 408 | #define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14) |
| 409 | /* Controller has unreliable card detection */ |
| 410 | #define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15) |
| 411 | /* Controller reports inverted write-protect state */ |
| 412 | #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16) |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 413 | /* Controller has unusable command queue engine */ |
| 414 | #define SDHCI_QUIRK_BROKEN_CQE (1<<17) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 415 | /* Controller does not like fast PIO transfers */ |
| 416 | #define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 417 | /* Controller does not have a LED */ |
| 418 | #define SDHCI_QUIRK_NO_LED (1<<19) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 419 | /* Controller has to be forced to use block size of 2048 bytes */ |
| 420 | #define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20) |
| 421 | /* Controller cannot do multi-block transfers */ |
| 422 | #define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21) |
| 423 | /* Controller can only handle 1-bit data transfers */ |
| 424 | #define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22) |
| 425 | /* Controller needs 10ms delay between applying power and clock */ |
| 426 | #define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23) |
| 427 | /* Controller uses SDCLK instead of TMCLK for data timeouts */ |
| 428 | #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24) |
| 429 | /* Controller reports wrong base clock capability */ |
| 430 | #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25) |
| 431 | /* Controller cannot support End Attribute in NOP ADMA descriptor */ |
| 432 | #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26) |
| 433 | /* Controller is missing device caps. Use caps provided by host */ |
| 434 | #define SDHCI_QUIRK_MISSING_CAPS (1<<27) |
| 435 | /* Controller uses Auto CMD12 command to stop the transfer */ |
| 436 | #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28) |
| 437 | /* Controller doesn't have HISPD bit field in HI-SPEED SD card */ |
| 438 | #define SDHCI_QUIRK_NO_HISPD_BIT (1<<29) |
| 439 | /* Controller treats ADMA descriptors with length 0000h incorrectly */ |
| 440 | #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30) |
| 441 | /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */ |
| 442 | #define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31) |
| 443 | |
| 444 | unsigned int quirks2; /* More deviations from spec. */ |
| 445 | |
| 446 | #define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0) |
| 447 | #define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1) |
| 448 | /* The system physically doesn't support 1.8v, even if the host does */ |
| 449 | #define SDHCI_QUIRK2_NO_1_8_V (1<<2) |
| 450 | #define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3) |
| 451 | #define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4) |
| 452 | /* Controller has a non-standard host control register */ |
| 453 | #define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5) |
| 454 | /* Controller does not support HS200 */ |
| 455 | #define SDHCI_QUIRK2_BROKEN_HS200 (1<<6) |
| 456 | /* Controller does not support DDR50 */ |
| 457 | #define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7) |
| 458 | /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */ |
| 459 | #define SDHCI_QUIRK2_STOP_WITH_TC (1<<8) |
| 460 | /* Controller does not support 64-bit DMA */ |
| 461 | #define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9) |
| 462 | /* need clear transfer mode register before send cmd */ |
| 463 | #define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10) |
| 464 | /* Capability register bit-63 indicates HS400 support */ |
| 465 | #define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11) |
| 466 | /* forced tuned clock */ |
| 467 | #define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12) |
| 468 | /* disable the block count for single block transactions */ |
| 469 | #define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13) |
| 470 | /* Controller broken with using ACMD23 */ |
| 471 | #define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14) |
| 472 | /* Broken Clock divider zero in controller */ |
| 473 | #define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15) |
| 474 | /* Controller has CRC in 136 bit Command Response */ |
| 475 | #define SDHCI_QUIRK2_RSP_136_HAS_CRC (1<<16) |
| 476 | /* |
| 477 | * Disable HW timeout if the requested timeout is more than the maximum |
| 478 | * obtainable timeout. |
| 479 | */ |
| 480 | #define SDHCI_QUIRK2_DISABLE_HW_TIMEOUT (1<<17) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 481 | /* |
| 482 | * 32-bit block count may not support eMMC where upper bits of CMD23 are used |
| 483 | * for other purposes. Consequently we support 16-bit block count by default. |
| 484 | * Otherwise, SDHCI_QUIRK2_USE_32BIT_BLK_CNT can be selected to use 32-bit |
| 485 | * block count. |
| 486 | */ |
| 487 | #define SDHCI_QUIRK2_USE_32BIT_BLK_CNT (1<<18) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 488 | |
| 489 | int irq; /* Device IRQ */ |
| 490 | void __iomem *ioaddr; /* Mapped address */ |
| 491 | char *bounce_buffer; /* For packing SDMA reads/writes */ |
| 492 | dma_addr_t bounce_addr; |
| 493 | unsigned int bounce_buffer_size; |
| 494 | |
| 495 | const struct sdhci_ops *ops; /* Low level hw interface */ |
| 496 | |
| 497 | /* Internal data */ |
| 498 | struct mmc_host *mmc; /* MMC structure */ |
| 499 | struct mmc_host_ops mmc_host_ops; /* MMC host ops */ |
| 500 | u64 dma_mask; /* custom DMA mask */ |
| 501 | |
| 502 | #if IS_ENABLED(CONFIG_LEDS_CLASS) |
| 503 | struct led_classdev led; /* LED control */ |
| 504 | char led_name[32]; |
| 505 | #endif |
| 506 | |
| 507 | spinlock_t lock; /* Mutex */ |
| 508 | |
| 509 | int flags; /* Host attributes */ |
| 510 | #define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */ |
| 511 | #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */ |
| 512 | #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */ |
| 513 | #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */ |
| 514 | #define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */ |
| 515 | #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */ |
| 516 | #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */ |
| 517 | #define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 518 | #define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */ |
| 519 | #define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */ |
| 520 | #define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */ |
| 521 | #define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */ |
| 522 | #define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */ |
| 523 | |
| 524 | unsigned int version; /* SDHCI spec. version */ |
| 525 | |
| 526 | unsigned int max_clk; /* Max possible freq (MHz) */ |
| 527 | unsigned int timeout_clk; /* Timeout freq (KHz) */ |
| 528 | unsigned int clk_mul; /* Clock Muliplier value */ |
| 529 | |
| 530 | unsigned int clock; /* Current clock (MHz) */ |
| 531 | u8 pwr; /* Current voltage */ |
| 532 | |
| 533 | bool runtime_suspended; /* Host is runtime suspended */ |
| 534 | bool bus_on; /* Bus power prevents runtime suspend */ |
| 535 | bool preset_enabled; /* Preset is enabled */ |
| 536 | bool pending_reset; /* Cmd/data reset is pending */ |
| 537 | bool irq_wake_enabled; /* IRQ wakeup is enabled */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 538 | bool v4_mode; /* Host Version 4 Enable */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 539 | |
| 540 | struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */ |
| 541 | struct mmc_command *cmd; /* Current command */ |
| 542 | struct mmc_command *data_cmd; /* Current data command */ |
| 543 | struct mmc_data *data; /* Current data request */ |
| 544 | unsigned int data_early:1; /* Data finished before cmd */ |
| 545 | |
| 546 | struct sg_mapping_iter sg_miter; /* SG state for PIO */ |
| 547 | unsigned int blocks; /* remaining PIO blocks */ |
| 548 | |
| 549 | int sg_count; /* Mapped sg entries */ |
| 550 | |
| 551 | void *adma_table; /* ADMA descriptor table */ |
| 552 | void *align_buffer; /* Bounce buffer */ |
| 553 | |
| 554 | size_t adma_table_sz; /* ADMA descriptor table size */ |
| 555 | size_t align_buffer_sz; /* Bounce buffer size */ |
| 556 | |
| 557 | dma_addr_t adma_addr; /* Mapped ADMA descr. table */ |
| 558 | dma_addr_t align_addr; /* Mapped bounce buffer */ |
| 559 | |
| 560 | unsigned int desc_sz; /* ADMA descriptor size */ |
| 561 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 562 | struct workqueue_struct *complete_wq; /* Request completion wq */ |
| 563 | struct work_struct complete_work; /* Request completion work */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 564 | |
| 565 | struct timer_list timer; /* Timer for timeouts */ |
| 566 | struct timer_list data_timer; /* Timer for data timeouts */ |
| 567 | |
| 568 | u32 caps; /* CAPABILITY_0 */ |
| 569 | u32 caps1; /* CAPABILITY_1 */ |
| 570 | bool read_caps; /* Capability flags have been read */ |
| 571 | |
| 572 | unsigned int ocr_avail_sdio; /* OCR bit masks */ |
| 573 | unsigned int ocr_avail_sd; |
| 574 | unsigned int ocr_avail_mmc; |
| 575 | u32 ocr_mask; /* available voltages */ |
| 576 | |
| 577 | unsigned timing; /* Current timing */ |
| 578 | |
| 579 | u32 thread_isr; |
| 580 | |
| 581 | /* cached registers */ |
| 582 | u32 ier; |
| 583 | |
| 584 | bool cqe_on; /* CQE is operating */ |
| 585 | u32 cqe_ier; /* CQE interrupt mask */ |
| 586 | u32 cqe_err_ier; /* CQE error interrupt mask */ |
| 587 | |
| 588 | wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */ |
| 589 | unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */ |
| 590 | |
| 591 | unsigned int tuning_count; /* Timer count for re-tuning */ |
| 592 | unsigned int tuning_mode; /* Re-tuning mode supported by host */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 593 | unsigned int tuning_err; /* Error code for re-tuning */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 594 | #define SDHCI_TUNING_MODE_1 0 |
| 595 | #define SDHCI_TUNING_MODE_2 1 |
| 596 | #define SDHCI_TUNING_MODE_3 2 |
| 597 | /* Delay (ms) between tuning commands */ |
| 598 | int tuning_delay; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 599 | int tuning_loop_count; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 600 | |
| 601 | /* Host SDMA buffer boundary. */ |
| 602 | u32 sdma_boundary; |
| 603 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 604 | /* Host ADMA table count */ |
| 605 | u32 adma_table_cnt; |
| 606 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 607 | u64 data_timeout; |
| 608 | |
| 609 | unsigned long private[0] ____cacheline_aligned; |
| 610 | }; |
| 611 | |
| 612 | struct sdhci_ops { |
| 613 | #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS |
| 614 | u32 (*read_l)(struct sdhci_host *host, int reg); |
| 615 | u16 (*read_w)(struct sdhci_host *host, int reg); |
| 616 | u8 (*read_b)(struct sdhci_host *host, int reg); |
| 617 | void (*write_l)(struct sdhci_host *host, u32 val, int reg); |
| 618 | void (*write_w)(struct sdhci_host *host, u16 val, int reg); |
| 619 | void (*write_b)(struct sdhci_host *host, u8 val, int reg); |
| 620 | #endif |
| 621 | |
| 622 | void (*set_clock)(struct sdhci_host *host, unsigned int clock); |
| 623 | void (*set_power)(struct sdhci_host *host, unsigned char mode, |
| 624 | unsigned short vdd); |
| 625 | |
| 626 | u32 (*irq)(struct sdhci_host *host, u32 intmask); |
| 627 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 628 | int (*set_dma_mask)(struct sdhci_host *host); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 629 | int (*enable_dma)(struct sdhci_host *host); |
| 630 | unsigned int (*get_max_clock)(struct sdhci_host *host); |
| 631 | unsigned int (*get_min_clock)(struct sdhci_host *host); |
| 632 | /* get_timeout_clock should return clk rate in unit of Hz */ |
| 633 | unsigned int (*get_timeout_clock)(struct sdhci_host *host); |
| 634 | unsigned int (*get_max_timeout_count)(struct sdhci_host *host); |
| 635 | void (*set_timeout)(struct sdhci_host *host, |
| 636 | struct mmc_command *cmd); |
| 637 | void (*set_bus_width)(struct sdhci_host *host, int width); |
| 638 | void (*platform_send_init_74_clocks)(struct sdhci_host *host, |
| 639 | u8 power_mode); |
| 640 | unsigned int (*get_ro)(struct sdhci_host *host); |
| 641 | void (*reset)(struct sdhci_host *host, u8 mask); |
| 642 | int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode); |
| 643 | void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs); |
| 644 | void (*hw_reset)(struct sdhci_host *host); |
| 645 | void (*adma_workaround)(struct sdhci_host *host, u32 intmask); |
| 646 | void (*card_event)(struct sdhci_host *host); |
| 647 | void (*voltage_switch)(struct sdhci_host *host); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 648 | void (*adma_write_desc)(struct sdhci_host *host, void **desc, |
| 649 | dma_addr_t addr, int len, unsigned int cmd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 650 | }; |
| 651 | |
| 652 | #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS |
| 653 | |
| 654 | static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) |
| 655 | { |
| 656 | if (unlikely(host->ops->write_l)) |
| 657 | host->ops->write_l(host, val, reg); |
| 658 | else |
| 659 | writel(val, host->ioaddr + reg); |
| 660 | } |
| 661 | |
| 662 | static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) |
| 663 | { |
| 664 | if (unlikely(host->ops->write_w)) |
| 665 | host->ops->write_w(host, val, reg); |
| 666 | else |
| 667 | writew(val, host->ioaddr + reg); |
| 668 | } |
| 669 | |
| 670 | static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) |
| 671 | { |
| 672 | if (unlikely(host->ops->write_b)) |
| 673 | host->ops->write_b(host, val, reg); |
| 674 | else |
| 675 | writeb(val, host->ioaddr + reg); |
| 676 | } |
| 677 | |
| 678 | static inline u32 sdhci_readl(struct sdhci_host *host, int reg) |
| 679 | { |
| 680 | if (unlikely(host->ops->read_l)) |
| 681 | return host->ops->read_l(host, reg); |
| 682 | else |
| 683 | return readl(host->ioaddr + reg); |
| 684 | } |
| 685 | |
| 686 | static inline u16 sdhci_readw(struct sdhci_host *host, int reg) |
| 687 | { |
| 688 | if (unlikely(host->ops->read_w)) |
| 689 | return host->ops->read_w(host, reg); |
| 690 | else |
| 691 | return readw(host->ioaddr + reg); |
| 692 | } |
| 693 | |
| 694 | static inline u8 sdhci_readb(struct sdhci_host *host, int reg) |
| 695 | { |
| 696 | if (unlikely(host->ops->read_b)) |
| 697 | return host->ops->read_b(host, reg); |
| 698 | else |
| 699 | return readb(host->ioaddr + reg); |
| 700 | } |
| 701 | |
| 702 | #else |
| 703 | |
| 704 | static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) |
| 705 | { |
| 706 | writel(val, host->ioaddr + reg); |
| 707 | } |
| 708 | |
| 709 | static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) |
| 710 | { |
| 711 | writew(val, host->ioaddr + reg); |
| 712 | } |
| 713 | |
| 714 | static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) |
| 715 | { |
| 716 | writeb(val, host->ioaddr + reg); |
| 717 | } |
| 718 | |
| 719 | static inline u32 sdhci_readl(struct sdhci_host *host, int reg) |
| 720 | { |
| 721 | return readl(host->ioaddr + reg); |
| 722 | } |
| 723 | |
| 724 | static inline u16 sdhci_readw(struct sdhci_host *host, int reg) |
| 725 | { |
| 726 | return readw(host->ioaddr + reg); |
| 727 | } |
| 728 | |
| 729 | static inline u8 sdhci_readb(struct sdhci_host *host, int reg) |
| 730 | { |
| 731 | return readb(host->ioaddr + reg); |
| 732 | } |
| 733 | |
| 734 | #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */ |
| 735 | |
| 736 | struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size); |
| 737 | void sdhci_free_host(struct sdhci_host *host); |
| 738 | |
| 739 | static inline void *sdhci_priv(struct sdhci_host *host) |
| 740 | { |
| 741 | return host->private; |
| 742 | } |
| 743 | |
| 744 | void sdhci_card_detect(struct sdhci_host *host); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 745 | void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver, |
| 746 | const u32 *caps, const u32 *caps1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 747 | int sdhci_setup_host(struct sdhci_host *host); |
| 748 | void sdhci_cleanup_host(struct sdhci_host *host); |
| 749 | int __sdhci_add_host(struct sdhci_host *host); |
| 750 | int sdhci_add_host(struct sdhci_host *host); |
| 751 | void sdhci_remove_host(struct sdhci_host *host, int dead); |
| 752 | void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd); |
| 753 | |
| 754 | static inline void sdhci_read_caps(struct sdhci_host *host) |
| 755 | { |
| 756 | __sdhci_read_caps(host, NULL, NULL, NULL); |
| 757 | } |
| 758 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 759 | u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock, |
| 760 | unsigned int *actual_clock); |
| 761 | void sdhci_set_clock(struct sdhci_host *host, unsigned int clock); |
| 762 | void sdhci_enable_clk(struct sdhci_host *host, u16 clk); |
| 763 | void sdhci_set_power(struct sdhci_host *host, unsigned char mode, |
| 764 | unsigned short vdd); |
| 765 | void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode, |
| 766 | unsigned short vdd); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 767 | void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 768 | void sdhci_set_bus_width(struct sdhci_host *host, int width); |
| 769 | void sdhci_reset(struct sdhci_host *host, u8 mask); |
| 770 | void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing); |
| 771 | int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode); |
| 772 | void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios); |
| 773 | int sdhci_start_signal_voltage_switch(struct mmc_host *mmc, |
| 774 | struct mmc_ios *ios); |
| 775 | void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 776 | void sdhci_adma_write_desc(struct sdhci_host *host, void **desc, |
| 777 | dma_addr_t addr, int len, unsigned int cmd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 778 | |
| 779 | #ifdef CONFIG_PM |
| 780 | int sdhci_suspend_host(struct sdhci_host *host); |
| 781 | int sdhci_resume_host(struct sdhci_host *host); |
| 782 | int sdhci_runtime_suspend_host(struct sdhci_host *host); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 783 | int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 784 | #endif |
| 785 | |
| 786 | void sdhci_cqe_enable(struct mmc_host *mmc); |
| 787 | void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery); |
| 788 | bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error, |
| 789 | int *data_error); |
| 790 | |
| 791 | void sdhci_dumpregs(struct sdhci_host *host); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 792 | void sdhci_enable_v4_mode(struct sdhci_host *host); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 793 | |
| 794 | void sdhci_start_tuning(struct sdhci_host *host); |
| 795 | void sdhci_end_tuning(struct sdhci_host *host); |
| 796 | void sdhci_reset_tuning(struct sdhci_host *host); |
| 797 | void sdhci_send_tuning(struct sdhci_host *host, u32 opcode); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 798 | void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 799 | void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable); |
| 800 | void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 801 | |
| 802 | #endif /* __SDHCI_HW_H */ |